

# 1Gb DDR3 SDRAM H5TQ(S)1G63BFR

\*\* Contents may be changed at any time without any notice.



# **Revision History**

| Revision No. | History                                    | Draft Date | Remark      |
|--------------|--------------------------------------------|------------|-------------|
| 0.1          | Preliminary                                | Oct. 2008  |             |
| 0.2          | Typo & Figure Change                       | Nov. 2008  | Preliminary |
| 0.3          | Binning Change & IDD Value Insert          | Nov. 2008  | Preliminary |
| 0.4          | Preliminary word delete                    | Jan. 2009  |             |
| 0.5          | Set up & Hold Time Change                  | Apr. 2009  |             |
| 0.6          | 900MHz / 1.5V bin insert & tRRD/tXP change | Jun. 2009  |             |
| 0.7          | AC timing change                           | Aug. 2009  |             |



### **Table of Contents**

### 1. Description

- 1.1 Device Features and Ordering Information
  - 1.1.1 Description
  - 1.1.2 Features
  - 1.1.3 Ordering Information
  - 1.1.4 Ordering Frequency
- 1.2 Package Ballout
- 1.3 Row and Column Address Table: 512M/1G Fixed
- 1.4 Pin Functional Description
- 1.5 Programming the Mode Registers
- 1.6 DDR3 SDRAM Mode Register(MR0)
  - 1.6.1 Burst Length, Type and Order
  - 1.6.2 CAS Latency
  - 1.6.3 Test Mode
  - 1.6.4 DLL Reset
  - 1.6.5 Write Recovery
  - 1.6.6 Precharge PD DLL
- 1.7 DDR3 SDRAM Mode Register(MR1)
  - 1.7.1 DLL Enable/Disable
  - 1.7.2 Output Driver Impedance Control
  - 1.7.3 ODT Rtt Values
  - 1.7.4 Additive Latency(AL)
  - 1.7.5 Write leveling
  - 1.7.6 Output Disable
  - 1.7.7 TDQS, /TDQS
- 1.8 DDR3 SDRAM Mode Register(MR2)
  - 1.8.1 Partial Array Self-Refresh(PASR)
  - 1.8.2 CAS Write Latency(CWL)
  - 1.8.3 Auto SElf-Refresh(ASR) and Self-Refresh Temperature(SRT)
  - 1.8.4 Dynamic ODT(Rtt\_WR)
- 1.9 DDR3 SDRAM Mode Register(MR3)
  - 1.9.1 Multi-Purposer Register(MPR)

### 2. Command Description

- 2.1 Command Truth Table
- 2.2 Clock Enable (CKE) Truth Table for Synchronous Transitions
- 3. Absolute Maximum Ratings
- 4. Operating Conditions
  - 4.1 Operating Temperature Condition
  - 4.2 DC Operating Conditions
- 5. AC and DC Input Measurement Levels
  - 5.1 AC and DC Logic Input Levels for Single-Ended Signals
  - 5.2 AC and DC Logic Input Levels for Differential Signals
  - 5.3 Differential Input Cross Point Voltage
  - 5.4 Slew Rate Definitions for Single Ended Input Signals
    - 5.4.1 Input Slew Rate for Input Setup Time (tIS) and Data Setup Time (tDS)



### 6. AC and DC Output Measurement Levels

- 6.1 Single Ended AC and DC Output Levels
  - 6.1.1 Differential AC and DC Output Levels
- 6.2 Single Ended Output Slew Rate
- 6.3 Differential Output Slew Rate
- 6.4 Reference Load for AC Timing and Output Slew Rate

### 7. Overshoot and Undershoot Specifications

- 7.1 Address and Control Overshoot and Undershoot Specifications
- 7.2 Clock, Data, Strobe and Mask Overshoot and Undershoot Specifications
- 7.3 34 ohm Output Driver DC Electrical Characteristics
- 7.4 Output Driver Temperature and Voltage sensitivity
- 7.5 On-Die Termination (ODT) Levels and I-V Characteristics
  - 7.5.1 On-Die Termination (ODT) Levels and I-V Characteristics
  - 7.5.2 ODT DC Electrical Characteristics
  - 7.5.3 ODT Temperature and Voltage sensitivity
- 7.6 ODT Timing Definitions
  - 7.6.1 Test Load for ODT Timings
  - 7.6.2 ODT Timing Reference Load

### 8. IDD Specification Parameters and Test Conditions

- 8.1 IDD Measurement Conditions
- 8.2 IDD Specifications
  - 8.2.1 IDD6 Current Definition
  - 8.2.2 IDD6TC Specification (see notes 1~2)
- 9. Input/Output Capacitance
- 10. Standard Speed Bins
- 11. Electrical Characteristics and AC Timing
- 12. Package Dimensions



### 1. **DESCRIPTION**

The H5TQ(S)1G63BFR is a 1,073,741,824-bit CMOS Double Data Rate III (DDR3) Synchronous DRAM, ideally suited for the main memory applications which requires large memory density and high bandwidth. Hynix 1Gb DDR3 SDRAMs offer fully synchronous operations referenced to both rising and falling edges of the clock. While all addresses and control inputs are latched on the rising edges of the CK (falling edges of the CK), Data, Data strobes and Write data masks inputs are sampled on both rising and falling edges of it.

The data paths are internally pipelined and 8-bit prefetched to achieve very high bandwidth.

# 1.1 Device Features and Ordering Information

#### 1.1.1 FEATURES

- VDD/VDDQ=1.5V +/- 0.075V VDD/VDDQ=1.8V +/- 0.09V
- Fully differential clock inputs (CK, /CK) operation
- Differential Data Strobe (DQS, /DQS)
- On chip DLL align DQ, DQS and /DQS transition with CK transition
- DM masks write data-in at the both rising and falling edges of the data strobe
- All addresses and control inputs except data, data strobes and data masks latched on the rising edges of the clock
- Programmable CAS latency 5, 6, 7, 8, 9, 10, and (11) supported
- Programmable additive latency 0, CL-1, and CL-2 supported
- Programmable CAS Write latency (CWL) = 5, 6, 7, 8

- Programmable burst length 4/8 with both nibble sequential and interleave mode
- · BL switch on the fly
- 8banks
- 8K refresh cycles /64ms
- JEDEC standard 96ball FBGA
- Driver strength selected by EMRS
- Dynamic On Die Termination supported
- Asynchronous RESET pin supported
- ZQ calibration supported
- · Write Levelization supported
- Auto Self Refresh supported
- · On Die Thermal Sensor supported ( JEDEC optional )
- 8 bit pre-fetch

### 1.1.2 ORDERING INFORMATION

| Part No.        | Power Supply      | Clock<br>Frequency | Max Data Rate | Interface | Package |
|-----------------|-------------------|--------------------|---------------|-----------|---------|
| H5TS1G63BFR-11C | VDD/VDDQ          | 900MHz             | 1.8Gbps/pin   | SSTL-18   |         |
| H5TS1G63BFR-12C | =1.8V             | 800MHz             | 1.6Gbps/pin   | 331L 10   | 96Ball  |
| H5TQ1G63BFR-11C | \/DD/\/DDQ        | 900MHz             | 1.8Gbps/pin   |           | FBGA    |
| H5TQ1G63BFR-12C | VDD/VDDQ<br>=1.5V | 800MHz             | 1.6Gbps/pin   | SSTL-15   | IDOA    |
| H5TQ1G63BFR-14C | -1.5              | 700MHz             | 1.4Gbps/pin   |           |         |

Note) Hynix supports Halogen free parts for each speed grade with same specification, except Halogen free materials. We'll add "R" character after "F" for Halogen free product.

For example, the part number of 700MHz Halogen free product is H5TQ1G63BFR-14C.



# 1.2 Package Ballout

|   | 1      | 2      | 3     | 4     | 5 | 6 | 7       | 8      | 9    |   |
|---|--------|--------|-------|-------|---|---|---------|--------|------|---|
| Α | VDDQ   | DQU5   | DQU7  |       |   |   | DQU4    | VDDQ   | VSS  | Α |
| В | VSSQ   | VDD    | VSS   |       |   |   | DQSU#   | DQU6   | VSSQ | В |
| С | VDDQ   | DQU3   | DQU1  |       |   |   | DQSU    | DQU2   | VDDQ | С |
| D | VSSQ   | VDDQ   | DMU   |       |   |   | DQU0    | VSSQ   | VDD  | D |
| Е | VSS    | VSSQ   | DQL0  |       |   |   | DML     | VSSQ   | VDDQ | Е |
| F | VDDQ   | DQL2   | DQSL  |       |   |   | DQL1    | DQL3   | VSSQ | F |
| G | VSSQ   | DQL6   | DQSL# |       |   |   | VDD     | VSS    | VSSQ | G |
| Н | VREFDQ | VDDQ   | DQL4  |       |   |   | DQL7    | DQL5   | VDDQ | Н |
| J | NC     | VSS    | RAS#  |       |   |   | СК      | VSS    | NC   | J |
| K | ODT    | VDD    | CAS#  |       |   |   | CK#     | VDD    | CKE  | K |
| L | NC     | CS#    | WE#   |       |   |   | A10/AP  | ZQ     | NC   | L |
| M | VSS    | BA0    | BA2   |       |   |   | A15     | VREFCA | VSS  | М |
| N | VDD    | A3     | A0    |       |   |   | A12/BC# | BA1    | VDD  | N |
| Р | VSS    | A5     | A2    |       |   |   | A1      | A4     | VSS  | Р |
| R | VDD    | A7     | A9    |       |   |   | A11     | A6     | VDD  | R |
| Т | VSS    | RESET# | A13   |       |   |   | A14     | A8     | VSS  | Т |
|   |        |        |       | -<br> |   |   |         | _      |      |   |
|   | 1      | 2      | 3     | 4     | 5 | 6 | 7       | 8      | 9    |   |

### Note1.

Green NC balls indicate mechanical support balls with no internal connection Any of the support ball locations may or may not be populated with a ball



# 1.3 ROW AND COLUMN ADDRESS TABLE

### 1Gb

| Configuration          | 64Mb x 16 |
|------------------------|-----------|
| # of Banks             | 8         |
| Bank Address           | BA0 - BA2 |
| Auto precharge         | A10/AP    |
| BL switch on the fly   | A12/BC#   |
| Row Address            | A0 - A12  |
| Column Address         | A0 - A9   |
| Page size <sup>1</sup> | 2 KB      |

**Note1:** Page size is the number of bytes of data delivered from the array to the internal sense amplifiers when an ACTIVE command is registered. Page size is per bank, calculated as follows:

page size =  $2^{\text{COLBITS}} * \text{ORG} \div 8$ 

where COLBITS = the number of column address bits, ORG = the number of I/O (DQ) bits



# 1.4 Pin Functional Description

# Input / output functional description

| Symbol              | Туре  | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CK, CK#             | Input | Clock: CK and CK# are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of CK#.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| CKE                 | Input | Clock Enable: CKE HIGH activates, and CKE Low deactivates, internal clock signals and device input buffers and output drivers. Taking CKE Low provides Precharge Power-Down and Self-Refresh operation (all banks idle), or Active Power-Down (row Active in any bank). CKE is asynchronous for Self-Refresh exit. After VREFCA and VREFDQ have become stable during the power on and initialization sequence, they must be maintained during all operations (including Self-Refresh). CKE must be maintained high throughout read and write accesses. Input buffers, excluding CK, CK#, ODT and CKE are disabled during power-down. Input buffers, excluding CKE, are disabled during Self-Refresh. |
| CS#                 | Input | Chip Select: All commands are masked when CS# is registered HIGH. CS# provides for external Rank selection on systems with multiple Ranks. CS# is considered part of the command code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ODT                 | Input | On Die Termination: ODT (registered HIGH) enables termination resistance internal to the DDR3 SDRAM. When enabled, ODT is only applied to each DQ, DQS, DQS# and DM/TDQS, NU/TDQS# (When TDQS is enabled via Mode Register A11=1 in MR1) signal for x4/x8 configurations. For x16 configuration ODT is applied to each DQ, DQSU, DQSU#, DQSL, DQSL#, DMU, and DML signal.  The ODT pin will be ignored if MR1 and MR2 are programmed to disable RTT.                                                                                                                                                                                                                                                 |
| RAS#.<br>CAS#. WE#  | Input | Command Inputs: RAS#, CAS# and WE# (along with CS#) define the command being entered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DM, (DMU),<br>(DML) | Input | Input Data Mask: DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH coincident with that input data during a Write access. DM is sampled on both edges of DQS. For x8 device, the function of DM or TDQS/TDQS# is enabled by Mode Register A11 setting in MR1.                                                                                                                                                                                                                                                                                                                                                                                                  |
| BA0 - BA2           | Input | Bank Address Inputs: BA0 - BA2 define to which bank an Active, Read, Write or Precharge command is being applied. Bank address also determines if the mode register or extended mode register is to be accessed during a MRS cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| A0 - A15            | Input | Address Inputs: Provide the row address for Active commands and the column address for Read/Write commands to select one location out of the memory array in the respective bank. (A10/AP and A12/BC# have additional functions, see below).  The address inputs also provide the op-code during Mode Register Set commands.                                                                                                                                                                                                                                                                                                                                                                         |
| A10 / AP            | Input | Auto-precharge: A10 is sampled during Read/Write commands to determine whether Autoprecharge should be performed to the accessed bank after the Read/Write operation. (HIGH: Autoprecharge; LOW: no Autoprecharge).A10 is sampled during a Precharge command to determine whether the Precharge applies to one bank (A10 LOW) or all banks (A10 HIGH). If only one bank is to be precharged, the bank is selected by bank addresses.                                                                                                                                                                                                                                                                 |
| A12 / BC#           | Input | Burst Chop: A12 / BC# is sampled during Read and Write commands to determine if burst chop (on-the-fly) will be performed. (HIGH, no burst chop; LOW: burst chopped). See command truth table for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| RESET#              | Input | Active Low Asynchronous Reset: Reset is active when RESET# is LOW, and inactive when RESET# is HIGH. RESET# must be HIGH during normal operation. RESET# is a CMOS rail to rail signal with DC high and low at 80% and 20% of $V_{DD}$ , i.e. 1.20V for DC high and 0.30V for DC low.                                                                                                                                                                                                                                                                                                                                                                                                                |



| Symbol                                                    | Туре              | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DQ                                                        | Input /<br>Output | Data Input/ Output: Bi-directional data bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DQU, DQL,<br>DQS, DQS#,<br>DQSU,<br>DQSU#,<br>DQSL, DQSL# | Input /<br>Output | Data Strobe: output with read data, input with write data. Edge-aligned with read data, centered in write data. For the x16, DQSL corresponds to the data on DQL0-DQL7; DQSU corresponds to the data on DQU0-DQU7. The data strobe DQS, DQSL, and DQSU are paired with differential signals DQS#, DQSL#, and DQSU#, respectively, to provide differential pair signaling to the system during reads and writes. DDR3 SDRAM supports differential data strobe only and does not support single-ended. |
| TDQS, TDQS#                                               | Output            | Termination Data Strobe: TDQS/TDQS# is applicable for x8 DRAMs only. When enabled via Mode Register A11 = 1 in MR1, the DRAM will enable the same termination resistance function on TDQS/TDQS# that is applied to DQS/DQS#. When disabled via mode register A11 = 0 in MR1, DM/TDQS will provide the data mask function and TDQS# is not used. x4/x16 DRAMs must disable the TDQS function via mode register A11 = 0 in MR1.                                                                        |
| NC                                                        |                   | No Connect: No internal electrical connection is present.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| V <sub>DDQ</sub>                                          | Supply            | DQ Power Supply: 1.5 V +/- 0.075 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| V <sub>SSQ</sub>                                          | Supply            | DQ Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| $V_{DD}$                                                  | Supply            | Power Supply: 1.5 V +/- 0.075 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| V <sub>SS</sub>                                           | Supply            | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| V <sub>REFDQ</sub>                                        | Supply            | Reference voltage for DQ                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| V <sub>REFCA</sub>                                        | Supply            | Reference voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| ZQ                                                        | Supply            | Reference Pin for ZQ calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

### Note:

Input only pins (BA0-BA2, A0-A15, RAS#, CAS#, WE#, CS#, CKE, ODT, DM, and RESET#) do not supply termination.



# 1.5 Programming the Mode Registers

For application flexibility, various functions, features and modes are programmable in four Mode Registers, provided by the DDR3 SDRAM, as user defined variables and they must be programmed via a Mode Register Set (MRS) command. As the default values of the Mode Registers (MR#) are not defined, contents of Mode Registers must be fully initialized and/or re-initialized, i.e. written, after power-up and/or reset for proper operation. Also the contents of the Mode Registers can be altered by re-executing the MRS command during normal operation. When programming the mode registers, even if the user chooses to modify only a sub-set of the MRS fields, all address fields within the accessed mode register must be redefined when the MRS command is issued. MRS command and DLL Reset do not affect array contents, which means these commands can be executed any time after power-up without affecting the array contents.

The mode register set command cylce time, tMRD is required to complete the write operation to the mode register and is the minimum time required between two MRS commands shown in Figure 4.



Figure 4. tMRD Timing

The MRS command to Non-MRS command delay, tMOD, is required for the DRAM to update the features, except DLL reset, and is the minimum time required from an MRS command to a non-MRS command excluding NOP and DES shown in Figure 5.



Figure 5. tMOD Timing

The mode register contents can be changed using the same command and timing requirements during normal operation as long as the DRAM is idle state, i.e. all banks are in the precharged state with tRP satisfied, all data bursts are completed and CKE is high prior to writing into the mode register. If the RTT\_NOM Feature is enabled in the Mode Register prior and/or after and MRS Command, the ODT Signal must continuously be registered LOW ensuring RTT is in an off State prior to the MRS command. The ODT Signal may be registered high after tMOD has expired. If the RTT\_NOM Feature is disabled in Mode Register prior and after an MRS command the ODT Signal can be registered either LOW or HIGH before during and after the MRS command. The mode register are diviced into various fields depending on the functionally and/or modes.



# 1.6 DDR3 SDRAM Mode Register (MR0)

The mode register stores the data for controlling the various operating modes of DDR3 SDRAM. It controls burst length, read burst type, CAS latency, test mode, DLL reset, WR and DLL control for precharge Power-Down, which include various vendor specific options to make DDR3 SDRAM useful for various applications. The mode register is written by asserting low on CS#, RAS#, CAS#, WE#, BA0, BA1, and BA2, while controlling the states of address pins according to Figure 6.



<sup>\*1 :</sup> BA2 and A13~A15 are RFU and must be programmed to 0 during MRS.

Figure 6. DDR3 SDRAM mode register set (MR0)

<sup>\*2:</sup> WR(write recovery for autoprecharge) min in clock cycles is calculated by dividing tWR(in ns) by tCK(in ns) and rounding up to the next integer: WRmin[cycles] = Roundup(tWR[ns]/tCK[ns]). The WR value in the mode register must be programmed to be equal or larger than WRmin. The programmed WR value is used with tRP to determine tDAL.



# 1.6.1 Burst Length, Type and Order

Accesses within a given burst may be programmed to suquential or interleaved order. The burst type is selected via bit A3 as shown in Figure 6. The ordering of accesses within a burst is determined by the burst length, burst type, and the starting column address as shown in Table 1. The burst length is defined by bits A0-A1. Burst length options include fixed BC4, fixed BL8, and 'on the fly' which allows BC4 or BL8 to be selected coincident with the registration of a Read or Write command via A12/BC#.

| Table 1. Durst Type and Durst Order |                |                                             |                                                |                                                 |         |  |  |  |  |  |  |
|-------------------------------------|----------------|---------------------------------------------|------------------------------------------------|-------------------------------------------------|---------|--|--|--|--|--|--|
| Burst<br>Length                     | READ/<br>WRITE | Starting<br>Column<br>ADDRESS<br>(A2,A1,A0) | burst type = Sequential<br>(decimal)<br>A3 = 0 | burst type = Interleaved<br>(decimal)<br>A3 = 1 | Notes   |  |  |  |  |  |  |
| 4                                   | READ           | 000                                         | 0, 1, 2, 3, T, T, T, T                         | 0, 1, 2, 3, T, T, T, T                          | 1,2,3   |  |  |  |  |  |  |
| Chop                                |                | 0 0 1                                       | 1, 2, 3, 0, T, T, T, T                         | 1, 0, 3, 2, T, T, T, T                          | 1,2,3   |  |  |  |  |  |  |
|                                     |                | 010                                         | 2, 3, 0, 1, T, T, T, T                         | 2, 3, 0, 1, T, T, T, T                          | 1,2,3   |  |  |  |  |  |  |
|                                     |                | 0 1 1                                       | 3, 0, 1, 2, T, T, T, T                         | 3, 2, 1, 0, T, T, T, T                          | 1,2,3   |  |  |  |  |  |  |
|                                     |                | 100                                         | 4, 5, 6, 7, T, T, T, T                         | 4, 5, 6, 7, T, T, T, T                          | 1,2,3   |  |  |  |  |  |  |
|                                     |                | 1 0 1                                       | 5, 6, 7, 4, T, T, T, T                         | 5, 4, 7, 6, T, T, T, T                          | 1,2,3   |  |  |  |  |  |  |
|                                     |                | 110                                         | 6, 7, 4, 5, T, T, T, T                         | 6, 7, 4, 5, T, T, T, T                          | 1,2,3   |  |  |  |  |  |  |
|                                     |                | 111                                         | 7, 4, 5, 6, T, T, T, T                         | 7, 6, 5, 4, T, T, T, T                          | 1,2,3   |  |  |  |  |  |  |
|                                     | WRITE          | 0,V,V                                       | 0, 1, 2, 3, X, X, X, X                         | 0, 1, 2, 3, X, X, X, X                          | 1,2,4,5 |  |  |  |  |  |  |
|                                     |                | 1,V,V                                       | 4, 5, 6, 7, X, X, X, X                         | 4, 5, 6, 7, X, X, X, X                          | 1,2,4,5 |  |  |  |  |  |  |
| 8                                   | READ           | 000                                         | 0, 1, 2, 3, 4, 5, 6, 7                         | 0, 1, 2, 3, 4, 5, 6, 7                          | 2       |  |  |  |  |  |  |
|                                     |                | 0 0 1                                       | 1, 2, 3, 0, 5, 6, 7, 4                         | 1, 0, 3, 2, 5, 4, 7, 6                          | 2       |  |  |  |  |  |  |
|                                     |                | 0 1 0                                       | 2, 3, 0, 1, 6, 7, 4, 5                         | 2, 3, 0, 1, 6, 7, 4, 5                          | 2       |  |  |  |  |  |  |
|                                     |                | 0 1 1                                       | 3, 0, 1, 2, 7, 4, 5, 6                         | 3, 2, 1, 0, 7, 6, 5, 4                          | 2       |  |  |  |  |  |  |
|                                     |                | 100                                         | 4, 5, 6, 7, 0, 1, 2, 3                         | 4, 5, 6, 7, 0, 1, 2, 3                          | 2       |  |  |  |  |  |  |
|                                     |                | 101                                         | 5, 6, 7, 4, 1, 2, 3, 0                         | 5, 4, 7, 6, 1, 0, 3, 2                          | 2       |  |  |  |  |  |  |
|                                     |                | 110                                         | 6, 7, 4, 5, 2, 3, 0, 1                         | 6, 7, 4, 5, 2, 3, 0, 1                          | 2       |  |  |  |  |  |  |
|                                     |                | 111                                         | 7, 4, 5, 6, 3, 0, 1, 2                         | 7, 6, 5, 4, 3, 2, 1, 0                          | 2       |  |  |  |  |  |  |
|                                     | WRITE          | V,V,V                                       | 0, 1, 2, 3, 4, 5, 6, 7                         | 0, 1, 2, 3, 4, 5, 6, 7                          | 2,4     |  |  |  |  |  |  |

Table 1. Burst Type and Burst Order

#### Notes:

- 1. In case of burst length being fixed to 4 by MR0 setting, the internal write operation starts two clock cycles earlier than for the BL8 mode. This means that the starting point for tWR and tWTR will be pulled in by two clocks. In case of burst length being selected on-the-fly via A12/BC#, the internal write operation starts at the same point in time like a burst of 8 write operation. This means that during on-the-fly control, the starting point for tWR and tWTR will not be pulled in by two clocks.
- 2. 0...7 bit number is value of CA[2:0] that causes this bit to be the first read during a burst.
- 3. T: Output driver off data and strobes are in high impedance.
- 4. V: a valid logic level (0 or 1), but respective buffer input ignores level on input pins.
- 5. X: Don't Care.



# 1.6.2 CAS Latency

The CAS Latency is defined by MR0 (bits A9-A11) as shown in Figure 6. CAS Latency is the delay, is clock cycles, between the internal Read command and the availability of the first bit of output data. DDR3 SDRAM does not support any half clock latencies. The overall Read Latency (RL) is defined as Additive Latency (AL) + CAS latency (CL); RL = AL + CL. For more information on the supported CL and AL settings based on the operating clock frequency, refer to "Standard Speed Bins" on page 62. For detailed Read operation refer to READ Operation on page 24.

### 1.6.3 Test Mode

The normal operating mode is selected by MR0 (bit A7 = 0) and all other bits set to the desired values shown in Figure 6. Programming bit A7 to a '1' places the DDR3 SDRAM into a test mode that is only used by the DRAM manufacturer and should not be used. No operations or functionality is specified if A7 = 1.

### 1.6.4 DLL Reset

The DLL Reset bit is self-clearing, meaning it returns back to the value of '0' after the DLL reset function has been issued. Once the DLL is enabled, a subsequent DLL Reset should be applied. Any time the DLL reset function is used, tDLLK must be met before any functions that require the DLL can be used (i.e. Read commands or ODT synchronous operations.).

# 1.6.5 Write Recovery

The Programmed WR value MR0 (bits A9, A10, and A11) is used for the auto precharge feature along with tRP to determine tDAL WR(write recovery for auto-precharge)min in clock cycles is calculated by dividing tWR(in ns) by tCK(in ns) and rounding up to the next integer: WRmin[cycles] = Roundup(tWR[ns]/tCK[ns]). The WR must be programmed to be equal or larger than tWR(min).

# 1.6.6 Precharge PD DLL

MR0 (bit A12) is used to select the DLL usage during precharge power-down mode. When MR0 (A12 = 0), or 'slow-exit', the DLL is frozen after entering precharge power-down (for potential power savings) and upon exit requires tXPDLL to be met prior to the next valid command. When MR0 (A12 = 1), or 'fast-exit', the DLL is maintained after entering precharge power-down requires tXP to be met prior to the next valid command.



# 1.7 DDR3 SDRAM Mode Register (MR1)

The Mode Register MR1 stores the data for enabling of disabling the DLL, output driver strength, Rtt\_Nom impedance, additive latency, Write leveling enable, TDQS enable and Qoff. The Mode Register 1 is written by asserting low on CS#, RAS#, CAS#, WE#, high on BA0 and low on BA1 and BA2, while controlling the states of address pins according to Figure 7.



<sup>\*1 :</sup> BA2 and A8, A10, and A13~A15 are RFU and must be programmed to 0 during MRS.

Figure 7. MR1 Definition



### 1.7.1 DLL Enable/Disable

The DLL must be enabled for normal operation. DLL enable is required during power up initialization, and upon returning to normal operation after having the DLL disabled. During normal operation (DLL-on) with MR1 (A0=0), the DLL is automatically disabled when entering Self-Refresh operation and is automatically reenabled upon exit of Self-Refresh operation. Any time the DLL is enabled and subsequently reset, tDLLK clock cycles must occur before a Read or synchronous ODT command can be issued to allow time for the internal clock to be synchronized with the external clock. Falling to wait for synchronization to occur may resulf in a violation of the tDQSCK, tAON or tAOF parameters. During tDLLK, CKE must continuously be registered high. DDR3 SDRAM does not require DLL for any Write operation, except when RTT\_WR is enabled and the DLL is required for proper ODT operation.

# 1.7.2 Output Driver Impedance Control

The output driver impedance of the DDR3 SDRAM device is selected by MR1 (bits A1 and A5) as shown in Figure 7.

### 1.7.3 ODT Rtt Values

DDR3 SDRAM is capable of providing two different termination values (Rtt\_Nom and Rtt\_WR). The nominal termination value Rtt\_Nom is programmed in MR1. A seperate value (Rtt\_WR) may be programmed in MR2 to enable a unique RTT value when ODT is enabled during writes. The Rtt\_WR value can be applied during writes even when Rtt\_Nom is disabled.

# 1.7.4 Additive Latency (AL)

Additive Latency (AL) operation is supported to make command and data bus efficient for sustainable bandwidths in DDR3 SDRAM. In this operation, the DDR3 SDRAM allows a read or write command (either with or without auto-precharge) to be issued immediately after the active command. The command is held for the time of the Additive Latency (AL) before it is issued inside the device. The Read Latency (RL) is controlled by the sum of the AL and CAS Latency (CL) register settings. Write Latency (WL) is controlled by the sum of the AL and CAS Write Latency (CWL) register settings. A summary of the AL register options are shown in Table2.

Table 2. Additive Latency (AL) Settings

| A2 | A1 | AL              |
|----|----|-----------------|
| 0  | 0  | 0 (AL Disabled) |
| 0  | 1  | CL - 1          |
| 1  | 0  | CL - 2          |
| 1  | 1  | Reserved        |

Note: AL has a value of CL - 1 or CL - 2 as per the CL values programmed in the MR0 register

# 1.7.5 Write leveling

For better signal integrity, DDR3 memory module adopted fly-by topology for the commands, addresses, control signals and clocks. The fly-by topology has benefits from reducing number of stubs and their length but in other aspect, causes flight time skew between clock and strobe at every DRAM on DIMM. It makes it difficult for the Controller to maintain tDQSS, tDSS and tDSH specification. Therefore, the DDR3 SDRAM supports a 'write leveling' feature to allow the controller to compensate for skew.

### 1.7.6 Output Disable

The DDR3 SDRAM outputs may be enabled/disabled by MR1 (bit A12) as shown in Figure 7. When this feature is enabled (A12=1), all output pins (DQs, DQS, DQS#, etc.) are disconnected from the device removing any loading of the output drivers. This feature may be useful when measuring module power for example. For normal operation, A12 should be set to '0'.



# 1.7.7 TDQS, DQS#

TDQS (Termination Data Strobe) is a feature of X8 DDR3 SDRAM that provides additional termination resistance outputs that may be useful in some system configurations.

TDQS is not supported in X4 or X16 configurations. When enabled via the mode register, the same termination resistance function is applied to the TDQS/DQS# pins that is applied to the DQS/DQS# pins.

In contrast to the RDQS function of DDR2 SDRAM, TDQS provides the termination resistance function only. The data strobe function of RDQS is not provided by TDQS.

The TDQS and DM functions share the same pin. When the TDQS function is enabled via the mode register, the DM function is not supported. When the TDQS function is disabled, the DM function is provided and the DQS# pin is not used. See Table 3 for details.

The TDQS function is available in X8 DDR3 SDRAM only and must be disabled via the mode register A11=0 in MR1 for X4 and X16 configurations.

Tabel 3. TDQS, DQS# Function Matrix

| MR1 (A11)        | DM/TDQS | NU/TDQS |  |  |  |
|------------------|---------|---------|--|--|--|
| 0(TDQS Disabled) | DM      | Hi-Z    |  |  |  |
| 1(TDQS Enabled)  | TDQS    | DQS#    |  |  |  |

#### Notes:

- 1. If TDQS is enabled, the DM function is disabled.
- 2. When not used, TDQS function can be disabled to save termination power.
- 3. TDQS function is only available for X8 DRAM and must be disabled for X4 and X16.



# 1.8 DDR3 SDRAM Mode Register (MR2)

The Mode Register MR2 stores the data for controlling refresh related features, Rtt\_WR impedance, and CAS wire latency. The Mode Register 2 is written by asserting low on CS#, RAS#, CAS#, WE#, high on BA1 and low on BA0 and BA2, while controlling the states of address pins according to the table below.

MR2 Programming:



<sup>\*1:</sup> BA2, A5, A8, A11~A15 are RFU and must be programmed to 0 during MRS.

Figure 8. MR2 Definition

<sup>\*2 :</sup> The Rtt\_WR value can be applied during writes even when Rtt\_Nom is disabled. During write leveling, Dynamic ODT is not available.



# 1.8.1 Partial Array Self-Refresh (PASR)

Optional in DDR3 SDRAM: Users should refer to the DRAM supplier data sheet and/or the DIMM SPD to determine if DDR3 SDRAM devices support the following options or requirements referred to in this material. If PASR (Partial Array Self-Refresh) is enabled, data located in areas of the array beyond the specified address range shown in Figure 8 will be maintains if tREFI conditions are met and no Self-Refresh command is issued.

# 1.8.2 CAS Write Latency (CWL)

The CAS Write Latency is defined by MR2 (bits A3-A5), as shown in Figure. CAS Write Latency is the delay, in clock cycles, between the internal Write command and the availability of the first bit of input data. DDR3 SDRAM does not support any half clock latencies. The overall Write Latency (WL) is defined as Additive Latency (AL) + CAS Write Latency (CWL); WL = AL + CWL.

### 1.8.3 Auto Self-Refresh (ASR) and Self-Refresh Temperature (SRT)

Optional in DDR3 SDRAM: Users should refer to the DRAM supplier data sheet and/or the DIMM SPD to determine if DDR3 SDRAM devices support the following options or requirements referred to in this material. DDR3 SDRAMs must support Self-Refresh operation at all supported temperatures. Applications requiring Self-Refresh operation in the Extended Temperature Range must use the optional ASR function or program the SRT bit appropriately.

# 1.8.4 Dynamic ODT (Rtt\_WR)

DDR3 SDRAM introduces a new feature "Dynamic ODT". In certain application cases and to further enhance signal integrity on the data bus, it is desirable that the termination strength of the DDR3 SDRAM can be changed without issuing an MRS command. MR2 Register locations A9 and A10 configure the Dynamic ODT settings. In Write leveling mode, only RTT\_Nom is available.



# 1.9 DDR3 SDRAM Mode Register (MR3)

The Mode Register MR3 controls Multi purpose registers. The Mode Register 3 is written by asserting low on CS#, RAS#, CAS#, WE#, high on BA1 and BA0, and low on BA2 while controlling the states of address pins according to the table below.

### MR3 Programming:



- \*1 : BA2, A3-A15 are RFU and must be programmed to 0 during MRS. \*2 : The predefined pattern will be used for read synchronization.
- \*3: When MPR control is set for normal operation (MR3 A[2]=0) then MR3 A[1:0] will be ignored.

Figure 9. MR3 Definition

# 1.9.1 Multi-Purpose Register (MPR)

The Multi Purpose Register(MPR) function is used to Read out a predefined system timing calibration bit sequence. To enable the MPR, a MODE Register Set(MRS) command must be issued to MR3 Register with bit A2=1. Prior to issuing the MRS command, all banks must be in the idle state (all banks precharged and tRP met). Once the MPR is enabled, any subsequent RD or RDA commands will be redirected to the Multi Purpose Register. When the MPR is enabled, only RD or RDA commands are allowed until a subsequent MRS command is issued with the MPR disabled(MR3 bit A2=0). Power-Down mode, Self-Refresh, and any other non-RD/RDA command is not allowed during MPR enable mode. The RESET function is supported during MPR enable mode.



# 2.10 Multi Purpose Register

The Multi Purpose Register(MPR) function is used to Read out a predefined system timing calibration bit sequence. The basic concept of the MPR is shown in Figure 13.



Figure 13. MPR Block Diagram

To enable the MPR, a MODE Register Set(MRS) command must be issued to MR3 Register with bit A2=1, as shown in Table 10. Prior to issuing the MRS command, all banks must be in the idle in the idle state (all banks precharged and tRP met). Once the MPR is enabled, any subsequent RD or RDA commands will be redirected to the Multi Purpose Register. The resulting operation when a RD or RDA command is issued is defined by MR3 bits A[1:0] when the MPR is enabled as shown in Table 11. When the MPR is enabled, only RD or RDA commands are allowed until a subsequent MRS command is issued with the MPR disabled(MR3 bit A2=0). Note that in MPR mode RDA has the same functionality as a READ command which means the auto precharge part of RDA is ignored. Power-Down mode, Self-Refresh, and any other non-RD/RDA command is not allowed during MPR enable mode. The RESET function is supported during MPR enable mode.

| MR3 A[2] | MR3 A[1:0]               | Function                                                                                                                          |
|----------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| MPR      | MPR-Loc                  |                                                                                                                                   |
| 0b       | don't care<br>(0b or 1b) | Normal operation, no MPR transaction. All subsequent Reads will come from DRAM array. All subsequent Write will go to DRAM array. |
| 1b       | See<br>Table 11          | Enable MPR mode, subsequent RD/RDA commands defined by MR3 A[1:0]                                                                 |

Table 10. MPR MR3 Register Definition



# 2.10.1 MPR Functional Description

- One bit wide logical interface via all DQ pins during READ operation.
- · Register Read on x4:
  - DQ[0] drives information from MPR.
  - DQ[3:1] either drive the same information as DQ[0], or they drive 0b.
- Register Read on x8:
  - · DQ[0] drives information from MPR.
  - DQ[7:1] either drive the same information as DQ[0], or they drive 0b.
- · Register Read on x16:
  - DQL[0] and DQU[0] drives information from MPR.
  - DQL[7:1] and DQU[7:1] either drive the same information as DQL[0], or they drive 0b.
- Addressing during for Multi Purpose Register reads for all MPR agents:
  - BA[2:0]: don't care
  - A[1:0]: A[1:0] must be equal to '00'b.Data read burst order in nibble is fixed.
  - A[2]: For BL=8, A[2] must be equal to 0b, burst order is fixed to [0,1,2,3,4,5,6,7],\* For Burst Chop 4 cases, the burst order is switched on nibble base A[2]=0b, Burst order: 0,1,2,3\* A[2]=1b, Burst order: 4,5,6,7\*
  - A[9:3]: don't care
  - · A10/AP: don't care
  - A12/BC: Selects burst chop mode on-the-fly, if enabled within MR0.
  - A11,A13,...(if available): don't care
- · Regular interface functionality during register reads:
  - Support two Burst Ordering which are switched with A2 and A[1:0]=00b.
  - Support of read burst chop(MRS and on-the-fly via A12/BC)
  - All other address bits(remaining column address bits including A10, all bank address bits) will be ignored by the DDR3 SDRAM.
  - Regular read latencies and AC timings apply.
  - DLL must be locked prior to MPR Reads.

Note: \* Burst order bit 0 is assigned to LSB and burst order bit 7 is assigned to MSB of the selected MPR agent.



# 2.10.2 MPR Register Address Definition

Table 11 provides an overview of the available data locations, how they are addressed by MR3 A[1:0] during a MRS to MR3, and how their individual bits are mapped into the burst order bits during a Multi Purpose Register Read.

**Table 11. MPR MR3 Register Definition** 

| MR3<br>A[2] | MR3<br>A[1:0] | Function                                       | Burst<br>Length | Address   Rurst Order and Data Patt |                                                                           |  |
|-------------|---------------|------------------------------------------------|-----------------|-------------------------------------|---------------------------------------------------------------------------|--|
|             |               |                                                | BL8             | 000b                                | Burst order 0,1,2,3,4,5,6,7<br>Pre-defined Data Pattern [0,1,0,1,0,1,0,1] |  |
| 1b          | 00b           | Read predefined Pattern for System Calibration | BC4             | 000b                                | Burst order 0,1,2,3 Pre-defined Data Pattrn [0,1,0,1]                     |  |
|             |               |                                                | BC4             | 100b                                | Burst order 4,5,6,7<br>Pre-defined Data Pattrn [0,1,0,1]                  |  |
|             |               |                                                | BL8             | 000b                                | Burst order 0,1,2,3,4,5,6,7                                               |  |
| 1b          | 01b           | RFU                                            | BC4             | 000b                                | Burst order 0,1,2,3                                                       |  |
|             |               |                                                | BC4             | 100b                                | Burst order 4,5,6,7                                                       |  |
|             |               |                                                | BL8             | 000b                                | Burst order 0,1,2,3,4,5,6,7                                               |  |
| 1b          | 10b           | RFU                                            | BC4             | 000b                                | Burst order 0,1,2,3                                                       |  |
|             |               |                                                | BC4             | 100b                                | Burst order 4,5,6,7                                                       |  |
|             |               | RFU                                            | BL8             | 000b                                | Burst order 0,1,2,3,4,5,6,7                                               |  |
| 1b          | 11b           |                                                | BC4             | 000b                                | Burst order 0,1,2,3                                                       |  |
|             |               |                                                | BC4             | 100b                                | Burst order 4,5,6,7                                                       |  |

Note: Burst order bit 0 is assigned to LSB and the burst order bit 7 is assigned to MSB of the selected MPR agent.

# 2.10.3 Relevant Timing Parameters

The following AC timing parameters are important for operating the Multi Purpose Register: tRP,tMRD, tMOD, and tMPRR. For more details refer to "Electrical Characteristics&AC Timing for DDR3-800 to DDR3-1600".

# 2.10.4 Protocol Example

Protocol Example(This is one example):

Read out predetermined read-calibration pattern.

Description: Multiple reads from Multi Purpose Register, in order to do system level read timing calibration based on predetermined and standardized pattern.

### Protocol Steps:

- · Precharge All.
- · Wait until tRP is satisfied.
- MRS MR3, Opcode "A2=1b" and "A[1:0]=00b"
  - Redirect all subsequent reads into the Multi Purpose Register, and load Pre-defined pattern into MPR.
- Wait until tMRD and tMOD are satisfied (Multi Purpose Register is then ready to be read). During the



- period MR3 A2=1, no data write operation is allowed.
- · Read:
  - A[1:0]='00'b (Data burst order is fixed starting at nibble, always oob here)
  - A[2]='0'b (For BL=8, burst order is fixed as 0,1,2,3,4,5,6,7)
  - A12/BC=1 (use regular burst length of 8)
  - All other address pins (including BA[2:0] and A10/AP): don't care
- After RL=AL+CL, DRAM bursts out the predefined Read Calibration Pattern.
- Memory controller repeats these calibration reads until read data capture at memory controller is optimized.
- · After end of last MPR read burst, wait until tMPRR is satisfied.
- MRS MR3, Opcode "A2=0b" and "A[1:0]=valid data but value are don't care"



- All subsequent read and write accesses will be regular reads and writes from/to the DRAM array.
- · Wait until tMRD and tMOD are satisfied.
- Continue with "regular" DRAM commands, like activate a memory bank for regular read or write access,...

Figure 14. MPR Readout of predefined pattern, BL8 fixed burst order, single readout





Figure 15. MPR Readout of predefined pattern, BL8 fixed burst order, back-to-back readout





Figure 16. MPR Readout of predefined pattern, BC4, lower nibble then upper nibble





Figure 17. MPR Readout of predefined pattern, BC4, upper nibble then lower nibble



# 2. Command Description

# 2.1 Command Truth Table

- (a) note 1,2,3,4 apply to the entire Command Truth Table
- (b) Note 5 applies to all Read/Write command

[BA=Bank Address, RA=Row Address, CA=Column Address, BC#=Burst Chop, X=Don't Care, V=Valid]

|                                                    |               | CKE                   |                      |         |          |          |         |             |             |             |            | 40                |              |
|----------------------------------------------------|---------------|-----------------------|----------------------|---------|----------|----------|---------|-------------|-------------|-------------|------------|-------------------|--------------|
| Function                                           | Abbrev iation | Previ<br>ous<br>Cycle | Curre<br>nt<br>Cycle | cs<br># | RAS<br># | CAS<br># | WE<br># | BA0-<br>BA3 | A13-<br>A15 | A12-<br>BC# | A10-<br>AP | A0-<br>A9,<br>A11 | Notes        |
| Mode Register Set                                  | MRS           | Н                     | Н                    | L       | L        | L        | L       | ВА          |             | OP (        | Code       |                   |              |
| Refresh                                            | REF           | Н                     | Н                    | L       | L        | L        | Н       | V           | V           | V           | V          | V                 |              |
| Self Refresh Entry                                 | SRE           | Н                     | L                    | L       | L        | L        | Н       | V           | V           | V           | V          | V                 | 7,9,12       |
| Self Refresh Exit                                  | SRX           | L                     | Н                    | H<br>L  | V<br>H   | V<br>H   | V<br>H  | V           | V           | ٧           | ٧          | ٧                 | 7,8,9,1<br>2 |
| Single Bank Precharge                              | PRE           | Н                     | Н                    | L       | L        | Н        | L       | ВА          | V           | V           | L          | V                 |              |
| Precharge all Banks                                | PREA          | Н                     | Н                    | L       | L        | Н        | L       | V           | V           | V           | Н          | V                 |              |
| Bank Activate                                      | ACT           | Н                     | Н                    | L       | L        | Н        | Н       | ВА          | Ro          | w Add       | ress (R    | (A)               |              |
| Write (Fixed BL8 or BC4)                           | WR            | Н                     | Н                    | L       | Н        | L        | L       | ВА          | RFU         | V           | L          | CA                |              |
| Write (BC4, on the Fly)                            | WRS4          | Н                     | Н                    | L       | Н        | L        | L       | ВА          | RFU         | L           | L          | CA                |              |
| Write (BL8, on the Fly)                            | WRS8          | Н                     | Н                    | L       | Н        | L        | L       | ВА          | RFU         | Н           | L          | CA                |              |
| Write with Auto<br>Precharge (Fixed BL8 or<br>BC4) | WRA           | Н                     | Н                    | L       | Н        | L        | L       | ВА          | RFU         | V           | Н          | CA                |              |
| Write with Auto<br>Precharge (BC4, on the<br>Fly)  | WRAS<br>4     | Н                     | Н                    | L       | Н        | L        | L       | ВА          | RFU         | L           | Н          | CA                |              |
| Write with Auto<br>Precharge (BL8, on the<br>Fly)  | WRAS<br>8     | Н                     | Н                    | L       | Н        | L        | L       | ВА          | RFU         | Н           | Н          | CA                |              |
| Read (Fixed BL8 or BC4)                            | RD            | Н                     | Н                    | L       | Н        | L        | Н       | ВА          | RFU         | V           | L          | CA                |              |
| Read (BC4, on the Fly)                             | RDS4          | Н                     | Н                    | L       | Н        | L        | Н       | ВА          | RFU         | L           | L          | CA                |              |
| Read (BL8, on the Fly)                             | RDS8          | Н                     | Н                    | L       | Н        | L        | Н       | ВА          | RFU         | Н           | L          | CA                |              |
| Read with Auto<br>Precharge (Fixed BL8 or<br>BC4)  | RDA           | Н                     | Н                    | L       | Н        | L        | Н       | ВА          | RFU         | V           | Н          | CA                |              |
| Read with Auto<br>Precharge (BC4, on the<br>Fly)   | RDAS4         | Н                     | Н                    | L       | Н        | L        | Н       | ВА          | RFU         | L           | Н          | CA                |              |
| Read with Auto<br>Precharge (BL8, on the<br>Fly)   | RDAS8         | Н                     | Н                    | L       | Н        | L        | Н       | ВА          | RFU         | Н           | Н          | CA                |              |
| No Operation                                       | NOP           | Н                     | Н                    | L       | Н        | Н        | Н       | V           | V           | V           | V          | V                 | 10           |
| Device Deselected                                  | DES           | Н                     | Н                    | Н       | Х        | Х        | Х       | Х           | Х           | Х           | Х          | Х                 | 11           |
| Power Down Entry                                   | PDE           | Н                     | L                    | L<br>H  | H<br>V   | H<br>V   | H<br>V  | V           | ٧           | V           | V          | ٧                 | 6,12         |



|                      |               | Cł                    | <b>KE</b>            |         |          |          |         |             |             |             |            | A0-        |       |
|----------------------|---------------|-----------------------|----------------------|---------|----------|----------|---------|-------------|-------------|-------------|------------|------------|-------|
| Function             | Abbrev iation | Previ<br>ous<br>Cycle | Curre<br>nt<br>Cycle | CS<br># | RAS<br># | CAS<br># | WE<br># | BA0-<br>BA3 | A13-<br>A15 | A12-<br>BC# | A10-<br>AP | A9,<br>A11 | Notes |
| Power Down Exit      | Exit PDX L H  |                       | L                    | Н       | Н        | Н        | V       | V           | V           | V           | V          | 6,12       |       |
| I OWEI DOWN EXIC     | I DX          | _                     | ٠.                   | Н       | V        | V        | V       | V           | •           | V           | •          | ٧          | 0, 12 |
| ZQ Calibration Long  | ZQCL          | Н                     | Н                    | L       | Н        | Н        | L       | Χ           | Х           | Х           | Н          | Χ          |       |
| ZQ Calibration Short | ZQCS          | Н                     | Н                    | L       | Н        | Н        | L       | Х           | Х           | Х           | L          | Χ          |       |

#### Notes:

- 1. All DDR3 SDRAM commands are defined by states of CS#, RAS#, CAS#, WE# and CKE at the rising edge of the clock. The MSB of BA, RA and CA are device density and configuration dependant.
- 2. RESET# is Low enable command which will be used only for asynchronous reset so must be maintained HIGH during any function.
- 3. Bank addresses (BA) determine which bank is to be operated upon. For (E)MRS BA selects an (Extended) Mode Register.
- 4. "V" means "H or L (but a defined logic level)" and "X" means either "defined or undefined (like floating) logic level".
- 5. Burst reads or writes cannot be terminated or interrupted and Fixed/on the Fly BL will be defined by MRS.
- 6. The Power Down Mode does not perform any refresh operation.
- 7. The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh.
- 8. Self Refresh Exit is asynchronous.
- 9. VREF(Both VrefDQ and VrefCA) must be maintained during Self Refresh operation.
- 10. The No Operation command should be used in cases when the DDR3 SDRAM is in an idle or wait state. The purpose of the No Operation command (NOP) is to prevent the DDR3 SDRAM from registering any unwanted commands between operations. A No Operation command will not terminate a previous operation that is still executing, such as a burst read or write cycle.
- 11. The Deselect command performs the same function as No Operation command.
- 12. Refer to the CKE Truth Table for more detail with CKE transition.



### 2.2 CKE Truth Table

- a) Notes 1-7 apply to the entire CKE Truth Table.
- b) CKE low is allowed only if tMRD and tMOD are satisfied.

|                            | СК                                      | Œ                                    | 3                                                   |                            |             |
|----------------------------|-----------------------------------------|--------------------------------------|-----------------------------------------------------|----------------------------|-------------|
| Current State <sup>2</sup> | Previous<br>Cycle <sup>1</sup><br>(N-1) | Current<br>Cycle <sup>1</sup><br>(N) | Command (N) <sup>3</sup><br>RAS#, CAS#,<br>WE#, CS# | Action (N) <sup>3</sup>    | Notes       |
| Power-Down                 | L                                       | L                                    | X                                                   | Maintain Power-Down        | 14, 15      |
| I OWEI-DOWII               | L                                       | Н                                    | DESELECT or NOP                                     | Power-Down Exit            | 11,14       |
| Self-Refresh               | L                                       | L                                    | X                                                   | Maintain Self-Refresh      | 15,16       |
| Sell-Reliesii              | L                                       | Н                                    | DESELECT or NOP                                     | Self-Refresh Exit          | 8,12,16     |
| Bank(s) Active             | Н                                       | L                                    | DESELECT or NOP                                     | Active Power-Down Entry    | 11,13,14    |
| Reading                    | Н                                       | L                                    | DESELECT or NOP                                     | Power-Down Entry           | 11,13,14,17 |
| Writing                    | Н                                       | L                                    | DESELECT or NOP                                     | Power-Down Entry           | 11,13,14,17 |
| Precharging                | Н                                       | L                                    | DESELECT or NOP                                     | Power-Down Entry           | 11,13,14,17 |
| Refreshing                 | Н                                       | L                                    | DESELECT or NOP                                     | Precharge Power-Down Entry | 11          |
| All Banks Idle             | Н                                       | L                                    | DESELECT or NOP                                     | Precharge Power-Down Entry | 11,13,14,18 |
| All Dallks lule            | Н                                       | L                                    | REFRESH                                             | Self-Refresh               | 9,13,18     |
| For n                      | nore details wit                        | h all signals S                      | See "2.1 Command Truth                              | Table" on page 27          | 10          |

#### **Notes:**

- 1. CKE (N) is the logic state of CKE at clock edge N; CKE (N-1) was the state of CKE at the previous clock edge.
- 2. Current state is defined as the state of the DDR3 SDRAM immediately prior to clock edge N.
- COMMAND (N) is the command registered at clock edge N, and ACTION (N) is a result of COMMAND (N), ODT is not included here.
- 4. All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document.
- 5. The state of ODT does not affect the states described in this table. The ODT function is not available during Self-Refresh.
- 6. CKE must be registered with the dame value on tCKEmin consecutive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the tCKEmin clocks of registration. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of tIS+tCKEmin+tIH.
- 7. DESELECT and NOP are defined in the Command Truth Table.
- 8. On Self-Refresh Exit DESELECT or NOP commands must be issued on every clock edge occurring during the tXS period. Read or ODT commands may be issued only after tXSDLL is satisfied.
- 9. Self-Refresh mode can only be entered from the All Banks Idle state.
- 10. Must be a legal command as defined in the Command Truth Table.
- 11. Valid commands for Power-Down Entry and Exit are NOP and DESELECT only.
- 12. Valid commands for Self-Refresh Exit are NOP and DESELECT only.
- 13. Self-Refresh can not be entered during Read or Write operations. For a detailed list of restrictions see 8.2.1 on page 44.
- 14. The Power-Down does not perform any refresh operations.
- 15. "X" means "don't care" (including floating around VREF) in Self-Refresh and Power-Down. It also applies to Address pins.
- 16. VREF (Both Vref\_DQ and Vref\_CA) must be maintained during Self-Refresh operation.
- 17. If all banks are closed at the conclusion of the read, write or precharge command, then Precharge Power-Down is entered, otherwise Active Power-Down is entered.
- 18. 'Idle state' is defined as all banks are closed (tRP, tDAL, etc. satisfied), no data bursts are in progress, CKE is high, and all timings from previous operations are satisfied (tMRD, tMOD, tRFC, tZQinit, tZQoper, tZQCS, etc.) as well as all Self-Refresh exit and Power-Down Exit parameters are satisfied (tXS, tXP, tXPDLL, etc).



# 3. ABSOLUTE MAXIMUM RATINGS

| Symbol    | Parameter                           | Rating            | Units | Notes |
|-----------|-------------------------------------|-------------------|-------|-------|
| VDD       | Voltage on VDD pin relative to Vss  | - 0.4 V ~ 1.975 V | V     | 1, 3  |
| VDDQ      | Voltage on VDDQ pin relative to Vss | - 0.4 V ~ 1.975 V | V     | 1, 3  |
| VIN, VOUT | Voltage on any pin relative to Vss  | - 0.4 V ~ 1.975 V | V     | 1     |
| TSTG      | Storage Temperature                 | -55 to +100       | °C    | 1, 2  |

#### Notes:

- Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device.
   This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
- 2. Storage Temperature is the case surface temperature on the center/top side of the DRAM. For the measurement conditions, please refer to JESD51-2 standard.
- 3. VDD and VDDQ must be within 300mV of each other at all times; and VREF must not be greater than 0.6XVDDQ, When VDD and VDDQ are less than 500mV; VREF may be equal to or less than 300mV.



# 4. Operating Conditions

### 4.1 OPERATING TEMPERATURE CONDITION

| Symbol | Parameter                     | Rating   | Units | Notes |
|--------|-------------------------------|----------|-------|-------|
| TOPER  | Operating Temperature (Tcase) | 0 to 85  | °C    | 1,2   |
| TOTER  | Extended Temperature Range    | 85 to 95 | °C    | 1,3   |

### **Notes:**

- 1. Operating Temperature TOPER is the case surface temperature on the center / top side of the DRAM. For measurement conditions, please refer to the JEDEC document JESD51-2.
- 2. The Normal Temperature Range specifies the temperatures where all DRAM specifications will be supported.

  During operation, the DRAM case temperature must be maintained between 0 85°C under all operating conditions.
- 3. Some applications require operation of the DRAM in the Extended Temperature Range between 85°C and 95°C case temperature. Full specifications are guaranteed in this range, but the following additional conditions apply:
  - a) Refresh commands must be doubled in frequency, therefore reducing the Refresh interval tREFI to  $3.9 \, \mu s$ . (This double refresh requirement may not apply for some devices.) It is also possible to specify a component with 1X refresh (tREFI to  $7.8 \mu s$ ) in the Extended Temperature Range. Please refer to supplier data sheet and/or the DIMM SPD for option availability.
  - b) If Self-Refresh operation is required in the Extended Temperature Range, then it is mandatory to either use the Manual Self-Refresh mode with Extended Temperature Range capability (MR2 A6 = 0b and MR2 A7 = 1b) or enable the optional Auto Self-Refresh mode (MR2 A6 = 1b and MR2 A7 = 0b).

### 4.2 RECOMMENDED DC OPERATING CONDITIONS

| Combal | Downwater                 |       | Units | Notes |       |       |
|--------|---------------------------|-------|-------|-------|-------|-------|
| Symbol | Parameter                 | Min.  | Тур.  | Max.  | Units | Notes |
| VDD    | Supply Voltage            | 1.425 | 1.500 | 1.575 | V     | 1,2   |
| VDDQ   | Supply Voltage for Output | 1.425 | 1.500 | 1.575 | V     | 1,2   |
| VDD    | Supply Voltage            | 1.71  | 1.8   | 1.89  | V     | 1,2   |
| VDDQ   | Supply Voltage for Output | 1.71  | 1.8   | 1.89  | V     | 1,2   |

### **Notes:**

- 1. Under all conditions, VDDQ must be less than or equal to VDD.
- 2. VDDQ tracks with VDD. AC paramaters are measured with VDD and VDDQ tied together.



# 5. AC and DC Input Measurement Levels

# 5.1 AC and DC Logic Input Levels for Single-Ended Signals

### Single Ended AC and DC Input Levels

| Symbol                 | Parameter                               | Min          | Max          | Unit | Notes |
|------------------------|-----------------------------------------|--------------|--------------|------|-------|
| VIH(DC)                | DC input logic high                     | Vref + 0.100 | TBD          | V    | 1     |
| VIL(DC)                | DC input logic low                      | TBD          | Vref - 0.100 | V    | 1     |
| VIH(AC)                | AC input logic high                     | Vref + 0.175 | -            | V    | 1, 2  |
| VIL(AC)                | AC input logic low                      |              | Vref - 0.175 | V    | 1, 2  |
| V <sub>RefDQ(DC)</sub> | Reference Voltage for DQ, DM inputs     | 0.49 * VDD   | 0.51 * VDD   | V    | 3, 4  |
| V <sub>RefCA(DC)</sub> | Reference Voltage for ADD, CMD inputs   | 0.49 * VDD   | 0.51 * VDD   | V    | 3, 4  |
| VTT                    | Termination voltage for DQ, DQS outputs | VDDQ/2 - TBD | VDDQ/2 + TBD |      |       |

#### Notes:

- 1. For DQ and DM, Vref = VrefDQ. For input any pins except RESET#, Vref = VrefCA.
- 2. The "t.b.d." entries might change based on overshoot and undershoot specification.
- 3. The ac peak noise on  $V_{Ref}$  may not allow  $V_{Ref}$  to deviate from  $V_{Ref(DC)}$  by more than +/-1% VDD (for reference: approx. +/- 15 mV).
- 4. For reference: approx. VDD/2 +/- 15 mV.

The dc-tolerance limits and ac-noise limits for the reference voltages VRefCA and VRefDQ are illustrated in below Figure. It shows a valid reference voltage VRef(t) as a function of time. (VRef stands for VRefCA and VRefDQ likewise).

VRef(DC) is the linear average of VRef(t) over a very long period of time (e.g. 1 sec). This average has to meet the min/max requirements in Table 1.

Furthermore VRef(t) may temporarily deviate from VRef(DC) by no more than +/- 1% VDD.



Illustration of Vref(DC) tolerance and Vref ac-noise limits



# 5.2 AC and DC Logic Input Levels for Differential Signals

| Symbol  | Parameter                     | Min     | Max     | Unit | Notes |
|---------|-------------------------------|---------|---------|------|-------|
| VIHdiff | Differential input logic high | + 0.200 | -       | V    | 1     |
| VILdiff | Differential input logic low  |         | - 0.200 | V    | 1     |

#### Note1.

Refer to "Overshoot and Undershoot Specification on page 40.

# **5.3 Differential Input Cross Point Voltage**

To guarantee tight setup and hold times as well as output skew parameters with respect to clock and strobe, each cross point voltage of differential input signals (CK, CK# and DQS, DQS#) must meet the requirements below table. The differential input cross point voltage VIX is measured from the actual cross point of true and complement signals to the midlevel between of VDD and VSS.



**Vix Definition** 

Cross point voltage for differential input signals (CK, DQS)

| Symbol          | Parameter                      | Min   | Max | Unit | Notes |
|-----------------|--------------------------------|-------|-----|------|-------|
| V               | Differential Input Cross Point | - 150 | 150 | mV   |       |
| V <sub>IX</sub> | Voltage relative to VDD/2      | - 150 | 150 | IIIV |       |



# **5.4 Slew Rate Definitions for Single Ended Input Signals**

### 5.4.1 Input Slew Rate for Input Setup Time (tIS) and Data Setup Time (tDS)

Setup (tIS and tDS) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of VRef and the first crossing of VIH(AC)min. Setup (tIS and tDS) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of VRef and the first crossing of VIL(AC)max.

### 5.4.2 Input Slew Rate for Input Hold Time (tIH) and Data Hold Time (tDH)

Hold nominal slew rate for a rising signal is defined as the slew rate between the last crossing of VIL(DC)max and the first crossing of VRef. Hold (tlH and tDH) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of VIH(DC)min and the first crossing of VRef.

# **Single-Ended Input Slew Rate Definition**

| Description                      | Meas           | sured        | Defined by      | Annliaghla for |  |
|----------------------------------|----------------|--------------|-----------------|----------------|--|
| Description                      | Min            | Max          | Defined by      | Applicable for |  |
| Input slew rate for rising edge  | Vref           | VIH(AC)min   | VIH(AC)min-Vref |                |  |
| input siew rate for rising eage  | viei           | VIH(AC)IIIII | Delta TRS       | Setup          |  |
| Input alow rate for falling adda | Vref           | VII (AC)may  | Vref-VIL(AC)max | (tIS, tDS)     |  |
| Input slew rate for falling edge | viei           | VIL(AC)max   | Delta TFS       |                |  |
| Input alow rate for riging adde  | VII (DC)may    | Vref         | Vref-VIL(DC)max |                |  |
| Input slew rate for rising edge  | VIL(DC)max     | viei         | Delta TFH       | Hold           |  |
| Input slew rate for falling edge | VIH(DC)min     | Vref         | VIH(DC)min-Vref | (tIH, tDH)     |  |
| input siew rate for failing edge | VIII(DC)IIIIII | viei         | Delta TRH       |                |  |

### Input Nominal Slew Rate Definition for Single-Ended Signals





# **5.5 Slew Rate Definitions for Differential Input Signals**

Input slew rate for differential signals (CK, CK# and DQS, DQS#) are defined and measured as shown in Table and Figure .

| Description                                                       | Meas       | ured       | Defined by                           |
|-------------------------------------------------------------------|------------|------------|--------------------------------------|
| Description                                                       | Min        | Max        | Defined by                           |
| Differential input slew rate for rising edge (CK-CK and DQS-DQS)  | VILdiffmax | VIHdiffmin | VIHdiffmin-VILdiffmax<br>DeltaTRdiff |
| Differential input slew rate for falling edge (CK-CK and DQS-DQS) | VIHdiffmin | VILdiffmax | VIHdiffmin-VILdiffmax<br>DeltaTFdiff |

### Note:

The differential signal (i.e. CK-CK and DQS-DQS) must be linear between these thresholds.



Differential Input Slew Rate Definition for DQS, DQS# and CK, CK#



# 6. AC and DC Output Measurement Levels

# 6.1 Single Ended AC and DC Output Levels

Table shows the output levels used for measurements of single ended signals.

| Symbol  | Parameter                                                 | 700/800/900MHz   | Unit | Notes |
|---------|-----------------------------------------------------------|------------------|------|-------|
| VOH(DC) | DC output high measurement level (for IV curve linearity) | 0.8 x VDDQ       | V    |       |
| VOM(DC) | DC output mid measurement level (for IV curve linearity)  | 0.5 x VDDQ       | V    |       |
| VOL(DC) | DC output low measurement level (for IV curve linearity)  | 0.2 x VDDQ       | V    |       |
| VOH(AC) | AC output high measurement level (for output SR)          | VTT + 0.1 x VDDQ | V    | 1     |
| VOL(AC) | AC output low measurement level (for output SR)           | VTT - 0.1 x VDDQ | V    | 1     |

<sup>1.</sup> The swing of  $\pm~0.1~x$  VDDQ is based on approximately 50% of the static single ended output high or low swing with a driver impedance of 40 $\Omega$  and an effective test load of 25 $\Omega$  to VTT = VDDQ / 2.

### 6.1.1 Differential AC and DC Output Levels

Below table shows the output levels used for measurements of differential signals.

| Symbol      | Parameter                                                     | 700/800/900MHz | Unit | Notes |
|-------------|---------------------------------------------------------------|----------------|------|-------|
| VOHdiff(AC) | AC differential output high measurement level (for output SR) | + 0.2 x VDDQ   | V    | 1     |
| VOLdiff(AC) | AC differential output low measurement level (for outtput SR) | - 0.2 x VDDQ   | V    | 1     |

<sup>1.</sup> The swing of  $\pm~0.2$  x VDDQ is based on approximately 50% of the static differential output high or low swing with a driver impedance of  $40\Omega$  and an effective test load of  $25\Omega$  to VTT = VDDQ/2 at each of the differential outputs.

# **6.2 Single Ended Output Slew Rate**

With the reference load for timing measurements, output slew rate for falling and rising edges is defined and measured between VOL(AC) and VOH(AC) for single ended signals as shown in Table and Figure.

| Description                                    | Measured |         | Defined by      |
|------------------------------------------------|----------|---------|-----------------|
|                                                | From     | То      | Defined by      |
| Single ended output slew rate for rising edge  | VOL(AC)  | VOH(AC) | VOH(AC)-VOL(AC) |
|                                                |          |         | DeltaTRse       |
| Single ended output slew rate for falling edge | VOH(AC)  | VOL(AC) | VOH(AC)-VOL(AC) |
|                                                |          |         | DeltaTFse       |

#### Note:

Output slew rate is verified by design and characterization, and may not be subject to production test.





Fig. Single Ended Output Slew Rate Definition

Single Ended Output Slew Rate Definition

## **Table. Output Slew Rate (single-ended)**

| Parameter                     | Symbol | 700/800/ | Units |        |
|-------------------------------|--------|----------|-------|--------|
| raiametei                     | Symbol | Min      | Max   | Office |
| Single-ended Output Slew Rate | SRQse  | 2.5      | 5     | V/ns   |

\*\*\* For Ron = RZQ/7 setting



### **6.3 Differential Output Slew Rate**

With the reference load for timing measurements, output slew rate for falling and rising edges is defined and measured between VOLdiff(AC) and VOHdiff(AC) for differential signals as shown in Table and Figure .

#### **Differential Output Slew Rate Definition**

| Description                                        | Meas        | sured                                    | Defined by                 |
|----------------------------------------------------|-------------|------------------------------------------|----------------------------|
| Description                                        | From To     |                                          | Defined by                 |
| Differential autout also mate for significant also |             | \(\O\ \d\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ |                            |
| Differential output slew rate for rising edge      | VOLdiff(AC) | VOHdiff(AC)                              | DeltaTRdiff                |
| Differential output alow rate for falling edge     | VOHdiff(AC) | VOL diff(AC)                             | (VOHdiff(AC)-VOLdiff(AC))/ |
| Differential output slew rate for falling edge     | VOHdiff(AC) | VOLdiff(AC)                              | DeltaTFdiff                |

#### Note:

Output slew rate is verified by design and characterization, and may not be subject to production test.



Fig. Differential Output Slew Rate Definition

#### **Table. Differential Output Slew Rate**

| Parameter                     | Symbol  | 700/800/ | Units |       |
|-------------------------------|---------|----------|-------|-------|
| raiametei                     | Cymbol  | Min      | Max   | Onito |
| Differential Output Slew Rate | SRQdiff | 5        | 10    | V/ns  |

<sup>\*\*\*</sup>For Ron = RZQ/7 setting



### 6.4 Reference Load for AC Timing and Output Slew Rate

Figure represents the effective reference load of 25 ohms used in defining the relevant AC timing parameters of the device as well as output slew rate measurements.

It is not intended as a precise representation of any particular system environment or a depiction of the actual load presented by a production tester. System designers should use IBIS or other simulation tools to correlate the timing reference load to a system environment. Manufacturers correlate to their production test conditions, generally one or more coaxial transmission lines terminated at the tester electronics.



Reference Load for AC Timing and Output Slew Rate



## 7. Overshoot and Undershoot Specifications

## 7.1 Address and Control Overshoot and Undershoot Specifications

Table. AC Overshoot/Undershoot Specification for Address and Control Pins

| Description                                        | Specification |           |           |  |  |
|----------------------------------------------------|---------------|-----------|-----------|--|--|
| Description                                        | 700MHz        | 800MHz    | 900MHz    |  |  |
| Maximum peak amplitude allowed for overshoot area  | 0.4V          | 0.4V      | 0.4V      |  |  |
| (see Figure)                                       | U.TV          | 0.77      | 0.77      |  |  |
| Maximum peak amplitude allowed for undershoot area | 0.4V          | 0.4V      | 0.4V      |  |  |
| (see Figure)                                       | 0.17          | 0.17      | 0.10      |  |  |
| Maximum overshoot area above VDD (See Figure)      | 0.4 V-ns      | 0.33 V-ns | 0.28 V-ns |  |  |
| Maximum undershoot area below VSS (See Figure)     | 0.4 V-ns      | 0.33 V-ns | 0.28 V-ns |  |  |



Address and Control Overshoot and Undershoot Definition



## 7.2 Clock, Data, Strobe and Mask Overshoot and Undershoot Specifications

Table. AC Overshoot/Undershoot Specification for Clock, Data, Strobe and Mask

| Description                                     | Specification   |           |           |  |  |
|-------------------------------------------------|-----------------|-----------|-----------|--|--|
| Description                                     | 700MHz          | 800MHz    | 900MHz    |  |  |
| Maximum peak amplitude allowed for              | llowed for 0.4V |           | 0.4V      |  |  |
| overshoot area (see Figure)                     | U.TV            | 0.4V      | U.4V      |  |  |
| Maximum peak amplitude allowed for              | 0.4V            | 0.4V      | 0.4V      |  |  |
| undershoot area (see Figure)                    | U.TV            | 0.40      | U.4V      |  |  |
| Maximum overshoot area above VDDQ (See Figure)  | 0.15 V-ns       | 0.13 V-ns | 0.11 V-ns |  |  |
| Maximum undershoot area below VSSQ (See Figure) | 0.15 V-ns       | 0.13 V-ns | 0.11 V-ns |  |  |



Clock, Data, Strobe and Mask Overshoot and Undershoot Definition



### 7.3 34 ohm Output Driver DC Electrical Characteristics

A functional representation of the output buffer is shown in Figure . Output driver impedance RON is defined by the value of the external reference resistor RZQ as follows:

RON34 = RZQ / 7 (nominal 34.3 ohm  $\pm 10\%$  with nominal RZQ = 240 ohm  $\pm 1\%$ )

The individual pull-up and pull-down resistors (RONPu and RONPd) are defined as follows:

$$RON_{Pu} = \frac{V_{DDQ} - V_{Out}}{|I_{Out}|}$$
 under the condition that RONPd is turned off

$$RON_{Pd} = \frac{V_{Out}}{|I_{Out}|}$$
 under the condition that RONPu is turned off

#### Chip in Drive Mode



Output Driver: Definition of Voltages and Currents

# Output Driver DC Electrical Characteristics, assuming $R_{\rm ZQ}$ = 240 $\Omega$ ; entire operating temperature range; after proper ZQ calibration

| $RON_{Nom}$                                                  | Resistor            | $V_{Out}$                       | min | nom | max | Unit               | Notes   |
|--------------------------------------------------------------|---------------------|---------------------------------|-----|-----|-----|--------------------|---------|
|                                                              |                     | $V_{OLdc} = 0.2 \times V_{DDQ}$ | 0.6 | 1.0 | 1.1 | $R_{ZQ}/7$         | 1, 2, 3 |
|                                                              | $RON_{34Pd}$        | $V_{OMdc}$ = 0.5 × $V_{DDQ}$    | 0.9 | 1.0 | 1.1 | $R_{ZQ}/7$         | 1, 2, 3 |
| 34 Ω                                                         |                     | $V_{OHdc} = 0.8 \times V_{DDQ}$ | 0.9 | 1.0 | 1.4 | R <sub>ZQ</sub> /7 | 1, 2, 3 |
| 34 52                                                        | RON <sub>34Pu</sub> | $V_{OLdc} = 0.2 \times V_{DDQ}$ | 0.9 | 1.0 | 1.4 | R <sub>ZQ</sub> /7 | 1, 2, 3 |
|                                                              |                     | $V_{OMdc} = 0.5 \times V_{DDQ}$ | 0.9 | 1.0 | 1.1 | R <sub>ZQ</sub> /7 | 1, 2, 3 |
|                                                              |                     | $V_{OHdc} = 0.8 \times V_{DDQ}$ | 0.6 | 1.0 | 1.1 | R <sub>ZQ</sub> /7 | 1, 2, 3 |
| Mismatch between pull-up and pull-down, $MM_{\mathrm{PuPd}}$ |                     | $V_{OMdc} \ 0.5 	imes V_{DDQ}$  | -10 |     | +10 | %                  | 1, 2, 4 |

#### Notes:

- 1. The tolerance limits are specified after calibration with stable voltage and temperature. For the behavior of the tolerance limits if temperature or voltage changes after calibration, see following section on voltage and temperature sensitivity.
- 2. The tolerance limits are specified under the condition that VDDQ = VDD and that VSSQ = VSS.
- 3. Pull-down and pull-up output driver impedances are recommended to be calibrated at  $0.5 \times VDDQ$ . Other calibration schemes may be used to achieve the linearity spec shown above, e.g. calibration at  $0.2 \times VDDQ$  and  $0.8 \times VDDQ$ .
- 4. Measurement definition for mismatch between pull-up and pull-down, MMPuPd: Measure RONPu and RONPd, both at 0.5 x VDDQ:

$$MM_{PuPd} = \frac{RON_{Pu} - RON_{Pd}}{RON_{Nom}} x100$$

## 7.4 Output Driver Temperature and Voltage sensitivity

If temperature and/or voltage change after calibration, the tolerance limits widen according to Table and Table . Delta T = T - T(@calibration); Delta V= VDDQ - VDDQ(@calibration); VDD = VDDQ dRONdT and dRONdV are not subject to production test but are verified by design and characterization.

#### **Output Driver Sensitivity Definition**

|                          | min                                                     | max                                                       | unit  |
|--------------------------|---------------------------------------------------------|-----------------------------------------------------------|-------|
| RONPU@ V <sub>OHdc</sub> | $0.6 - dR_{ON}dTH^* \Delta T  - dR_{ON}dVH^* \Delta V $ | 1.1 + $dR_{ON}dTH^* \Delta T $ + $dR_{ON}dVH^* \Delta V $ | RZQ/7 |
| RON@ V <sub>OMdc</sub>   | $0.9 - dR_{ON}dTM^* \Delta T  - dR_{ON}dVM^* \Delta V $ | $1.1 + dR_{ON}dTM^* \Delta T  + dR_{ON}dVM^* \Delta V $   | RZQ/7 |
| RONPD@ V <sub>OLdc</sub> | $0.6 - dR_{ON}dTL^* \Delta T  - dR_{ON}dVL^* \Delta V $ | $1.1 + dR_{ON}dTL^* \Delta T  + dR_{ON}dVL^* \Delta V $   | RZQ/7 |

#### **Output Driver Voltage and Temperature Sensitivity**

|                      | min | max  | unit |
|----------------------|-----|------|------|
| $dR_{ON}dTM$         | 0   | 1.5  | %/°C |
| dR <sub>ON</sub> dVM | 0   | 0.15 | %/mV |
| dR <sub>ON</sub> dTL | 0   | 1.5  | %/°C |
| dR <sub>ON</sub> dVL | 0   | 0.15 | %/mV |



#### **Output Driver Voltage and Temperature Sensitivity**

|                      | min | max  | unit |
|----------------------|-----|------|------|
| dR <sub>ON</sub> dTH | 0   | 1.5  | %/°C |
| dR <sub>ON</sub> dVH | 0   | 0.15 | %/mV |

These parameters may not be subject to production test. They are verified by design and characterization.

## 7.5 On-Die Termination (ODT) Levels and I-V Characteristics

#### 7.5.1 On-Die Termination (ODT) Levels and I-V Characteristics

On-Die Termination effective resistance RTT is defined by bits A9, A6 and A2 of the MR1 Register.

ODT is applied to the DQ, DM, DQS/DQS# and TDQS/TDQS# (x8 devices only) pins.

A functional representation of the on-die termination is shown in Figure . The individual pull-up and pull-down resistors (RTTPu and RTTPd) are defined as follows:

$$RTT_{Pu} = \frac{V_{DDQ} - V_{Out}}{\left|I_{Out}\right|} \quad \text{under the condition that RTTPd is turned off}$$

$$RTT_{Pd} = \frac{V_{Out}}{\left|I_{Out}\right|}$$
 under the condition that RTTPu is turned off

Chip in Termination Mode



IO\_CTT\_DEFINITION\_01

On-Die Termination: Definition of Voltages and Currents



#### 7.5.2 ODT DC Electrical Characteristics

A below table provides an overview of the ODT DC electrical characteristics. The values for RTT60Pd120, RTT60Pu120, RTT120Pd240, RTT120Pu240, RTT40Pd80, RTT30Pd60, RTT30Pd60, RTT30Pd60, RTT20Pd40, RTT20Pu40 are not specification requirements, but can be used as design guide lines:

ODT DC Electrical Characteristics, assuming  $R_{\rm ZQ}$  = 240  $\Omega$  +/- 1% entire operating temperature range; after proper ZQ calibration

| MR1 A9, A6, A2 | RTT   | Resistor                                          | V <sub>Out</sub>                                  | min                                               | nom  | max                                               | Unit               | Notes                                 |             |                 |             |                    |             |
|----------------|-------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|------|---------------------------------------------------|--------------------|---------------------------------------|-------------|-----------------|-------------|--------------------|-------------|
|                |       |                                                   | $V_{ m OLdc}$ $0.2 	imes V_{ m DDQ}$              | 0.6                                               | 1.00 | 1.1                                               | R <sub>ZQ</sub>    | 1) 2) 3) 4)                           |             |                 |             |                    |             |
|                |       |                                                   | RTT <sub>120Pd240</sub>                           | $0.5 \times V_{\mathrm{DDQ}}$                     | 0.9  | 1.00                                              | 1.1                | $R_{ZQ}$                              | 1) 2) 3) 4) |                 |             |                    |             |
|                |       |                                                   | $V_{\mathrm{OHdc}}$ $0.8 \times V_{\mathrm{DDQ}}$ | 0.9                                               | 1.00 | 1.4                                               | R <sub>ZQ</sub>    | 1) 2) 3) 4)                           |             |                 |             |                    |             |
| 0, 1, 0        | 120 Ω |                                                   | $V_{ m OLdc}$ $0.2 	imes V_{ m DDQ}$              | 0.9                                               | 1.00 | 1.4                                               | R <sub>ZQ</sub>    | 1) 2) 3) 4)                           |             |                 |             |                    |             |
|                |       | RTT <sub>120Pu240</sub>                           | $0.5 \times V_{\rm DDQ}$                          | 0.9                                               | 1.00 | 1.1                                               | R <sub>ZQ</sub>    | 1) 2) 3) 4)                           |             |                 |             |                    |             |
|                |       |                                                   |                                                   |                                                   |      | $V_{\mathrm{OHdc}}$ $0.8 \times V_{\mathrm{DDQ}}$ | 0.6                | 1.00                                  | 1.1         | R <sub>ZQ</sub> | 1) 2) 3) 4) |                    |             |
|                |       |                                                   | RTT <sub>120</sub>                                | $V_{\rm IL(ac)}$ to $V_{\rm IH(ac)}$              | 0.9  | 1.00                                              | 1.6                | R <sub>ZQ</sub> /2                    | 1) 2) 5)    |                 |             |                    |             |
|                |       |                                                   |                                                   |                                                   |      |                                                   |                    | $V_{ m OLdc}$ $0.2 \times V_{ m DDQ}$ | 0.6         | 1.00            | 1.1         | R <sub>ZQ</sub> /2 | 1) 2) 3) 4) |
|                |       | RTT <sub>60Pd120</sub>                            | $0.5 \times V_{\rm DDQ}$                          | 0.9                                               | 1.00 | 1.1                                               | R <sub>ZQ</sub> /2 | 1) 2) 3) 4)                           |             |                 |             |                    |             |
|                |       |                                                   |                                                   | $V_{\mathrm{OHdc}}$ $0.8 \times V_{\mathrm{DDQ}}$ | 0.9  | 1.00                                              | 1.4                | R <sub>ZQ</sub> /2                    | 1) 2) 3) 4) |                 |             |                    |             |
| 0, 0, 1 60 Ω   |       | $V_{ m OLdc}$ $0.2 	imes V_{ m DDQ}$              | 0.9                                               | 1.00                                              | 1.4  | R <sub>ZQ</sub> /2                                | 1) 2) 3) 4)        |                                       |             |                 |             |                    |             |
|                |       | RTT <sub>60Pu120</sub>                            | $0.5 \times V_{\rm DDQ}$                          | 0.9                                               | 1.00 | 1.1                                               | R <sub>ZQ</sub> /2 | 1) 2) 3) 4)                           |             |                 |             |                    |             |
|                |       | $V_{\mathrm{OHdc}}$ $0.8 \times V_{\mathrm{DDQ}}$ | 0.6                                               | 1.00                                              | 1.1  | R <sub>ZQ</sub> /2                                | 1) 2) 3) 4)        |                                       |             |                 |             |                    |             |
|                |       | RTT <sub>60</sub>                                 | $V_{\rm IL(ac)}$ to $V_{\rm IH(ac)}$              | 0.9                                               | 1.00 | 1.6                                               | $R_{ZQ}/4$         | 1) 2) 5)                              |             |                 |             |                    |             |



## ODT DC Electrical Characteristics, assuming $R_{\rm ZQ}$ = 240 $\Omega$ +/- 1% entire operating temperature range; after proper ZQ calibration

| MR1 A9, A6, A2 | RTT                       | Resistor                              | V <sub>Out</sub>                                  | min | nom  | max | Unit                      | Notes       |
|----------------|---------------------------|---------------------------------------|---------------------------------------------------|-----|------|-----|---------------------------|-------------|
|                |                           |                                       | $V_{ m OLdc} \ 0.2 	imes V_{ m DDQ}$              | 0.6 | 1.00 | 1.1 | R <sub>ZQ</sub> /3        | 1) 2) 3) 4) |
|                |                           | RTT <sub>40Pd80</sub>                 | $0.5 \times V_{\mathrm{DDQ}}$                     | 0.9 | 1.00 | 1.1 | R <sub>ZQ</sub> /3        | 1) 2) 3) 4) |
|                |                           |                                       | $V_{\mathrm{OHdc}}$ $0.8 \times V_{\mathrm{DDQ}}$ | 0.9 | 1.00 | 1.4 | R <sub>ZQ</sub> /3        | 1) 2) 3) 4) |
| 0, 1, 1        | 40 Ω                      |                                       | $V_{ m OLdc} \ 0.2 	imes V_{ m DDQ}$              | 0.9 | 1.00 | 1.4 | R <sub>ZQ</sub> /3        | 1) 2) 3) 4) |
|                |                           | RTT <sub>40Pu80</sub>                 | $0.5 \times V_{\rm DDQ}$                          | 0.9 | 1.00 | 1.1 | R <sub>ZQ</sub> /3        | 1) 2) 3) 4) |
|                |                           |                                       | $V_{ m OHdc} \ 0.8 	imes V_{ m DDQ}$              | 0.6 | 1.00 | 1.1 | R <sub>ZQ</sub> /3        | 1) 2) 3) 4) |
|                |                           | RTT <sub>40</sub>                     | $V_{\rm IL(ac)}$ to $V_{\rm IH(ac)}$              | 0.9 | 1.00 | 1.6 | $R_{ZQ}/6$                | 1) 2) 5)    |
|                |                           | RTT <sub>30Pd60</sub>                 | $V_{ m OLdc} \ 0.2 	imes V_{ m DDQ}$              | 0.6 | 1.00 | 1.1 | <i>R</i> <sub>ZQ</sub> /4 | 1) 2) 3) 4) |
|                |                           |                                       | $0.5 \times V_{\mathrm{DDQ}}$                     | 0.9 | 1.00 | 1.1 | R <sub>ZQ</sub> /4        | 1) 2) 3) 4) |
|                |                           |                                       | $V_{\mathrm{OHdc}} = 0.8 \times V_{\mathrm{DDQ}}$ | 0.9 | 1.00 | 1.4 | R <sub>ZQ</sub> /4        | 1) 2) 3) 4) |
| 1, 0, 1        | 30 Ω                      |                                       | $V_{ m OLdc} \ 0.2 	imes V_{ m DDQ}$              | 0.9 | 1.00 | 1.4 | R <sub>ZQ</sub> /4        | 1) 2) 3) 4) |
|                |                           | RTT <sub>30Pu60</sub>                 | $0.5 \times V_{\rm DDQ}$                          | 0.9 | 1.00 | 1.1 | R <sub>ZQ</sub> /4        | 1) 2) 3) 4) |
|                |                           |                                       | $V_{\mathrm{OHdc}}$ $0.8 \times V_{\mathrm{DDQ}}$ | 0.6 | 1.00 | 1.1 | R <sub>ZQ</sub> /4        | 1) 2) 3) 4) |
|                |                           | RTT <sub>30</sub>                     | $V_{\rm IL(ac)}$ to $V_{\rm IH(ac)}$              | 0.9 | 1.00 | 1.6 | <i>R</i> <sub>ZQ</sub> /8 | 1) 2) 5)    |
|                |                           |                                       | $V_{ m OLdc} \ 0.2 	imes V_{ m DDQ}$              | 0.6 | 1.00 | 1.1 | <i>R</i> <sub>ZQ</sub> /6 | 1) 2) 3) 4) |
|                |                           | RTT <sub>20Pd40</sub>                 | $0.5 \times V_{\rm DDQ}$                          | 0.9 | 1.00 | 1.1 | <i>R</i> <sub>ZQ</sub> /6 | 1) 2) 3) 4) |
|                |                           |                                       | $V_{ m OHdc} \ 0.8 	imes V_{ m DDQ}$              | 0.9 | 1.00 | 1.4 | R <sub>ZQ</sub> /6        | 1) 2) 3) 4) |
| 1, 0, 0 20 Ω   | 20 Ω                      |                                       | $V_{ m OLdc} \ 0.2 	imes V_{ m DDQ}$              | 0.9 | 1.00 | 1.4 | R <sub>ZQ</sub> /6        | 1) 2) 3) 4) |
|                |                           | RTT <sub>20Pu40</sub>                 | $0.5 \times V_{\rm DDQ}$                          | 0.9 | 1.00 | 1.1 | R <sub>ZQ</sub> /6        | 1) 2) 3) 4) |
|                |                           |                                       | $V_{\mathrm{OHdc}}$ $0.8 \times V_{\mathrm{DDQ}}$ | 0.6 | 1.00 | 1.1 | R <sub>ZQ</sub> /6        | 1) 2) 3) 4) |
|                |                           | RTT <sub>20</sub>                     | $V_{\rm IL(ac)}$ to $V_{\rm IH(ac)}$              | 0.9 | 1.00 | 1.6 | R <sub>ZQ</sub> /12       | 1) 2) 5)    |
| Dev            | viation of V <sub>N</sub> | $_{\rm M}$ w.r.t. $V_{\rm DDQ}/2$ , D | $V_{M}$                                           | -5  |      | +5  | %                         | 1) 2) 5) 6) |

**Note 1.** The tolerance limits are specified after calibration with stable voltage and temperature. For the behavior of the tolerance limits if temperature or voltage changes after calibration, see following section on voltage and temperature sensitivity.

Note 2. The tolerance limits are specified under the condition that VDDQ = VDD and that VSSQ = VSS.

**Note 3.** Pull-down and pull-up ODT resistors are recommended to be calibrated at 0.5 x VDDQ. Other calibration schemes may be used to achieve the linearity spec shown above, e.g. calibration at 0.2 x VDDQ and 0.8 x VDDQ.

Note 4. Not a specification requirement, but a design guide line.



#### **Note 5.** Measurement definition for RTT:

Apply VIH(ac) to pin under test and measure current I(VIH(ac)), then apply VIL(ac) to pin under test and measure current I(VIL(ac)) respectively.

$$RTT = \frac{VIH(ac) - VIL(ac)}{I(VIH(ac)) - I(VIL(ac))}$$

#### Note 6. Measurement definition for VM and DVM:

Measure voltage (VM) at test pin (midpoint) with no load:

$$\Delta V_{M} = \left(\frac{2 \bullet V_{M}}{V_{DDQ}} - 1\right) \bullet 100$$

### 7.5.3 ODT Temperature and Voltage sensitivity

If temperature and/or voltage change after calibration, the tolerance limits widen according to Table and Table .

DT = T - T(@calibration); DV= VDDQ - VDDQ(@calibration); VDD = VDDQ

#### **ODT Sensitivity Definition**

|     | min                                                       | max                                                     | unit           |  |
|-----|-----------------------------------------------------------|---------------------------------------------------------|----------------|--|
| RTT | $0.9$ - $dR_{TT}dT^* \Delta T $ - $dR_{TT}dV^* \Delta V $ | 1.6 + $dR_{TT}dT^* \Delta T $ + $dR_{TT}dV^* \Delta V $ | RZQ/2,4,6,8,12 |  |

#### **ODT Voltage and Temperature Sensitivity**

|                     | min | max  | unit |
|---------------------|-----|------|------|
| dR <sub>TT</sub> dT | 0   | 1.5  | %/°C |
| dR <sub>TT</sub> dV | 0   | 0.15 | %/mV |

These parameters may not be subject to production test. They are verified by design and characterization



## 7.6 ODT Timing Definitions

#### 7.6.1 Test Load for ODT Timings

Different than for timing measurements, the reference load for ODT timings is defined in Figure .



#### 7.6.2 ODT Timing Reference Load

#### **ODT Timing Definitions**

Definitions for tAON, tAONPD, tAOF, tAOFPD and tADC are provided in the table and subsequent figures. Measurement reference settings are provided in the table.

#### **ODT Timing Definitions**

| Symbol             | Begin Point Definition                                                            | End Point Definition                                               | Figure |
|--------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------|--------|
| t <sub>AON</sub>   | Rising edge of CK - CK# defined by the end point of ODTLon                        | Extrapolated point at VSSQ                                         | Figure |
| t <sub>AONPD</sub> | Rising edge of CK - CK# with ODT being first registered high                      | Extrapolated point at VSSQ                                         | Figure |
| t <sub>AOF</sub>   | Rising edge of CK - CK# defined by the end point of ODTLoff                       | End point: Extrapolated point at VRTT_Nom                          | Figure |
| t <sub>AOFPD</sub> | Rising edge of CK - CK# with ODT being first registered low                       | End point: Extrapolated point at VRTT_Nom                          | Figure |
| t <sub>ADC</sub>   | Rising edge of CK - CK# defined by the end point of ODTLcnw, ODTLcwn4 or ODTLcwn8 | End point: Extrapolated point at VRTT_Wr and VRTT_Nom respectively | Figure |

#### **Reference Settings for ODT Timing Measurements**

| Measured<br>Parameter | RTT_Nom Setting     | RTT_Wr Setting     | V <sub>SW1</sub> [V] | V <sub>SW2</sub> [V] | Note |
|-----------------------|---------------------|--------------------|----------------------|----------------------|------|
| Farameter             |                     |                    |                      |                      |      |
| t. av                 | $R_{ZQ}/4$          | NA                 | 0.05                 | 0.10                 |      |
| <sup>t</sup> AON      | R <sub>ZQ</sub> /12 | NA                 | 0.10                 | 0.20                 |      |
|                       | R <sub>ZQ</sub> /4  | NA                 | 0.05                 | 0.10                 |      |
| <sup>t</sup> AONPD    | R <sub>ZQ</sub> /12 | NA                 | 0.10                 | 0.20                 |      |
| 4                     | R <sub>ZQ</sub> /4  | NA                 | 0.05                 | 0.10                 |      |
| <sup>t</sup> AOF      | R <sub>ZQ</sub> /12 | NA                 | 0.10                 | 0.20                 |      |
| 4                     | R <sub>ZQ</sub> /4  | NA                 | 0.05                 | 0.10                 |      |
| <sup>t</sup> AOFPD    | R <sub>ZQ</sub> /12 | NA                 | 0.10                 | 0.20                 |      |
| t <sub>ADC</sub>      | R <sub>ZQ</sub> /12 | R <sub>ZQ</sub> /2 | 0.20                 | 0.30                 |      |





#### **Definition of tAON**



**Definition of tAONPD** 





**Definition of tAOF** 



**Definition of tAOFPD** 





## 8. IDD Specification Parameters and Test Conditions

#### **8.1 IDD Measurement Conditions**

Within the tables provided further down, an overview about the IDD measurement conditions is provided as follows:

| Overview of Tables | providing ID | D Measurement | Conditions and | l DRAM Behavior |
|--------------------|--------------|---------------|----------------|-----------------|
|--------------------|--------------|---------------|----------------|-----------------|

| Table number     | Measurement Conditions                                              |
|------------------|---------------------------------------------------------------------|
| Table on page 53 | IDD0 and IDD1                                                       |
| Table on page 54 | IDD2N, IDD2Q, IDD2P(0), IDD2P(1)                                    |
| Table on page 55 | IDD3N and IDD3P                                                     |
| Table on page 55 | IDD4R, IDD4W, IDD7                                                  |
| Table on page 57 | IDD7 for different Speed Grades and different tRRD, tFAW conditions |
| Table on page 57 | IDD5B                                                               |
| Table on page 57 | IDD6, IDD6ET (optional), IDD6TC (optional)                          |

Within the tables about IDD measurement conditions, the following definitions are used:

- LOW is defined as VIN <= VILAC(max.); HIGH is defined as VIN >= VIHAC(min.).
- STABLE is defined as inputs are stable at a HIGH or LOW level.
- FLOATING is defined as inputs are VREF = VDDQ / 2.
- SWITCHING is defined as described in the following 2 tables.



#### **Definition of SWITCHING for Address and Command Input Signals**

| SWITCHING for Address (row, column) and Command Signals (CS, RAS, CAS, WE) is defined as: |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Address<br>(row, column)                                                                  | If not otherwise mentioned the inputs are stable at HIGH or LOW during 4 clocks and change then to the opposite value (e.g. Ax                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| Bank address                                                                              | If not otherwise mentioned the bank addresses should be switched like the row/column addresses - please see each IDDx definition for details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| Command (CS, RAS, CAS, WE)                                                                | Define $D = \{\overline{CS}, \overline{RAS}, \overline{CAS}, \overline{WE}\} = \{HIGH, LOW, LOW, LOW\}$ Define $\overline{D} = \{\overline{CS}, \overline{RAS}, \overline{CAS}, \overline{WE}\} = \{HIGH, HIGH, HIGH, HIGH\}$ Define Command Background Pattern = $D$ $\overline{D}$ If other commands are necessary (e.g. ACT for IDD0 or Read for IDD4R), the Background Pattern Command is substituted by the respective $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ levels of the necessary command. |  |  |  |

#### **Definition of SWITCHING for Data (DQ)**

| SWITCHING for Data (DQ) is defined as |                                                                                                                                                                                                                                          |  |  |  |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Data (DQ)                             | Data DQ is changing between HIGH and LOW every other data transfer (once per clock) for DQ signals, which means that data DQ is stable during one clock; see each IDDx definition for exceptions from this rule and for further details. |  |  |  |
| Data Masking (DM)                     | NO Switching; DM must be driven LOW all the time                                                                                                                                                                                         |  |  |  |

## Timing parameters are listed in the following table:

#### For IDD testing the following parameters are utilized.

| Parameter Bin                | 700MHz | 800MHz | 900MHz | Unit |
|------------------------------|--------|--------|--------|------|
| $t_{CKmin}(IDD)$             | 1.4    | 1.2    | 1.1    | ns   |
| CL(IDD)                      | 9      | 10     | 11     | tCK  |
| t <sub>RCDmin</sub> (IDD)    | 15.7   | 16.3   | 15.6   | ns   |
| t <sub>RCmin</sub> (IDD)     | 51.4   | 52.5   | 50     | ns   |
| t <sub>RASmin</sub> (IDD)    | 37.1   | 37.5   | 35.6   | ns   |
| $t_{RPmin}(IDD)$             | 15.7   | 16.3   | 15.6   | ns   |
| t <sub>FAW</sub> (IDD)       | 44.3   | 42.5   | 41.1   | ns   |
| t <sub>RRD</sub> (IDD)       | 7      | 7      | 7      | tCK  |
| t <sub>RFC</sub> (IDD) -1 Gb | 110    | 110    | 108.9  | ns   |

The following conditions apply:

- Note 1. IDD specifications are tested after the device is properly initialized.
- Note 2. Input slew rate is specified by AC Parametric test conditions.
- Note 3. IDD parameters are specified with ODT and output buffer disabled (MR1 Bit A12).



## **IDD Measurement Conditions for IDD0 and IDD1**

| Current                                           | I <sub>DD0</sub>                                                                                                                                                                                                                                                                  | I <sub>DD1</sub>                                                                                                                                                                                                                                                                |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name                                              | Operating Current 0 -> One Bank Activate -> Precharge                                                                                                                                                                                                                             | Operating Current 1 -> One Bank Activate -> Read -> Precharge                                                                                                                                                                                                                   |
|                                                   | Measurement Condition                                                                                                                                                                                                                                                             | 7 Trochargo                                                                                                                                                                                                                                                                     |
| Timing Diagram Example                            |                                                                                                                                                                                                                                                                                   | Figure 1                                                                                                                                                                                                                                                                        |
| CKE                                               | HIGH                                                                                                                                                                                                                                                                              | HIGH                                                                                                                                                                                                                                                                            |
| External Clock                                    | on                                                                                                                                                                                                                                                                                | on                                                                                                                                                                                                                                                                              |
| t <sub>CK</sub>                                   | $t_{CKmin}(IDD)$                                                                                                                                                                                                                                                                  | $t_{CKmin}(IDD)$                                                                                                                                                                                                                                                                |
| $t_{RC}$                                          | $t_{RCmin}(IDD)$                                                                                                                                                                                                                                                                  | $t_{RCmin}(IDD)$                                                                                                                                                                                                                                                                |
| t <sub>RAS</sub>                                  | $t_{RASmin}(IDD)$                                                                                                                                                                                                                                                                 | t <sub>RASmin</sub> (IDD)                                                                                                                                                                                                                                                       |
| t <sub>RCD</sub>                                  | n.a.                                                                                                                                                                                                                                                                              | t <sub>RCDmin</sub> (IDD)                                                                                                                                                                                                                                                       |
| t <sub>RRD</sub>                                  | n.a.                                                                                                                                                                                                                                                                              | n.a.                                                                                                                                                                                                                                                                            |
| CL                                                | n.a.                                                                                                                                                                                                                                                                              | CL(IDD)                                                                                                                                                                                                                                                                         |
| AL                                                | n.a.                                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                               |
| <del>CS</del>                                     | HIGH between. Activate and Precharge Commands                                                                                                                                                                                                                                     | HIGH between Activate, Read and Precharge                                                                                                                                                                                                                                       |
| Command Inputs<br>(CS,RAS, CAS, WE)               | SWITCHING as described in table only exceptions are Activate and Precharge commands; example of IDD0 pattern:  A0DDDDDDDDDDDDDDDD P0  (DDR3-800: t <sub>RAS</sub> = 37.5ns between (A)ctivate and (P)recharge to bank 0; Definition of D and D: see <hr/> <hr/> Hyperlink>Table ) | SWITCHING as described in Table; only exceptions are Activate, Read and Precharge commands; example of IDD1 pattern:  A0DDDDR0DDDDDDDDDD P0  (DDR3-800 -555: t <sub>RCD</sub> = 12.5ns between (A)ctivate and (R)ead to bank 0; Definition of D and D: see Table)               |
| Row, Column Addresses                             | Row addresses SWITCHING as described in Table; Address Input A10 must be LOW all the time!                                                                                                                                                                                        | Row addresses SWITCHING as described in Table; Address Input A10 must be LOW all the time                                                                                                                                                                                       |
| Bank Addresses                                    | bank address is fixed (bank 0)                                                                                                                                                                                                                                                    | bank address is fixed (bank 0)                                                                                                                                                                                                                                                  |
| Data I/O                                          | SWITCHING as described in<br><hyperlink>Table</hyperlink>                                                                                                                                                                                                                         | Read Data: output data switches every clock which means that Read data is stable during one clock cycle.  To achieve lout = 0mA, the output buffer should be switched off by MR1 Bit A12 set to "1".  When there is no read data burst from DRAM the DQ I/O should be FLOATING. |
| Output Buffer DQ,DQS<br>/ MR1 bit A12             | off / 1                                                                                                                                                                                                                                                                           | off / 1                                                                                                                                                                                                                                                                         |
| ODT<br>/ MR1 bits [A6, A2]                        | disabled<br>/ [0,0]                                                                                                                                                                                                                                                               | disabled<br>/ [0,0]                                                                                                                                                                                                                                                             |
| Burst length                                      | n.a.                                                                                                                                                                                                                                                                              | 8 fixed / MR0 Bits [A1, A0] = {0,0}                                                                                                                                                                                                                                             |
| Active banks                                      | one<br>ACT-PRE loop                                                                                                                                                                                                                                                               | one<br>ACT-RD-PRE loop                                                                                                                                                                                                                                                          |
| Idle banks                                        | all other                                                                                                                                                                                                                                                                         | all other                                                                                                                                                                                                                                                                       |
| echarge Power Down Mode /<br>Mode Register Bit 12 | n.a.                                                                                                                                                                                                                                                                              | n.a.                                                                                                                                                                                                                                                                            |



## IDD Measurement Conditions for IDD2N, IDD2P(1), IDD2P(0) and IDD2Q

| Current                                                          | $I_{DD2N}$                      | I <sub>DD2P</sub> (1) <sup>a</sup>                                 | I <sub>DD2P</sub> (0)                                                         | $I_{DD2Q}$                         |
|------------------------------------------------------------------|---------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------|
| Name                                                             | Precharge<br>Standby Current    | Precharge Power Down Current Fast Exit - MRS A12 Bit = 1           | Precharge Power Down Current Slow Exit - MRS A12 Bit = 0                      | Precharge Quiet<br>Standby Current |
|                                                                  | Meas                            | surement Condition                                                 |                                                                               |                                    |
| Timing Diagram Example                                           | Figure                          |                                                                    |                                                                               |                                    |
| CKE                                                              | HIGH                            | LOW                                                                | LOW                                                                           | HIGH                               |
| External Clock                                                   | on                              | on                                                                 | on                                                                            | on                                 |
| t <sub>CK</sub>                                                  | $t_{CKmin}(IDD)$                | $t_{CKmin}(IDD)$                                                   | t <sub>CKmin</sub> (IDD)                                                      | t <sub>CKmin</sub> (IDD)           |
| t <sub>RC</sub>                                                  | n.a.                            | n.a.                                                               | n.a.                                                                          | n.a.                               |
| t <sub>RAS</sub>                                                 | n.a.                            | n.a.                                                               | n.a.                                                                          | n.a.                               |
| t <sub>RCD</sub>                                                 | n.a.                            | n.a.                                                               | n.a.                                                                          | n.a.                               |
| t <sub>RRD</sub>                                                 | n.a.                            | n.a.                                                               | n.a.                                                                          | n.a.                               |
| CL                                                               | n.a.                            | n.a.                                                               | n.a.                                                                          | n.a.                               |
| AL                                                               | n.a.                            | n.a.                                                               | n.a.                                                                          | n.a.                               |
| CS                                                               | HIGH                            | STABLE                                                             | STABLE                                                                        | HIGH                               |
| Bank Address, Row Addr. and<br>Command Inputs                    | SWITCHING as described in Table | STABLE                                                             | STABLE                                                                        | STABLE                             |
| Data inputs                                                      | SWITCHING                       | FLOATING                                                           | FLOATING                                                                      | FLOATING                           |
| Output Buffer DQ,DQS<br>/ MR1 bit A12                            | off / 1                         | off / 1                                                            | off / 1                                                                       | off / 1                            |
| ODT<br>/ MR1 bits [A6, A2]                                       | disabled<br>/ [0,0]             | disabled<br>/ [0,0]                                                | disabled<br>/ [0,0]                                                           | disabled<br>/ [0,0]                |
| Burst length                                                     | n.a.                            | n.a.                                                               | n.a.                                                                          | n.a.                               |
| Active banks                                                     | none                            | none                                                               | none                                                                          | none                               |
| Idle banks                                                       | all                             | all                                                                | all                                                                           | all                                |
| Precharge Power Down Mode<br>/<br>Mode Register Bit <sup>a</sup> | n.a.                            | Fast Exit / 1<br>(any valid<br>command<br>after tXP <sup>b</sup> ) | Slow Exit / 0<br>Slow exit (RD and ODT<br>commands must satisfy<br>tXPDLL-AL) | n.a.                               |

a. In DDR3, the MRS Bit 12 defines DLL on/off behaviour ONLY for precharge power down. There are 2 different Precharge Power Down state possible: one with DLL on(fast exit, bit 12=1) and one with DLL off(slow exit, bit 12=0).

b. Because it is an exit after precharge power down, the valid commands are: Activate, Refresh Mode-Register Set, Enter-Self Refresh.



## IDD Measurement Conditions for IDD3N and IDD3P(fast exit)

| Current                                                       | $I_{DD3N}$                      | $I_{\mathrm{DD3P}}$                                               |
|---------------------------------------------------------------|---------------------------------|-------------------------------------------------------------------|
| Name                                                          | Active Standby Current          | Active Power-Down Current <sup>a</sup><br>Always Fast Exit        |
|                                                               | <b>Measurement Condition</b>    |                                                                   |
| Timing Diagram Example                                        | Figure                          |                                                                   |
| CKE                                                           | HIGH                            | LOW                                                               |
| External Clock                                                | on                              | on                                                                |
| t <sub>CK</sub>                                               | $t_{CKmin}(IDD)$                | t <sub>CKmin</sub> (IDD)                                          |
| t <sub>RC</sub>                                               | n.a.                            | n.a.                                                              |
| t <sub>RAS</sub>                                              | n.a.                            | n.a.                                                              |
| $t_{\sf RCD}$                                                 | n.a.                            | n.a.                                                              |
| $t_{RRD}$                                                     | n.a.                            | n.a.                                                              |
| CL                                                            | n.a.                            | n.a.                                                              |
| AL                                                            | n.a.                            | n.a.                                                              |
| CS                                                            | HIGH                            | STABLE                                                            |
| Addr. and cmd Inputs                                          | SWITCHING as described in Table | STABLE                                                            |
| Data inputs                                                   | SWITCHING as described in Table | FLOATING                                                          |
| Output Buffer DQ,DQS<br>/ MR1 bit A12                         | off / 1                         | off / 1                                                           |
| ODT                                                           | disabled                        | disabled                                                          |
| / MR1 bits [A6, A2]                                           | / [0,0]                         | / [0,0]                                                           |
| Burst length                                                  | n.a.                            | n.a.                                                              |
| Active banks                                                  | all                             | all                                                               |
| Idle banks                                                    | none                            | none                                                              |
| Precharge Power Down Mode /<br>Mode Register Bit <sup>a</sup> | n.a.                            | n.a.(Active Power Down Mode is always<br>"Fast Exit" with DLL on) |

a.DDR3 will offer only ONE active power down mode with DLL on (-> fast exit). MRS bit 12 will not be used for active power down. Instead bit 12 will be used to switch between two different precharge power down modes.

#### IDD Measurement Conditions for IDD4R, IDD4W and IDD7

| Current                | $I_{DD4R}$                      | $I_{DD4W}$                       | $I_{DD7}$                               |
|------------------------|---------------------------------|----------------------------------|-----------------------------------------|
| Name                   | Operating Current<br>Burst Read | Operating Current<br>Burst Write | All Bank Interleave Read<br>Current     |
|                        | Measure                         | ment Condition                   |                                         |
| Timing Diagram Example | <hyperlink>Figure</hyperlink>   |                                  |                                         |
| CKE                    | HIGH                            | HIGH                             | HIGH                                    |
| External Clock         | on                              | on                               | on                                      |
| t <sub>CK</sub>        | t <sub>CKmin</sub> (IDD)        | $t_{CKmin}(IDD)$                 | t <sub>CKmin</sub> (IDD)                |
| <sup>t</sup> RC        | n.a.                            | n.a.                             | $t_{RCmin}(IDD)$                        |
| t <sub>RAS</sub>       | n.a.                            | n.a.                             | $t_{RASmin}(IDD)$                       |
| t <sub>RCD</sub>       | n.a.                            | n.a.                             | $t_{RCDmin}(IDD)$                       |
| t <sub>RRD</sub>       | n.a.                            | n.a.                             | $t_{RRDmin}(IDD)$                       |
| CL                     | CL(IDD)                         | CL(IDD)                          | CL(IDD)                                 |
| AL                     | 0                               | 0                                | t <sub>RCDmin</sub> - 1 t <sub>CK</sub> |



## IDD Measurement Conditions for IDD4R, IDD4W and IDD7

| Current                                             | $I_{DD4R}$                                                                                                                                                          | $I_{DD4W}$                                                                                                                                                          | $I_{DD7}$                                                                                                       |  |
|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--|
| Name                                                | Operating Current<br>Burst Read                                                                                                                                     | Operating Current<br>Burst Write                                                                                                                                    | All Bank Interleave Read<br>Current                                                                             |  |
| CS                                                  | HIGH btw. valid cmds                                                                                                                                                | HIGH btw. valid cmds                                                                                                                                                | HIGH btw. valid cmds                                                                                            |  |
| Command Inputs (CS, RAS, CAS, WE)                   | SWITCHING as described in Table; exceptions are Read commands => IDD4R Pattern:  R0DDDR1DDDR2DDDR3 .DDD R4  Rx = Read from bank x; Definition of D and D: see Table | SWITCHING as described in Table; exceptions are Write commands => IDD4W Pattern:  W0DDDW1DDDW2DDDW3  DDD W4  Wx = Write to bank x; Definition of D and D: see Table | For patterns see Table                                                                                          |  |
| Row,<br>Column Addresses                            | column addresses<br>SWITCHING as described in<br>Table;<br>Address Input A10 must be<br>LOW all the time!                                                           | column addresses<br>SWITCHING as described in<br>Table;<br>Address Input A10 must be<br>LOW all the time!                                                           | STABLE during DESELECTs                                                                                         |  |
| Bank Addresses                                      | bank address cycling<br>(0 -> 1 -> 2 -> 3)                                                                                                                          | bank address cycling<br>(0 -> 1 -> 2 -> 3)                                                                                                                          | bank address cycling (0 -> 1 -> 2 -> 3), see pattern in Table                                                   |  |
| DQ I/O                                              | Seamless Read Data Burst<br>(BL8): output data switches<br>every clock, which means that<br>Read data is stable during one<br>clock cycle.                          | Seamless Write Data Burst<br>(BL8): input data switches<br>every clock, which means that<br>Write data is stable during one<br>clock cycle.                         | Read Data (BL8): output data switches every clock, which means that Read data is stable during one clock cycle. |  |
|                                                     | To achieve lout = 0mA the output buffer should be switched off by MR1 Bit A12 set to "1".                                                                           | DM is low all the time.                                                                                                                                             | To achieve lout = 0mA the output buffer should be switched off by MR1 Bit A12 set to "1".                       |  |
| Output Buffer DQ,DQS<br>/ MR1 bit A12               | off / 1                                                                                                                                                             | off / 1                                                                                                                                                             | off / 1                                                                                                         |  |
| ODT<br>/ MR1 bits [A6, A2]                          | disabled<br>/ [0,0]                                                                                                                                                 | disabled<br>/ [0,0]                                                                                                                                                 | disabled<br>/ [0,0]                                                                                             |  |
| Burst length                                        | 8 fixed / MR0 Bits [A1, A0] = {0,0}                                                                                                                                 | 8 fixed / MR0 Bits [A1, A0] = {0,0}                                                                                                                                 | 8 fixed / MR0 Bits [A1, A0] = {0,0}                                                                             |  |
| Active banks                                        | all                                                                                                                                                                 | all                                                                                                                                                                 | all, rotational                                                                                                 |  |
| Idle banks                                          | none                                                                                                                                                                | none                                                                                                                                                                | none                                                                                                            |  |
| Precharge Power<br>Down Mode /<br>Mode Register Bit | n.a.                                                                                                                                                                | n.a.                                                                                                                                                                | n.a.                                                                                                            |  |



#### **IDD Measurement Conditions for IDD5B**

| Current                                       | $I_{ m DD5B}$                      |
|-----------------------------------------------|------------------------------------|
| Name                                          | Burst Refresh Current              |
| Measurement                                   | Condition                          |
| CKE                                           | HIGH                               |
| External Clock                                | on                                 |
| <i>t</i> <sub>CK</sub>                        | t <sub>CKmin</sub> (IDD)           |
| <i>t</i> <sub>RC</sub>                        | n.a.                               |
| <i>t</i> <sub>RAS</sub>                       | n.a.                               |
| <i>t</i> <sub>RCD</sub>                       | n.a.                               |
| t <sub>RRD</sub>                              | n.a.                               |
| <i>t</i> <sub>RFC</sub>                       | t <sub>RFCmin</sub> (IDD)          |
| CL                                            | n.a.                               |
| AL                                            | n.a.                               |
| $\overline{\mathbf{S}}$                       | HIGH btw. valid cmds               |
| Addr. and cmd Inputs                          | SWITCHING                          |
| Data inputs                                   | SWITCHING                          |
| Output Buffer DQ,DQS<br>/ MR1 bit A12         | off / 1                            |
| ODT                                           | disabled                           |
| / MR1 bits [A6, A2]                           | / [0,0]                            |
| Burst length                                  | n.a.                               |
| Active banks                                  | Refresh command every tRFC=tRFCmin |
| Idle banks                                    | none                               |
| Precharge Power Down Mode / Mode Register Bit | n.a.                               |

## IDD Measurement Conditions for IDD6, IDD6ET, and IDD6TC

| Current                                                    | $I_{DD6}$                                                                               | I <sub>DD6ET</sub> (Optional)                                                                       | IDD6TC(Optional)                                |
|------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------|
| Name                                                       | Self-Refresh Current Normal Temperature Range $T_{\text{CASE}} = 085  ^{\circ}\text{C}$ | Self-Refresh Current<br>Extended Temperature Range <sup>a</sup><br>$T_{\text{CASE}} = 095 ^{\circ}$ | Auto Self Refresh<br>Current<br>TCASE-See Table |
| Measurement Condi                                          | tion                                                                                    |                                                                                                     |                                                 |
| Temperature                                                | T <sub>CASE</sub> = 85 ℃                                                                | $T_{CASE}$ = 95 °C                                                                                  | TCASE-See Table                                 |
| Auto Self Refresh<br>(ASR) / MR2 Bit A6                    | Disabled / "0"                                                                          | Disalbed / "0"                                                                                      | Enabled / "1"                                   |
| Self Refresh<br>Temperature Range<br>(SRT) /<br>MR2 Bit A7 | Normal /<br>"0"                                                                         | Extended / "1"                                                                                      | Disabled / "0"                                  |
| CKE                                                        | LOW                                                                                     | LOW                                                                                                 | LOW                                             |
| External Clock                                             | OFF; CK and CK at LOW                                                                   | OFF; CK and CK at LOW                                                                               | OFF; CK and CK at LOW                           |
| t <sub>CK</sub>                                            | n.a.                                                                                    | n.a.                                                                                                | n.a.                                            |
| $t_{RC}$                                                   | n.a.                                                                                    | n.a.                                                                                                | n.a.                                            |
| t <sub>RAS</sub>                                           | n.a.                                                                                    | n.a.                                                                                                | n.a.                                            |
| <sup>‡</sup> RCD                                           | n.a.                                                                                    | n.a.                                                                                                | n.a.                                            |
| <sup>‡</sup> RRD                                           | n.a.                                                                                    | n.a.                                                                                                | n.a.                                            |



## IDD Measurement Conditions for IDD6, IDD6ET, and IDD6TC

| Current                                       | $I_{DD6}$                                                                      | I <sub>DD6ET</sub> (Optional)                                                                          | IDD6TC(Optional)                                |
|-----------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------|
| Name                                          | Self-Refresh Current<br>Normal Temperature Range<br>T <sub>CASE</sub> = 0 85 ℃ | Self-Refresh Current Extended Temperature Range <sup>a</sup> $T_{\text{CASE}} = 095  ^{\circ}\text{C}$ | Auto Self Refresh<br>Current<br>TCASE-See Table |
| CL                                            | n.a.                                                                           | n.a.                                                                                                   | n.a.                                            |
| AL                                            | n.a.                                                                           | n.a.                                                                                                   | n.a.                                            |
| CS                                            | FLOATING                                                                       | FLOATING                                                                                               | FLOATING                                        |
| Command Inputs (RAS, CAS, WE)                 | FLOATING                                                                       | FLOATING                                                                                               | FLOATING                                        |
| Row, Colum<br>Addresses                       | FLOATING                                                                       | FLOATING                                                                                               | FLOATING                                        |
| Bank Addresses                                | FLOATING                                                                       | FLOATING                                                                                               | FLOATING                                        |
| Data I/O                                      | FLOATING                                                                       | FLOATING                                                                                               | FLOATING                                        |
| Output Buffer<br>DQ,DQS<br>/ MR1 bit A12      | off / 1                                                                        | off / 1                                                                                                | off / 1                                         |
| ODT<br>/ MR1 bits [A6, A2]                    | disabled<br>/ [0,0]                                                            | disabled<br>/ [0,0]                                                                                    | disabled<br>/ [0,0]                             |
| Burst length                                  | n.a.                                                                           | n.a.                                                                                                   | n.a.                                            |
| Active banks                                  | all during self-refresh actions                                                | all during self-refresh actions                                                                        | all during self-refresh actions                 |
| ldle banks                                    | all btw. Self-Refresh actions                                                  | all btw. Self-Refresh actions                                                                          | all btw. Self-Refresh actions                   |
| Precharge Power<br>Down Mode /<br>MR0 bit A12 | n.a.                                                                           | n.a.                                                                                                   | n.a.                                            |

a.

a. Users should refer to the DRAM supplier data sheet and/or the DIMM SPD to determine if DDR3 SDRAM devices support the following options or requirements referred to in this material.



## **8.2 IDD Specifications**

IDD values are for full operating range of voltage and temperature unless otherwise noted.

## $I_{\mathrm{DD}}$ Specification

| Speed Grade                     | 1.     | 8V     | 1.5V   |        |        |      |
|---------------------------------|--------|--------|--------|--------|--------|------|
| Bin                             | 800MHz | 900MHz | 700MHz | 800MHz | 900MHz | Unit |
| Symbol                          | Max.   | Max.   | Max.   | Max.   | Max.   |      |
| $I_{DD0}$                       | 200    | 210    | 130    | 180    | 200    | mA   |
| $I_{DD1}$                       | 220    | 225    | 150    | 210    | 220    | mA   |
| I <sub>DD2P</sub> (0) fast exit | 55     | 57     | 50     | 53     | 55     | mA   |
| I <sub>DD2P</sub> (1) slow exit | 30     | 30     | 25     | 25     | 30     | mA   |
| $I_{\mathrm{DD2N}}$             | 100    | 105    | 85     | 90     | 100    | mA   |
| $I_{ m DD2Q}$                   | 90     | 95     | 80     | 85     | 90     | mA   |
| I <sub>DD3P</sub> (fast exit)   | 60     | 63     | 55     | 58     | 60     | mA   |
| $I_{\mathrm{DD3N}}$             | 107    | 110    | 90     | 95     | 107    | mA   |
| $I_{DD4R}$                      | 280    | 300    | 210    | 265    | 280    | mA   |
| $I_{DD4W}$                      | 300    | 330    | 250    | 285    | 300    | mA   |
| $I_{DD5}$                       | 220    | 225    | 200    | 215    | 220    | mA   |
| $I_{DD6}$                       | 30     | 30     | 25     | 25     | 25     | mA   |
| $I_{DD7}$                       | 510    | 560    | 380    | 420    | 510    | mA   |

#### 8.2.1 IDD6 Current Definition

| Symbol             | Parameter/Condition                                                                                           |
|--------------------|---------------------------------------------------------------------------------------------------------------|
|                    | Normal Temperature Range Self-Refresh Current: CKE ≤ 0.2V; external clock off, CK and CK# at 0V; Other        |
| $I_{DD6}$          | control and address inputs are FLOATING; Data Bus inputs are FLOATING, PASR disabled.                         |
|                    | Applicable for MR2 settings A6 = 0 and A7 = 0.                                                                |
|                    | Extended Temperature Range Self-Refresh Current: CKE ≤ 0.2V; external clock off, CK and CK# at 0V; Other      |
| I <sub>DD6ET</sub> | control and address inputs are FLOATING; Data Bus inputs are FLOATING, PASR disabled.                         |
|                    | Applicable for MR2 settings A6 = 0 and A7 = 1.                                                                |
|                    | Auto Self-Refresh Current: CKE ≤ 0.2V; external clock off, CK and CK# at 0V; Other control and address inputs |
| $I_{DD6TC}$        | are FLOATING; Data Bus inputs are FLOATING, PASR disabled. Applicable when ASR is enabled by MR2              |
|                    | settings A6 = 1 and A7 = 0.                                                                                   |



#### 8.2.2 IDD6TC Specification (see notes 1~2)

| Symbol             | Temperature Range                     | Value | Unit | Notes |
|--------------------|---------------------------------------|-------|------|-------|
| $I_{DD6}$          | 0 - 85 °C                             |       | mA   | 3,4   |
| I <sub>DD6ET</sub> | 0 - 95 °C                             |       | mA   | 5,6   |
|                    | 0 °C ~ T <sub>a</sub>                 |       | mA   | 6,7,8 |
| $I_{DD6TC}$        | $T_b \sim T_y$                        |       | mA   | 6,7,8 |
|                    | T <sub>z</sub> ~ T <sub>OPERmax</sub> |       | mA   | 6,7,8 |

- 1. Some IDD currents are higher for x16 organization due to larger page size architecture.
- 2. Max. values for IDD currents considering worst case conditions of process, temperature and voltage.
- 3. Applicable for MR2 settings A6=0 and A7=0.
- 4. Supplier data sheets include a max value for IDD6.
- 5. Applicable for MR2 settings A6=0 and A7=1. IDD6ET is only specified for devices which support the Extended Temperature Range feature.
- 6. Refer to the supplier data sheet for the value specification method (e.g. max, typical) for IDD6ET and IDD6TC
- 7. Applicable for MR2 settings A6=1 and A7=0. IDD6TC is only specified for devices which support the Auto Self Refresh feature.
- 8. The number of discrete temperature ranges supported and the associated Ta Tz values are supplier/design specific.

  Temperature ranges are specified for all supported values of TOPER. Refer to supplier data sheet for more information.

## 9. Input/Output Capacitance

|                                                                 |                   |      | MHz  | 800MHz |      | 900MHz |     |       |       |
|-----------------------------------------------------------------|-------------------|------|------|--------|------|--------|-----|-------|-------|
| Parameter                                                       | Symbol            | Min  | Max  | Min    | Max  | Min    | Max | Units | Notes |
| Input/output capacitance<br>(DQ, DM, DQS, DQS#, TDQS,<br>TDQS#) | C <sub>IO</sub>   | 1.5  | 2.5  | 1.5    | 2.3  | TBD    | TBD | pF    | 1,2,3 |
| Input capacitance, CK and CK#                                   | C <sub>CK</sub>   | 0.8  | 1.4  | 0.8    | 1.4  | TBD    | TBD | pF    | 2,3   |
| Input capacitance delta CK and CK#                              | C <sub>DCK</sub>  | 0    | 0.15 | 0      | 0.15 | TBD    | TBD | pF    | 2,3,4 |
| Input capacitance<br>(All other input-only pins)                | C <sub>I</sub>    | 0.75 | 1.3  | 0.75   | 1.3  | TBD    | TBD | pF    | 2,3,6 |
| Input capacitance delta, DQS and DQS#                           | C <sub>DDQS</sub> | 0    | 0.15 | 0      | 0.15 | TBD    | TBD | pF    | 2,3,5 |



|                                                       |                       | 700  | 700MHz 80 |      | 800MHz |     | 900MHz |       |          |  |
|-------------------------------------------------------|-----------------------|------|-----------|------|--------|-----|--------|-------|----------|--|
| Parameter                                             | Symbol                | Min  | Max       | Min  | Max    | Min | Max    | Units | Notes    |  |
| Input capacitance delta (All CTRL input-only pins)    | C <sub>DI_CTRL</sub>  | -0.4 | 0.2       | -0.4 | 0.2    | TBD | TBD    | pF    | 2,3,7,8  |  |
| Input capacitance delta (All ADD/CMD input-only pins) | C <sub>DI_ADD_C</sub> | -0.4 | 0.4       | -0.4 | 0.4    | TBD | TBD    | pF    | 2,3,9,10 |  |
| Input/output capacitance delta (DQ, DM, DQS, DQS#)    | C <sub>DIO</sub>      | -0.5 | 0.3       | -0.5 | 0.3    | TBD | TBD    | pF    | 2,3,11   |  |

#### Notes:

- 1. Although the DM, TDQS and TDQS# pins have different functions, the loading matches DQ and DQS.
- 2. This parameter is not subject to production test. It is verified by design and characterization. The capacitance is measured according to JEP147("PROCEDURE FOR MEASURING INPUT CAPACITANCE USING A VECTOR NETWORK ANALYZER(VNA)") with VDD, VDDQ, VSS,VSSQ applied and all other pins floating (except the pin under test, CKE, RESET# and ODT as necessary). VDD=VDDQ=1.5V, VBIAS=VDD/2 and on-die termination off.
- 3. This parameter applies to monolithic devices only; stacked/dual-die devices are not covered here
- 4. Absolute value of C<sub>CK</sub>-C<sub>CK</sub>#.
- 5. The minimum  $C_{CK}$  will be equal to the minimum  $C_{I}$ .
- 6. Input only pins include: ODT, CS#, CKE, A0-A15, BA0-BA2, RAS#, CAS#, WE#.
- 7. CTRL pins defined as ODT, CS# and CKE.
- 8.  $C_{DI CTRL} = C_I(CTRL) 0.5 * C_I(CLK) + C_I(CLK#)$
- 9. ADD pins defined as A0-A15, BA0-BA2 and CMD pins are defined as RAS#, CAS# and WE#.
- 10.  $C_{DI ADD CMD} = C_I(ADD\_CMD) 0.5*(C_I(CLK) + C_I(CLK#))$
- 11.  $C_{DIO} = C_{IO}(DQ) 0.5*(C_{IO}(DQS) + C_{IO}(DQS\#))$
- 12. Maximum external load capacitance on ZQ pin: 5pF

Rev. 0.6 / Jun. 2009 62



## 10. Standard Speed Bins

DDR3 SDRAM Standard Speed Bins include tCK, tRCD, tRP, tRAS and tRC for each corresponding bin.

#### 700MHz Speed Bins

For specific Notes See "11. Electrical Characteristics and AC Timing" on page 67..

| Speed Bin Parameter Symbol |                       | 700                  | MHz      | 11:4     | Nete            |           |
|----------------------------|-----------------------|----------------------|----------|----------|-----------------|-----------|
|                            |                       | Symbol               | min      | max      | Unit            | Note      |
| Internal read com          | nmand to first data   | $t_{AA}$             | 15.62    | 20       | ns              |           |
| ACT to internal read       | d or write delay time | t <sub>RCD</sub>     | 15.7     | -        | ns              |           |
| PRE comn                   | nand period           | $t_{RP}$             | 15.7     | -        | ns              |           |
| ACT to ACT or RE           | F command period      | $t_{RC}$             | 51.4     | -        | ns              |           |
| ACT to PRE co              | ommand period         | t <sub>RAS</sub>     | 37.1     | 9*tREFI  | ns              |           |
| CL = 5                     | CWL = 5               | t <sub>CK(AVG)</sub> | 2.5      | 5        | ns              | 1,2,3,4,7 |
| CL = 5                     | CWL = 5, 6, 7, 8      | t <sub>CK(AVG)</sub> | Rese     | Reserved |                 | 4         |
| CL = 6                     | CWL = 5               | t <sub>CK(AVG)</sub> | 2.5      | 5        | ns              | 1,2,3,7   |
| CL = 6                     | CWL = 6, 7            | t <sub>CK(AVG)</sub> | Reserved |          | ns              | 1,2,3,4,7 |
|                            | CWL = 5               | t <sub>CK(AVG)</sub> | Rese     | erved    | ns              | 4         |
| CL = 7                     | CWL = 6               | t <sub>CK(AVG)</sub> | 1.875    | 2.5      | ns              | 1,2,3,4,7 |
|                            | CWL = 7               | t <sub>CK(AVG)</sub> | Rese     | erved    | ns              | 1,2,3,4   |
|                            | CWL = 5               | t <sub>CK(AVG)</sub> | Rese     | erved    | ns              | 4         |
| CL = 8                     | CWL = 6               | t <sub>CK(AVG)</sub> | 1.875    | 2.5      | ns              | 1,2,3,7   |
|                            | CWL = 7               | t <sub>CK(AVG)</sub> | Rese     | erved    | ns              | 1,2,3,4   |
|                            | CWL = 5, 6            | t <sub>CK(AVG)</sub> | Rese     | Reserved |                 | 4         |
| CL = 9                     | CWL = 7               | t <sub>CK(AVG)</sub> | 1.25     | 1.875    | ns              | 1,2,3,4   |
|                            | Supported CL Settings |                      | 5, 6,    | 7, 8, 9  | n <sub>CK</sub> |           |
| S                          | upported CWL Settings | 3                    | 5, 6     | 6, 7     | n <sub>CK</sub> |           |



## **800MHz Speed Bins**

For specific Notes See "11. Electrical Characteristics and AC Timing" on page 67..

| Speed Bin Parameter Sym |                       |                      | 800               | 800MHz   |                 | Note      |
|-------------------------|-----------------------|----------------------|-------------------|----------|-----------------|-----------|
|                         |                       | Symbol               | min               | max      | Unit            | Note      |
| Internal read com       | nmand to first data   | $t_{AA}$             | 13.75             | 20       | ns              |           |
| ACT to internal read    | d or write delay time | t <sub>RCD</sub>     | 16.3              | -        | ns              |           |
| PRE comn                | nand period           | t <sub>RP</sub>      | 16.3              | -        | ns              |           |
| ACT to ACT or RE        | F command period      | t <sub>RC</sub>      | 52.5              | -        | ns              |           |
| ACT to PRE co           | ommand period         | t <sub>RAS</sub>     | 37.5              | 9*tREFI  | ns              |           |
| CL = 5                  | CWL = 5               | t <sub>CK(AVG)</sub> | 2.5               | 5        | ns              | 1,2,3,4,8 |
| OL - 5                  | CWL = 5, 6, 7, 8      | t <sub>CK(AVG)</sub> | Rese              | erved    | ns              | 4         |
|                         | CWL = 5               | t <sub>CK(AVG)</sub> | 2.5               | 5        | ns              | 1,2,3,8   |
| CL = 6                  | CWL = 6               | t <sub>CK(AVG)</sub> | Rese              | Reserved |                 | 1,2,3,4,8 |
|                         | CWL = 7               | t <sub>CK(AVG)</sub> | Reserved          |          | ns              | 4         |
|                         | CWL = 5               | t <sub>CK(AVG)</sub> | Reserved          |          | ns              | 4         |
| CL = 7                  | CWL = 6               | t <sub>CK(AVG)</sub> | 1.875             | 2.5      | ns              | 1,2,3,4,8 |
|                         | CWL = 7               | t <sub>CK(AVG)</sub> | Rese              | erved    | ns              | 1,2,3,4,8 |
|                         | CWL = 5               | t <sub>CK(AVG)</sub> | Rese              | erved    | ns              | 4         |
| CL = 8                  | CWL = 6               | t <sub>CK(AVG)</sub> | 1.875             | 2.5      | ns              | 1,2,3,8   |
|                         | CWL = 7               | t <sub>CK(AVG)</sub> | Rese              | erved    | ns              | 1,2,3,4,8 |
|                         | CWL = 5, 6            | t <sub>CK(AVG)</sub> | Rese              | erved    | ns              | 4         |
| CL = 9                  | CWL = 7               | t <sub>CK(AVG)</sub> | 1.25              | 1.875    | ns              | 1,2,3,4,8 |
|                         | CWL = 8               | t <sub>CK(AVG)</sub> | Rese              | erved    | ns              | 1,2,3,4   |
|                         | CWL = 5, 6            | t <sub>CK(AVG)</sub> | Rese              | erved    | ns              | 4         |
| CL = 10                 | CWL = 7               | t <sub>CK(AVG)</sub> | 1.25              | 1.875    | ns              | 1,2,3,8   |
|                         | CWL = 8               | t <sub>CK(AVG)</sub> | Rese              | Reserved |                 | 1,2,3,4   |
| :                       | Supported CL Settings |                      | 5, 6, 7, 8, 9, 10 |          | n <sub>CK</sub> |           |
| S                       | upported CWL Settings | 3                    | 5, 6              | 6, 7     | n <sub>CK</sub> |           |



## 900MHz Speed Bins

For specific Notes See "11. Electrical Characteristics and AC Timing" on page 67..

| Speed Bin           |                        |                      | 900        | MHz         | 11-:4           | Nata      |
|---------------------|------------------------|----------------------|------------|-------------|-----------------|-----------|
| Para                | meter                  | Symbol               | min max    |             | Unit            | Note      |
| Internal read con   | nmand to first data    | $t_{AA}$             | 12.1       | 20          | ns              |           |
| ACT to internal rea | d or write delay time  | $t_{RCD}$            | 15.6       | -           | ns              |           |
| PRE comr            | mand period            | $t_{RP}$             | 15.6       | -           | ns              |           |
| ACT to ACT or RE    | EF command period      | $t_{RC}$             | 50.0       | -           | ns              |           |
| ACT to PRE c        | ommand period          | t <sub>RAS</sub>     | 35.6       | 9*tREFI     | ns              |           |
| CL = 5              | CWL = 5                | t <sub>CK(AVG)</sub> | 2.5        | 5           | ns              | 1,2,3,4,8 |
| CL = 5              | CWL = 5, 6, 7, 8       | t <sub>CK(AVG)</sub> | Rese       | erved       | ns              | 4         |
|                     | CWL = 5                | t <sub>CK(AVG)</sub> | 2.5        | 5           | ns              | 1,2,3,8   |
| CL = 6              | CWL = 6                | t <sub>CK(AVG)</sub> | Rese       | erved       | ns              | 1,2,3,4,8 |
|                     | CWL = 7, 8             | t <sub>CK(AVG)</sub> | Rese       | erved       | ns              | 4         |
|                     | CWL = 5                | t <sub>CK(AVG)</sub> | Rese       | Reserved    |                 | 4         |
| CL = 7              | CWL = 6                | t <sub>CK(AVG)</sub> | 1.875      | 2.5         | ns              | 1,2,3,4,8 |
|                     | CWL = 7, 8             | t <sub>CK(AVG)</sub> | Reserved   |             | ns              | 1,2,3,4,8 |
|                     | CWL = 5                | t <sub>CK(AVG)</sub> | Rese       | erved       | ns              | 4         |
| 01 0                | CWL = 6                | t <sub>CK(AVG)</sub> | 1.875      | 2.5         | ns              | 1,2,3,8   |
| CL = 8              | CWL = 7                | t <sub>CK(AVG)</sub> | 1.25       | 1.875       | ns              | 1,2,3,4,8 |
|                     | CWL = 8                | t <sub>CK(AVG)</sub> | Rese       | erved       | ns              | 1,2,3,4   |
|                     | CWL = 5, 6             | t <sub>CK(AVG)</sub> | Rese       | erved       | ns              | 4         |
| CL = 9              | CWL = 7                | t <sub>CK(AVG)</sub> | 1.25       | 1.875       | ns              | 1,2,3,4,8 |
|                     | CWL = 8                | t <sub>CK(AVG)</sub> | Rese       | erved       | ns              | 1,2,3,4   |
|                     | CWL = 5, 6             | t <sub>CK(AVG)</sub> | Rese       | erved       | ns              | 4         |
| CL = 10             | CWL = 7                | t <sub>CK(AVG)</sub> | 1.25       | 1.875       | ns              | 1,2,3,8   |
|                     | CWL = 8                | t <sub>CK(AVG)</sub> | 1.1        | 1.25        | ns              | 1,2,3,4   |
| CL = 11             | CWL = 5, 6, 7          | t <sub>CK(AVG)</sub> | Reserved   |             | ns              | 4         |
| GL = 11             | CWL = 8                | t <sub>CK(AVG)</sub> | 1.1        | 1.25        | ns              | 1,2,3, 5  |
|                     | Supported CL Settings  |                      | 5, 6, 7, 8 | , 9, 10, 11 | n <sub>CK</sub> |           |
| S                   | Supported CWL Settings |                      | 5, 6       | , 7, 8      | n <sub>CK</sub> |           |



#### **Speed Bin Table Notes**

Absolute Specification (T<sub>OPER</sub>; V<sub>DDQ</sub> = V<sub>DD</sub> = 1.5V +/- 0.075 V, V<sub>DDQ</sub> = V<sub>DD</sub> = 1.8V +/- 0.09 V)

#### Notes:

- 1. The CL setting and CWL setting result in tCK(AVG).MIN and tCK(AVG).MAX requirements. When making a selection of tCK(AVG), both need to be fulfilled: Requirements from CL setting as well as requirements from CWL setting.
- 2. tCK(AVG).MIN limits: Since CAS Latency is not purely analog data and strobe output are synchronized by the DLL all possible intermediate frequencies may not be guaranteed. An application should use the next smaller JEDEC standard tCK(AVG) value (2.5, 1.875, 1.5, or 1.25 ns) when calculating CL [nCK] = tAA [ns] / tCK(AVG) [ns], rounding up to the next 'Supported CL'.
- 3. tCK(AVG).MAX limits: Calculate tCK(AVG) = tAA.MAX / CLSELECTED and round the resulting tCK(AVG) down to the next valid speed bin (i.e. 3.3ns or 2.5ns or 1.875 ns or 1.25 ns). This result is tCK(AVG).MAX corresponding to CLSELECTED.
- 4. 'Reserved' settings are not allowed. User must program a different value.
- 5. 'Optional' settings allow certain devices in the industry to support this setting, however, it is not a mandatory feature.

  Refer to supplier's data sheet and SPD information if and how this setting is supported.
- 6. Any 600MHz speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/Characterization.
- 7. Any 700MHz speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/Characterization.
- 8. Any 800MHz speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/Characterization.



## 11. Electrical Characteristics and AC Timing

## **Timing Parameters by Speed Bin**

Note: The following general notes from page 57 apply to Table : a

|                                                        |                    | 700N                      | 700MHz       |              |       |
|--------------------------------------------------------|--------------------|---------------------------|--------------|--------------|-------|
| Parameter                                              | Symbol             | Min                       | Max          | Units        | Notes |
| Clock Timing                                           |                    |                           |              |              |       |
| Minimum Clock Cycle Time                               | tCK                | 8                         |              | ne           | 6     |
| (DLL off mode)                                         | (DLL_OFF)          | 0                         | -            | ns           | b     |
| Average Clock Period                                   | tCK(avg)           | See "10. Standa<br>on pag | •            | ps           | f     |
| Average high pulse width                               | tCH(avg)           | 0.47                      | 0.53         | tCK<br>(avg) | f     |
| Average low pulse width                                | tCL(avg)           | 0.47                      | 0.53         | tCK<br>(avg) | f     |
| Absolute Clock Period                                  | tCK<br>(abs)       | tCK(avg)min+              | tJIT(per)min | ps           |       |
| Absolute clock HIGH pulse width                        | tCH<br>(abs)       | 0.43                      | -            | tCK<br>(avg) | 25    |
| Absolute clock LOW pulse width                         | tCL(abs)           | 0.43                      | -            | tCK<br>(avg) | 26    |
| Clock Period Jitter                                    | JIT(per)           | -75                       | 75           | ps           |       |
| Clock Period Jitter during<br>DLL locking period       | tJIT<br>(per, lck) | -65                       | 65           | ps           |       |
| Cycle to Cycle Period Jitter                           | tJIT(cc)           | 150                       | 150          | ps           |       |
| Cycle to Cycle Period Jitter during DLL locking period | tJIT<br>(cc, lck)  | 130                       | 130          | ps           |       |
| Duty Cycle jitter                                      | tJIT<br>(duty)     |                           |              | ps           |       |
| Cumulative error across 2 cycles                       | tERR<br>(2per)     | -112 112                  |              | ps           |       |
| Cumulative error across 3 cycles                       | tERR<br>(3per)     | -137 137                  |              | ps           |       |
| Cumulative error across 4 cycles                       | tERR<br>(4per)     | -150 150                  |              | ps           |       |
| Cumulative error across 5 cycles                       | tERR<br>(5per)     | -160                      | -160 160     |              |       |
| Cumulative error across 6 cycles                       | tERR<br>(6per)     | -170                      | 170          | ps           |       |
| Cumulative error across 7 cycles                       | tERR<br>(7per)     | -180                      | 180          | ps           |       |
| Cumulative error across 8 cycles                       | tERR<br>(8per)     | -180                      | 180          | ps           |       |
| Cumulative error across 9 cycles                       | tERR<br>(9per)     | -190                      | 190          | ps           |       |
| Cumulative error across 10 cycles                      | tERR<br>(10per)    | -195                      | 195          | ps           |       |
| Cumulative error across 11 cycles                      | tERR<br>(11per)    | -200                      | 200          | ps           |       |
| Cumulative error across 12 cycles                      | tERR<br>(12per)    | -210                      | 210          | ps           |       |



## Note: The following general notes from page 57 apply to Table: a

|                                                                      |                | 700MF                                                                              |      |              |              |
|----------------------------------------------------------------------|----------------|------------------------------------------------------------------------------------|------|--------------|--------------|
| Parameter                                                            | Symbol         | Min Max                                                                            |      | Units        | Notes        |
| Cumulative error across n = 13, 14,49, 50 cycles                     | tERR<br>(nper) | tERR(nper)min=(1+0.68ln(n))*JIT(per)min<br>tERR(nper)max=(1+0.68ln(n))*JIT(per)max |      | ps           | 24           |
| Data Timing                                                          |                |                                                                                    |      |              |              |
| DQS, DQS# to DQ skew,<br>per group, per access                       | tDQSQ          | 113                                                                                | -    | ps           | 13           |
| DQ output hold time from DQS, DQS#                                   | tQH            | 0.38                                                                               | -    | tCK<br>(avg) | 13, b        |
| DQ low-impedance time from CK, CK#                                   | tLZ(DQ)        | -480                                                                               | 240  | ps           | 13, 14,<br>a |
| DQ high impedance time from CK, CK#                                  | tHZ(DQ)        | -                                                                                  | 230  | ps           | 13, 14,<br>a |
| Data setup time to DQS, DQS# referenced to Vih(ac) / Vil(ac) levels  | tDS(base)      | 30                                                                                 | -    | ps           | d, 17        |
| Data hold time from DQS, DQS# referenced to Vih(dc) / Vil(dc) levels | tDH(base)      | 65                                                                                 | -    | ps           | d, 17        |
| Data Strobe Timing                                                   |                |                                                                                    |      |              |              |
| DQS,DQS# differential READ Preamble                                  | tRPRE          | 0.9                                                                                | Note | tCK<br>(avg) | 13, 19<br>b  |
| DQS, DQS# differential READ Postamble                                | tRPST          | 0.3 Note                                                                           |      | tCK<br>(avg) | 11, 13, b    |
| DQS, DQS# differential output high time                              | tQSH           | 0.38 -                                                                             |      | tCK<br>(avg) | 13, b        |
| DQS, DQS# differential output low time                               | tQSL           | 0.38 -                                                                             |      | tCK<br>(avg) | 13, b        |
| DQS, DQS# differential WRITE Preamble                                | tWPRE          | 0.9 -                                                                              |      | tCK<br>(avg) |              |
| DQS, DQS# differential WRITE<br>Postamble                            | tWPST          | 0.3 -                                                                              |      | tCK<br>(avg) |              |
| DQS, DQS# rising edge output access time from rising CK, CK#         | tDQSCK         | -255                                                                               | 255  | ps           | 13, a        |
| DQS and DQS# low-impedance time (Referenced from RL - 1)             | tLZ(DQS)       | -480 240                                                                           |      | ps           | 13, 14, a    |
| DQS and DQS# high-impedance time (Referenced from RL + BL/2)         | tHZ(DQS)       | - 230                                                                              |      | ps           | 13, 14<br>a  |
| DQS, DQS# differential input low pulse width                         | tDQSL          | 0.4 0.6                                                                            |      | tCK<br>(avg) |              |
| DQS, DQS# differential input high pulse width                        | tDQSH          | 0.4 0.6                                                                            |      | tCK<br>(avg) |              |
| DQS, DQS# rising edge to CK, CK# rising edge                         | tDQSS          | -0.25 0.25                                                                         |      | tCK<br>(avg) | С            |
| DQS, DQS# falling edge setup time to CK, CK# rising edge             | tDSS           | 0.2 -                                                                              |      | tCK<br>(avg) | С            |
| DQS, DQS# falling edge hold time from CK, CK# rising edge            | tDSH           | 0.2 -                                                                              |      | tCK<br>(avg) | С            |



## Note: The following general notes from page 57 apply to Table: a

|                                                                                        |           | 700MI                         |     |       |       |
|----------------------------------------------------------------------------------------|-----------|-------------------------------|-----|-------|-------|
| Parameter                                                                              | Symbol    | Min                           | Max | Units | Notes |
| Command and Address Timing                                                             |           |                               |     |       |       |
| DLL locking time                                                                       | tDLLK     | 512                           | -   | nCK   |       |
| Internal READ Command to PRECHARGE Command delay                                       | tRTP      | max(4nCK, 7.5ns)              | -   |       | е     |
| Delay from start of internal write transaction to internal read command                | tWTR      | 7                             | -   | tCK   | e, 18 |
| WRITE recovery time                                                                    | tWR       | 15.7                          | -   | ns    | е     |
| Mode Register Set command cycle time                                                   | tMRD      | 4                             | -   | nCK   |       |
| Mode Register Set command update delay                                                 | tMOD      | max(12nCK, 15ns)              | -   |       |       |
| ACT to internal read or write delay time                                               | tRCD      | 15.7                          | -   |       | е     |
| PRE command period                                                                     | tRP       | 15.7                          | -   |       | е     |
| ACT to ACT or REF command period                                                       | tRC       | 51.4                          | -   |       | е     |
| CAS# to CAS# command delay                                                             | tCCD      | 4                             | -   | nCK   |       |
| Auto precharge write recovery + precharge time                                         | tDAL(min) | 22                            | -   | nCK   |       |
| End of MPR Read burst to MSR for MPR(exit)                                             | tMPRR     | 1                             | -   | nCK   | 22    |
| ACTIVE to PRECHARGE command period                                                     | tRAS      | 37.1                          | -   |       | е     |
| ACTIVE to ACTIVE command period for 2KB page size                                      | tRRD      | 7                             | -   |       | е     |
| Four activate window for 2KB page size                                                 | tFAW      | 44.3                          | -   | ns    | е     |
| Command and Address setup time to CK, CK# referenced to Vih(ac) / Vil(ac) levels       | tIS(base) | 65 -                          |     | ps    | b, 16 |
| Command and Address hold time from CK, CK# referenced to Vih(dc) / Vil(dc) levels      | tIH(base) | 140 -                         |     | ps    | b, 16 |
| Calibration Timing                                                                     |           |                               |     |       |       |
| Power-up and RESET calibration time                                                    | tZQinit   | 512                           | -   | nCK   |       |
| Normal operation Full calibration time                                                 | tZQoper   | 256 -                         |     | nCK   |       |
| Normal operation Short calibration time                                                | tZQCS     | 64                            | -   | nCK   | 23    |
| Reset Timing                                                                           |           |                               |     |       |       |
| Exit Reset from CKE HIGH to a valid command                                            | tXPR      | max(5nsCK,<br>tRFC(min)+10ns) | -   |       |       |
| Self Refresh Timings                                                                   |           |                               |     |       |       |
| Exit Self Refresh to commands not requiring a locked DLL                               | tXS       | max(5nsCK,<br>tRFC(min)+10ns) | -   |       |       |
| Exit Self Refresh to com-mands requiring a locked DLL                                  | tXSDLL    | tDLLK(min) -                  |     | nCK   |       |
| Minimum CKE low width for Self Refresh entry to exit timing                            | tCKESR    | tCKE(min)+1nCK                |     |       |       |
| Valid Clock Requirement after Self<br>Refresh Entry (SRE) or Power-Down<br>Entry (PDE) | tCKSRE    | max(5nsCK, 10ns)              | -   |       |       |



## Note: The following general notes from page 57 apply to Table: a

|                                                                                                                                    |          | 700MH                 |         |              |       |
|------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------|---------|--------------|-------|
| Parameter                                                                                                                          | Symbol   | Min Max               |         | Units        | Notes |
| Valid Clock Requirement before Self<br>Refresh Exit (SRX) or Power-Down Exit<br>(PDX) or Reset Exit                                | tCKSRX   | max(5nsCK, 10ns)      | -       |              |       |
| Power Down Timings                                                                                                                 |          |                       |         |              |       |
| Exit Power Down with DLL on to any valid command; Exit Precharge Power Down with DLL frozen to commands not requiring a locked DLL | tXP      | 7                     | -       |              |       |
| Exit Precharge Power Down with DLL frozen to commands requiring a locked DLL                                                       | tXPDLL   | MAX(10nCK,24ns)       | -       |              | 2     |
| CKE minimum pulse width                                                                                                            | tCKE     | 3                     | -       |              |       |
| Command pass disable delay                                                                                                         | tCPDED   | 1                     | -       | nCK          |       |
| Power Down Entry to Exit Timing                                                                                                    | tPD      | tCKE(min)             | 9*tREFI |              | 15    |
| Timing of ACT command to Power Down entry                                                                                          | tACTPDEN | 1                     | -       | nCK          |       |
| Timing of PRE or PREA command to Power Down entry                                                                                  | tPRPDEN  | 1                     | -       | nCK          |       |
| Timing of RD/RDA command to Power Down entry                                                                                       | tRDPDEN  | RL+4+1                | -       | nCK          |       |
| Timing of WR command to Power Down entry (BL8OTF, BL8MRS, BC4OTF)                                                                  | tWRPDEN  | WL+4+(tWR/tCK(avg)) - |         | nCK          | 9     |
| Timing of WRA command to Power Down entry (BL8OTF, BL8MRS, BC4OTF)                                                                 | tWRAPDEN | WL+4+WR+1             | -       | nCK          | 10    |
| Timing of WR command to Power Down entry (BC4MRS)                                                                                  | tWRPDEN  | WL+2+(tWR/tCK(avg))   | -       | nCK          | 9     |
| Timing of WRA command to Power Down entry (BC4MRS)                                                                                 | tWRAPDEN | WL+2+WR+1             | -       | nCK          | 10    |
| Timing of REF command to Power Down entry                                                                                          | tREFPDEN | 1                     | -       | nCK          | ,     |
| Timing of MRS command to Power Down entry                                                                                          | tMRSPDEN | tMOD(min)             | -       |              |       |
| ODT Timings                                                                                                                        |          |                       |         |              |       |
| ODT high time without write command or with write command and BC4                                                                  | ODTH4    | 4                     | -       | nCK          |       |
| ODT high time with Write command and BL8                                                                                           | ODTH8    | 6                     | -       | nCK          |       |
| Asynchronous RTT turn-on delay (Power-Down with DLL frozen)                                                                        | tAONPD   | 1                     | 9       | ns           |       |
| Asynchronous RTT turn-off delay (Power-Down with DLL frozen)                                                                       | tAOFPD   | 1 9                   |         | ns           |       |
| RTT turn-on                                                                                                                        | tAON     | -240                  | 240     | ps           | 7, a  |
| RTT_NOM and RTT_WR turn-off time from ODTLoff reference                                                                            | tAOF     | 0.3 0.7               |         | tCK<br>(avg) | 8, a  |
| RTT dynamic change skew                                                                                                            | tADC     | 0.3                   | 0.7     | tCK<br>(avg) | а     |
| Write Leveling Timings                                                                                                             |          |                       |         |              |       |



## Note: The following general notes from page 57 apply to Table: a

|                                                                                           |          | 700MHz |     |       |       |
|-------------------------------------------------------------------------------------------|----------|--------|-----|-------|-------|
| Parameter                                                                                 | Symbol   | Min    | Max | Units | Notes |
| First DQS/DQS# rising edge after write leveling mode is programmed                        | tWLMRD   | 40     | -   | nCK   | 3     |
| DQS/DQS# delay after write leveling mode is programmed                                    | tWLDQSEN | 25     | -   | nCK   | 3     |
| Write leveling setup time from rising CK,<br>CK# crossing to rising DQS, DQS#<br>crossing | tWLS     | 190    | -   | ps    |       |
| Write leveling hold time from rising DQS, DQS# crossing to rising CK, CK# crossing        | tWLH     | 190    | -   | ps    |       |
| Write leveling output delay                                                               | tWLO     | 0.9    | -   | ns    |       |
| Write leveling output error                                                               | tWLOE    | 0.2    | -   | ns    |       |



**Timing Parameters by Speed Bin (Continued) Note:** The following general notes from page 57 apply to Table : a

|                                                        |                    | 800MHz  |           | 900MHz             |         |              |       |
|--------------------------------------------------------|--------------------|---------|-----------|--------------------|---------|--------------|-------|
| Parameter                                              | Symbol             | Min     | Max       | Min                | Max     | Units        | Notes |
| Clock Timing                                           |                    |         |           |                    |         |              |       |
| Minimum Clock Cycle Time (DLL off mode)                | tCK<br>(DLL_OFF)   | 8       | -         | 8                  | -       | ns           | 6     |
| Average Clock Period                                   | tCK(avg)           | See "10 |           | d Speed B<br>e 62. | ins" on | ps           | f     |
| Average high pulse width                               | tCH(avg)           | 0.47    | 0.53      | 0.47               | 0.53    | tCK<br>(avg) | f     |
| Average low pulse width                                | tCL(avg)           | 0.47    | 0.53      | 0.47               | 0.53    | tCK<br>(avg) | f     |
| Absolute Clock Period                                  | tCK<br>(abs)       | tCK     | ((avg)min | +tJIT(per)n        | nin     | ps           |       |
| Absolute clock HIGH pulse width                        | tCH<br>(abs)       | 0.43    | -         | 0.43               | -       | tCK<br>(avg) | 25    |
| Absolute clock LOW pulse width                         | tCL(abs)           | 0.43    | -         | 0.43               | -       | tCK<br>(avg) | 26    |
| Clock Period Jitter                                    | JIT(per)           | -70     | 70        | -65                | 65      | ps           |       |
| Clock Period Jitter during DLL locking period          | tJIT<br>(per, lck) | -60     | 60        | -55                | 55      | ps           |       |
| Cycle to Cycle Period Jitter                           | tJIT(cc)           | 140     | 140       | 130                | 130     | ps           |       |
| Cycle to Cycle Period Jitter during DLL locking period | tJIT<br>(cc, lck)  | 120     | 120       | 110                | 110     | ps           |       |
| Duty Cycle jitter                                      | tJIT<br>(duty)     | -       | -         | -                  | -       | ps           |       |
| Cumulative error across 2 cycles                       | tERR<br>(2per)     | -103    | 103       | -93                | 93      | ps           |       |
| Cumulative error across 3 cycles                       | tERR<br>(3per)     | -122    | 122       | -112               | 112     | ps           |       |
| Cumulative error across 4 cycles                       | tERR<br>(4per)     | -136    | 136       | -122               | 122     | ps           |       |
| Cumulative error across 5 cycles                       | tERR<br>(5per)     | -147    | 147       | -135               | 135     | ps           |       |
| Cumulative error across 6 cycles                       | tERR<br>(6per)     | -155    | 155       | -140               | 140     | ps           |       |
| Cumulative error across 7 cycles                       | tERR<br>(7per)     | -163    | 163       | -146               | 146     | ps           |       |
| Cumulative error across 8 cycles                       | tERR<br>(8per)     | -169    | 169       | -149               | 149     | ps           |       |
| Cumulative error across 9 cycles                       | tERR<br>(9per)     | -175    | 175       | -160               | 160     | ps           |       |
| Cumulative error across 10 cycles                      | tERR<br>(10per)    | -180    | 180       | -165               | 165     | ps           |       |
| Cumulative error across 11 cycles                      | tERR<br>(11per)    | -184    | 184       | -168               | 168     | ps           |       |
| Cumulative error across 12 cycles                      | tERR<br>(12per)    | -188    | 188       | -170               | 170     | ps           |       |



**Note:** The following general notes from page 57 apply to Table : a

|                                                                      |                | 800N  | ИHz           | 900N                                      | lHz       |              |              |
|----------------------------------------------------------------------|----------------|-------|---------------|-------------------------------------------|-----------|--------------|--------------|
| Parameter                                                            | Symbol         | Min   | Max           | Min                                       | Max       | Units        | Notes        |
| Cumulative error across n = 13, 14,49, 50 cycles                     | tERR<br>(nper) |       | m<br>r)max=(1 | +0.68ln(n))*<br>iin<br>+0.68ln(n))<br>aax |           | ps           | 24           |
| Data Timing                                                          |                |       |               |                                           |           |              |              |
| DQS, DQS# to DQ skew,<br>per group, per access                       | tDQSQ          | 100   | -             | 87                                        | -         | ps           | 13           |
| DQ output hold time from DQS, DQS#                                   | tQH            | 0.38  | -             | 0.38                                      | -         | tCK<br>(avg) | 13, b        |
| DQ low-impedance time from CK, CK#                                   | tLZ(DQ)        | -450  | 225           | -400                                      | 200       | ps           | 13, 14,<br>a |
| DQ high impedance time from CK, CK#                                  | tHZ(DQ)        | -     | 225           | -                                         | 200       | ps           | 13, 14,<br>a |
| Data setup time to DQS, DQS# referenced to Vih(ac) / Vil(ac) levels  | tDS(base)      | 10    | -             | 0                                         | -         | ps           | d, 17        |
| Data hold time from DQS, DQS# referenced to Vih(dc) / Vil(dc) levels | tDH(base)      | 45    | -             | 35                                        | -         | ps           | d, 17        |
| Data Strobe Timing                                                   |                |       |               |                                           |           |              |              |
| DQS,DQS# differential READ Preamble                                  | tRPRE          | 0.9   | Note          | 0.9                                       | Note      | tCK<br>(avg) | 13, 19<br>b  |
| DQS, DQS# differential READ Postamble                                | tRPST          | 0.3   | Note          | 0.3                                       | Note      | tCK<br>(avg) | 11, 13, b    |
| DQS, DQS# differential output high time                              | tQSH           | 0.38  | -             | 0.38                                      | -         | tCK<br>(avg) | 13, b        |
| DQS, DQS# differential output low time                               | tQSL           | 0.38  | -             | 0.38                                      | -         | tCK<br>(avg) | 13, b        |
| DQS, DQS# differential WRITE Preamble                                | tWPRE          | 0.9   | -             | 0.9                                       | -         | tCK<br>(avg) |              |
| DQS, DQS# differential WRITE Postamble                               | tWPST          | 0.3   | -             | 0.3                                       | -         | tCK<br>(avg) |              |
| DQS, DQS# rising edge output access time from rising CK, CK#         | tDQSCK         | -225  | 225           | -180                                      | 180       | ps           | 13, a        |
| DQS and DQS# low-impedance time<br>(Referenced from RL - 1)          | tLZ(DQS)       | -450  | 225           | -420                                      | 210       | ps           | 13, 14, a    |
| DQS and DQS# high-impedance time<br>(Referenced from RL + BL/2)      | tHZ(DQS)       | -     | 225           | -                                         | 210       | ps           | 13, 14<br>a  |
| DQS, DQS# differential input low pulse width                         | tDQSL          | 0.4   | 0.6           | 0.4                                       | 0.6       | tCK<br>(avg) |              |
| DQS, DQS# differential input high pulse width                        | tDQSH          | 0.4   | 0.6           | 0.4                                       | 0.6       | tCK<br>(avg) |              |
| DQS, DQS# rising edge to CK, CK# rising edge                         | tDQSS          | -0.25 | 0.25          | -0.25                                     | 0.25      | tCK<br>(avg) | С            |
| DQS, DQS# falling edge setup time to CK, CK# rising edge             | tDSS           | 0.2   | 0.2 - 0.2     |                                           | tCK (avg) |              | С            |
| DQS, DQS# falling edge hold time from CK, CK# rising edge            | tDSH           | 0.2   | -             | 0.2                                       | -         | tCK<br>(avg) | С            |



**Note:** The following general notes from page 57 apply to Table : a

|                                                                                   |           | 800M                 | lHz | 900M                 | lHz |       |       |
|-----------------------------------------------------------------------------------|-----------|----------------------|-----|----------------------|-----|-------|-------|
| Parameter                                                                         | Symbol    | Min                  | Max | Min                  | Max | Units | Notes |
| Command and Address Timing                                                        |           |                      |     |                      |     |       |       |
| DLL locking time                                                                  | tDLLK     | 512                  | -   | 512                  | -   | nCK   |       |
| Internal READ Command to PRECHARGE Command delay                                  | tRTP      | max(4nC<br>K, 7.5ns) | -   | max(4nC<br>K, 7.5ns) | -   |       | е     |
| Delay from start of internal write transaction to internal read command           | tWTR      | 7                    | -   | 7                    | -   | tCK   | e, 18 |
| WRITE recovery time                                                               | tWR       | 16.3                 | -   | 15.6                 | -   | ns    | е     |
| Mode Register Set command cycle time                                              | tMRD      | 4                    | -   | 4                    | -   | nCK   |       |
| Mode Register Set command update delay                                            | tMOD      | max(12n<br>CK,15ns)  | -   | max(12n<br>CK,15ns)  | -   |       |       |
| ACT to internal read or write delay time                                          | tRCD      | 16.3                 | -   | 15.6                 | -   |       | е     |
| PRE command period                                                                | tRP       | 16.3                 | -   | 15.6                 | -   |       | е     |
| ACT to ACT or REF command period                                                  | tRC       | 52.5                 | -   | 50                   | -   |       | е     |
| CAS# to CAS# command delay                                                        | tCCD      | 4                    | -   | 4                    | -   | nCK   |       |
| Auto precharge write recovery + precharge time                                    | tDAL(min) | 24                   | -   | 28                   | -   | nCK   |       |
| End of MPR Read burst to MSR for MPR(exit)                                        | tMPRR     | 1                    | -   | 1                    | -   | nCK   | 22    |
| ACTIVE to PRECHARGE command period                                                | tRAS      | 37.5                 | -   | 35.6                 | -   |       | е     |
| ACTIVE to ACTIVE command period for 2KB page size                                 | tRRD      | 7                    | -   | 7                    | -   |       | е     |
| Four activate window for 2KB page size                                            | tFAW      | 42.5                 | -   | 41.1                 | -   | ns    | е     |
| Command and Address setup time to CK, CK# referenced to Vih(ac) / Vil(ac) levels  | tlS(base) | 45                   | -   | 35                   | -   | ps    | b, 16 |
| Command and Address hold time from CK, CK# referenced to Vih(dc) / Vil(dc) levels | tlH(base) | 120                  | -   | 110                  | -   | ps    | b, 16 |
| Calibration Timing                                                                |           |                      |     |                      |     |       |       |
| Power-up and RESET calibration time                                               | tZQinit   | 512                  | -   | 512                  | -   | nCK   |       |
| Normal operation Full calibration time                                            | tZQoper   | 256                  | -   | 256                  | -   | nCK   |       |
| Normal operation Short calibration time                                           | tZQCS     | 64                   | -   | 64                   | -   | nCK   | 23    |



**Note:** The following general notes from page 57 apply to Table : a

|                                                                                                                                    |          | 800M                                  | lHz         | 900M                                  | lHz         |       |       |
|------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------------|-------------|---------------------------------------|-------------|-------|-------|
| Parameter                                                                                                                          | Symbol   | Min                                   | Max         | Min                                   | Max         | Units | Notes |
| Reset Timing                                                                                                                       |          |                                       |             |                                       |             |       |       |
| Exit Reset from CKE HIGH to a valid command                                                                                        | tXPR     | max(5ns<br>CK,<br>tRFC(mi<br>n)+10ns) | -           | max(5ns<br>CK,<br>tRFC(mi<br>n)+10ns) | 1           |       |       |
| Self Refresh Timings                                                                                                               |          |                                       |             |                                       |             |       |       |
| Exit Self Refresh to commands not requiring a locked DLL                                                                           | tXS      | max(5ns<br>CK,<br>tRFC(mi<br>n)+10ns) | -           | max(5ns<br>CK,<br>tRFC(mi<br>n)+10ns) | -           |       |       |
| Exit Self Refresh to com-mands requiring a locked DLL                                                                              | tXSDLL   | tDLLK(mi<br>n)                        | -           | tDLLK(mi<br>n)                        | 1           | nCK   |       |
| Minimum CKE low width for Self Refresh entry to exit timing                                                                        | tCKESR   | tCKE(min                              | )+1nCK      | tCKE(min                              | )+1nCK      |       |       |
| Valid Clock Requirement after Self<br>Refresh Entry (SRE) or Power-Down Entry<br>(PDE)                                             | tCKSRE   | max(5ns<br>CK,<br>10ns)               | -           | max(5ns<br>CK,<br>10ns)               | -           |       |       |
| Valid Clock Requirement before Self<br>Refresh Exit (SRX) or Power-Down Exit<br>(PDX) or Reset Exit                                | tCKSRX   | max(5ns<br>CK,<br>10ns)               | -           | max(5ns<br>CK,<br>10ns)               | -           |       |       |
| Power Down Timings                                                                                                                 |          |                                       |             |                                       |             |       |       |
| Exit Power Down with DLL on to any valid command; Exit Precharge Power Down with DLL frozen to commands not requiring a locked DLL | tXP      | 7                                     | -           | 7                                     | -           |       |       |
| Exit Precharge Power Down with DLL frozen to commands requiring a locked DLL                                                       | tXPDLL   | MAX(10n<br>CK,24ns)                   | -           | MAX(10n<br>CK,24ns)                   | -           |       | 2     |
| CKE minimum pulse width                                                                                                            | tCKE     | 4                                     | -           | 5                                     | -           |       |       |
| Command pass disable delay                                                                                                         | tCPDED   | 1                                     | -           | 1                                     | -           | nCK   |       |
| Power Down Entry to Exit Timing                                                                                                    | tPD      | tCKE(mi<br>n)                         | 9*tRE<br>FI | tCKE(mi<br>n)                         | 9*tRE<br>FI |       | 15    |
| Timing of ACT command to Power Down entry                                                                                          | tACTPDEN | 1                                     | -           | 1                                     | -           | nCK   |       |
| Timing of PRE or PREA command to Power Down entry                                                                                  | tPRPDEN  | 1                                     | -           | 1                                     | -           | nCK   |       |
| Timing of RD/RDA command to Power Down entry                                                                                       | tRDPDEN  | RL+4+1                                | -           | RL+4+1                                | -           | nCK   |       |



**Note:** The following general notes from page 57 apply to Table : a

|                                                                                           |          | 800M                       | Hz  | 900M                       | Hz  |              |       |
|-------------------------------------------------------------------------------------------|----------|----------------------------|-----|----------------------------|-----|--------------|-------|
| Parameter                                                                                 | Symbol   | Min                        | Max | Min                        | Max | Units        | Notes |
| Timing of WR command to Power Down entry (BL8OTF, BL8MRS, BC4OTF)                         | tWRPDEN  | WL+4+(t<br>WR/<br>tCK(avg) | -   | WL+4+(t<br>WR/<br>tCK(avg) | -   | nCK          | 9     |
| Timing of WRA command to Power Down entry (BL8OTF, BL8MRS, BC4OTF)                        | tWRAPDEN | WL+4+W<br>R+1              | ı   | WL+4+W<br>R+1              | -   | nCK          | 10    |
| Timing of WR command to Power Down entry (BC4MRS)                                         | tWRPDEN  | WL+2+(t<br>WR/<br>tCK(avg) | -   | WL+2+(t<br>WR/<br>tCK(avg) | -   | nCK          | 9     |
| Timing of WRA command to Power Down entry (BC4MRS)                                        | tWRAPDEN | WL+2+W<br>R+1              | -   | WL+2+W<br>R+1              | -   | nCK          | 10    |
| Timing of REF command to Power Down entry                                                 | tREFPDEN | 1                          | -   | 1                          | -   | nCK          | ,     |
| Timing of MRS command to Power Down entry                                                 | tMRSPDEN | tMOD(mi<br>n)              | ı   | tMOD(mi<br>n)              | -   |              |       |
| ODT Timings                                                                               |          |                            |     |                            |     |              |       |
| ODT high time without write command or with write command and BC4                         | ODTH4    | 4                          | -   | 4                          | -   | nCK          |       |
| ODT high time with Write command and BL8                                                  | ODTH8    | 6                          | -   | 6                          | -   | nCK          |       |
| Asynchronous RTT turn-on delay (Power-Down with DLL frozen)                               | tAONPD   | 1                          | 9   | 1                          | 9   | ns           |       |
| Asynchronous RTT turn-off delay (Power-Down with DLL frozen)                              | tAOFPD   | 1                          | 9   | 1                          | 9   | ns           |       |
| RTT turn-on                                                                               | tAON     | -225                       | 225 | -200                       | 200 | ps           | 7, a  |
| RTT_NOM and RTT_WR turn-off time from ODTLoff reference                                   | tAOF     | 0.3                        | 0.7 | 0.3                        | 0.7 | tCK<br>(avg) | 8, a  |
| RTT dynamic change skew                                                                   | tADC     | 0.3                        | 0.7 | 0.3                        | 0.7 | tCK<br>(avg) | а     |
| Write Leveling Timings                                                                    |          |                            |     |                            |     |              |       |
| First DQS/DQS# rising edge after write leveling mode is programmed                        | tWLMRD   | 40                         | 1   | 40                         | -   | nCK          | 3     |
| DQS/DQS# delay after write leveling mode is programmed                                    | tWLDQSEN | 25                         | -   | 25                         | -   | nCK          | 3     |
| Write leveling setup time from rising CK,<br>CK# crossing to rising DQS, DQS#<br>crossing | tWLS     | 180                        | -   | 170                        | -   | ps           |       |
| Write leveling hold time from rising DQS, DQS# crossing to rising CK, CK# crossing        | tWLH     | 180                        | -   | 170                        | -   | ps           |       |
| Write leveling output delay                                                               | tWLO     | 0.9                        | -   | 0.9                        | -   | ns           |       |
| Write leveling output error                                                               | tWLOE    | 0.2                        | -   | 0.2                        | -   | ns           |       |



#### 0.1 Jitter Notes

Specific Note a

When the device is operated with input clock jitter, this parameter needs to be derated by the actual tERR (mper), act of the input clock, where 2 <= m <=12.(output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR-800 SDRAM has tERR (mper), act, min = -172 ps and tERR (mper), act, max =+ 193 ps, then t DQSCK, min (derated) = tDQSCK, min - tERR (mper), act, max = -400 ps - 193 ps = -593 ps and tDQSCK, max (derated) = tDQSCK, max - tERR (mper), act, min = 400 ps + 172 ps = +572 ps. Similarly, tLZ (DQ) for DDR3-800 derates to tLZ (DQ), min (derated) = -800 ps - 193 ps = -993 ps and tLZ (DQ), max (derated) = 400 ps + 172 ps = +572 ps. (Caution on the min/max usage!) Note that tERR (mper), act, min is the minimum measured value of tERR (nper) where 2 <= n <=12, and tERR (mper), act, max is the maximum measured value of tERR (nper) where 2 <= n <= 12

Specific Note b

When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT (per), act of the input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR3-800 SDRAM has tCK (avg), act = 2500 ps, tJIT (per), act, min = -72 ps and tJIT (per), act, max = +93 ps, then tRPRE, min (derated) = tRPRE, min + tJIT (per), act, min = 0.9 x tCK (avg), act + tJIT (per), act, min (derated) = tRPRE, min + tJIT (per), act, min = 0.9 x tCK (avg), act + tJIT (per), act, min = 0.9 x 2500 ps - 72 ps = + 2178 ps. Similarly, tQH, min (derated) = tQH, min + tJIT (per), act, min = 0.38 x 2500 ps - 72 ps = + 878 ps. (Caution on the min/max usage!)

Specific Note c

These parameters are measured from <u>a</u> data strobe signal (DQS(L/U), DQS(L/U)) crossing to its respective clock signal (CK,  $\overline{\text{CK}}$ ) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tJIT (per), tJIT (cc), etc.), as these are relative to the clock signal crossing. That is, these parameters should be met whether clock jitter is present or not.

Specific Note d

These parameters are measured from a data signal (DM(L/U),  $\underline{DQ(L/U)0}$ , DQ(L/U)1, etc.) transition edge to its respective data strobe signal (DQS(L/U),  $\underline{DQS(L/U)}$ ) crossing.

Specific Note e

For these parameters, the DDR3 SDRAM device supports tnPARAM [nCK] = RU  $\{tPARAM [ns] / tCK (avg) [ns]\}$ , which is in clock cycles, assuming all input clock jitter specifications are satisfied. For example, the device will support tnRP = RU  $\{tRP / tCK (avg)\}$ , which is in clock cycles, if all input clock jitter specifications are met. This means: For DDR3-800 6-6-6, of which tRP = 15ns, the device will support  $tnRP = RU \{tRP / tCK (avg)\} = 6$ , as long as the input clock jitter specifications are met, i.e. Precharge command at Tm and Active command at Tm+6 is valid even if (Tm+6 - Tm) is less than 15ns due to input clock jitter.

Specific Note f

These parameters are specified per their average values, however it is understood that the following relationship between the average timing and the absolute instantaneous timing holds at all times. (Min and max of SPEC values are to be used for calculations in Table .



### **Timing Parameter Notes**

- 1. Actual value dependant upon measurement level definitions which are TBD.
- 2. Commands requiring a locked DLL are: READ (and RAP) and synchronous ODT commands.
- 3. The max values are system dependent.
- 4. WR as programmed in mode register.
- 5. Value must be rounded-up to next higher integer value.
- 6. There is no maximum cycle time limit besides the need to satisfy the refresh interval, tREFI.
- 7. tWR is defined in ns, for calculation of tWRPDEN it is necessary to round up tWR / tCK to the next integer.
- 8. WR in clock cycles as programmed in MR0.
- 9. The maximum postamble is bound by tHZDQS (max)
- 10. Output timing deratings are relative to the SDRAM input clock. When the device is operated with input clock jitter, this parameter needs to be derated by t.b.d.
- 11. Value is only valid for RON34
- 12. Single ended signal parameter. Refer to chapter <t.b.d.> for definition and measurement method.
- 13. tREFI depends on TOPER
- 14. tIS (base) and tIH (base) values are for 1V/ns CMD/ADD single-ended slew rate and 2V/ns CK,  $\overline{\text{CK}}$  differential slew rate. Note for DQ and DM signals, VREF(DC) = VRefDQ (DC). For input only pins except  $\overline{\text{RESET}}$ , VRef (DC) = VRefCA (DC). See "Address / Command Setup, Hold and Derating" on page 63.
- 15. tDS (base) and tDH (base) values are for 1V/ns DQ single-ended slew rate and 2V/ns DQS, DQS differential slew rate.

  Note for DQ and DM signals, VREF(DC) = VRefDQ (DC). For input only pins except RESET, VRef (DC) = VRefCA (DC).

  See "Data Setup, Hold and Slew Rate Derating" on page 86..
- 16. Start of internal write transaction is definited as follows:
  - For BL8 (fixed by MRS and on- the-fly): Rising clock edge 4 clock cycles after WL.
  - For BC4 (on- the- fly): Rising clock edge 4 clock cycles after WL.
  - For BC4 (fixed by MRS): Rising clock edge 2 clock cycles after WL.
- 17. The maximum preamble is bound by tLZDQS (min)
- 18. CKE is allowed to be registered low while operations such as row activation, precharge, autoprecharge or refresh are in progress, but power-down IDD spec will not be applied until finishing those operations.
- 19. Although CKE is allowed to be registered LOW after a REFRESH command once tREFPDEN (min) is satisfied, there are cases where additional time such as tXPDLL (min) is also required.
- 20. Defined between end of MPR read burst and MRS which reloads MPR or disables MPR function.
- 21. One ZQCS command can effectively correct a minimum of 0.5% (ZQCorrection) of RON and RTT impedance error within 64 nCK for all speed bins assuming the maximum sensitivities specified in the 'Output Driver Voltage and Temperature Sensitivity' and 'ODT Voltage and Temperature Sensitivity' tables. The appropriate interval between ZQCS commands can be determined from these tables and other application specific parameters. One method for calculating the interval between ZQCS commands, given the temperature (Tdrifrate) and voltage (Vdriftrate) drift rates that the SDRAM is subject to in the application, is illustrated. The interval could be defined by the following formula.



# ZQCorrection (Tsens x Tdriftrate)+( VSens x Vdriftrate)

where TSens = max (dRTTdT, dRONdTM) and VSens = max (dRTTdV, dRONdVM) define the SDRAM temperature and voltage sensitivities. For example, if TSens = 1.5% /  $^{\circ}$ C, VSens = 0.15% / mV, Tdriftrate = 1  $^{\circ}$ C / sec and Vdriftrate = 15 mV / sec, then the interval between ZQCS commands is calculated as:

$$\frac{0.5}{(1.5 \times 1) + (0.15 \times 15)} = 0.133 = 128 ms$$

- 22. n = from 13 cycles to 50 cycles.
- 23. tCH (abs) is the absolute instantaneous clock high pulse width, as measured from one rising edge to the following fall ing edge.
- 24. tCL (abs) is the absolute instantaneous clock low pulse width, as measured from one falling edge to the following ris ing edge.
- 25. The tIS (base) AC150 specifications are adjusted from the tIS (base) specification by adding an additional 100 ps of derating to accommodate for the lower alternate threshold of 150 mV and another 25 ps to account for the earlier reference point [(175 mV 150 mV) / 1 V/ns].

### Address / Command Setup, Hold and Derating

For all input signals the total tIS (setup time) and tIH (hold time) required is calculated by adding the data sheet tIS (base) and tIH (base) value (see Table 11) to the  $\Delta$ tIS and  $\Delta$ tIH derating value (see Table 12) respectively. Example: tIS (total setup time) = tIS (base) +  $\Delta$ tIS

Setup (tIS) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of  $V_{REF(dc)}$  and the first crossing of  $V_{IH(ac)}$ min. Setup (tIS) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of  $V_{REF(dc)}$  and the first crossing of Vil (ac) max. If the actual signal is always earlier than the nominal slew rate line between shaded ' $V_{REF(dc)}$  to ac region', use nominal slew rate for derating value (see Figure 4). If the actual signal is later than the nominal slew rate line anywhere between shaded ' $V_{REF(dc)}$  to ac region', the slew rate of a tangent line to the actual signal from the ac level to dc level is used for derating value (see Figure 6).

Hold (tIH) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of Vil (dc) max and the first crossing of  $V_{REF(dc)}$ . Hold (tIH) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of Vih (dc) min and the first crossing of  $V_{REF(dc)}$ . If the actual signal is always later than the nominal slew rate line between shaded 'dc to  $V_{REF(dc)}$  region', use nominal slew rate for derating value (see Figure 5). If the actual signal is earlier than the nominal slew rate line anywhere between shaded 'dc to  $V_{REF(dc)}$  region', the slew rate of a tangent line to the actual signal from the dc level to  $V_{REF(dc)}$  level is used for derating value (see Figure 6).

For a valid transition the input signal has to remain above/below V<sub>IH/IL(ac)</sub> for some time t<sub>VAC</sub> (see Table 14).



Although for slow slew rates the total setup time might be negative (i.e. a valid input signal will not have reached  $V_{IH/IL(ac)}$  at the time of the rising clock transition) a valid input signal is still required to complete the transition and reach  $V_{IH/IL(ac)}$ . For slew rates in between the values listed in Table 12, the derating values may obtained by linear interpolation.

These values are typically not subject to production test. They are verified by design and characterization.

Table 11 - ADD/CMD Setup and Hold Base-Values for 1V/ns

| unit [ps]      | 700MHz   | 800MHz   | 900MHz   | reference               |
|----------------|----------|----------|----------|-------------------------|
| tIS (base)     | 65       | 45       | 35       | $V_{\mathrm{IH/L(ac)}}$ |
| tIH (base)     | 140      | 120      | 110      | V <sub>IH/L(dc)</sub>   |
| tIH(base)AC150 | 65 + 125 | 45 + 125 | 35 + 125 | V <sub>IH/L(dc)</sub>   |

Note: - (ac/dc referenced for 1V/ns DQ-slew rate and 2 V/ns DQS slew rate)

- The tIS (base) AC150 specifications are adjusted from the tIS (base) specification by adding an additional 100 ps of derating to accommodate for the lower alternate threshold of 150 mV and another 25 ps to account for the ear lier reference point [(175 mV - 150 mV) / 1 V/ns]

Table 12 - Derating values DDR3-1066/1333/1600 tIS/tIH - ac/dc based

|                   | $\Delta$ tlS, $\Delta$ tlH derating in [ps] AC/DC based AC175 Threshold -> VIH (ac) = VREF (dc) + 175mV, VIL (ac) = VREF (dc) - 175mV |      |                              |      |      |      |      |      |      |      |      |      |      |      |          |      |      |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------|------|------|------|------|------|------|------|------|------|------|------|----------|------|------|
|                   |                                                                                                                                       |      | CK,CK Differential Slew Rate |      |      |      |      |      |      |      |      |      |      |      |          |      |      |
| 4.0 V/ns 3.0 V/ns |                                                                                                                                       |      |                              | V/ns | 2.0  | V/ns | 1.8  | V/ns | 1.6  | V/ns | 1.4  | V/ns | 1.2  | V/ns | 1.0 V/ns |      |      |
|                   |                                                                                                                                       | ∆tIS | ∆tlH                         | ∆tIS | ∆tlH | ∆tIS | ∆tlH | ∆tIS | ΔtIH | ∆tIS | ∆tlH | ∆tIS | ΔtIH | ∆tIS | ∆tlH     | ∆tIS | ∆tIH |
|                   | 2.0                                                                                                                                   | 88   | 50                           | 88   | 50   | 88   | 50   | 96   | 58   | 104  | 66   | 112  | 74   | 120  | 84       | 128  | 100  |
|                   | 1.5                                                                                                                                   | 59   | 34                           | 59   | 34   | 59   | 34   | 67   | 42   | 75   | 50   | 83   | 58   | 91   | 68       | 99   | 84   |
| CMD               | 1.0                                                                                                                                   | 0    | 0                            | 0    | 0    | 0    | 0    | 8    | 8    | 16   | 16   | 24   | 24   | 32   | 34       | 40   | 50   |
| 1                 | 0.9                                                                                                                                   | -2   | -4                           | -2   | -4   | -2   | -4   | 6    | 4    | 14   | 12   | 22   | 20   | 30   | 30       | 38   | 46   |
| ADD<br>Slew       | 8.0                                                                                                                                   | -6   | -10                          | -6   | -10  | -6   | -10  | 2    | -2   | 10   | 6    | 18   | 14   | 26   | 24       | 34   | 40   |
| rate<br>V/ns      | 0.7                                                                                                                                   | -11  | -16                          | -11  | -16  | -11  | -16  | -3   | -8   | 5    | 0    | 13   | 8    | 21   | 18       | 29   | 34   |
| V/113             | 0.6                                                                                                                                   | -17  | -26                          | -17  | -26  | -17  | -26  | -9   | -18  | -1   | -10  | 7    | -2   | 15   | 8        | 23   | 24   |
|                   | 0.5                                                                                                                                   | -35  | -40                          | -35  | -40  | -35  | -40  | -27  | -32  | -19  | -24  | -11  | -16  | -2   | -6       | 5    | 10   |
|                   | 0.4                                                                                                                                   | -62  | -60                          | -62  | -60  | -62  | -60  | -54  | -52  | -46  | -44  | -38  | -36  | -30  | -26      | -22  | -10  |



Table 3 -Derating values tIS/tIH - ac/dc based

|              | $\Delta$ tlS, $\Delta$ tlH derating in [ps] AC/DC based Alternate AC150 Threshold -> VIH(ac) = VREF(dc) + 150mV, VIL(ac)=VREF(dc) - 150mV |       |      |       |      |      |      |              |         |         |        |      |      |      |      |      |      |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|------|------|--------------|---------|---------|--------|------|------|------|------|------|------|
|              |                                                                                                                                           |       |      |       |      |      | СК   | ,CK# [       | Differe | ntial S | lew Ra | ate  |      |      |      |      |      |
|              |                                                                                                                                           | 4.0 \ | V/ns | 3.0 \ | V/ns | 2.0  | V/ns | 1.8 V/ns 1.6 |         |         | V/ns   | 1.4  | V/ns | 1.2  | V/ns | 1.0  | V/ns |
|              |                                                                                                                                           | ∆tIS  | ∆tlH | ∆tIS  | ΔtIH | ∆tIS | ΔtIH | ∆tIS         | ∆tlH    | ∆tIS    | ∆tlH   | ∆tIS | ∆tlH | ∆tIS | ∆tlH | ∆tIS | ΔtIH |
|              | 2.0                                                                                                                                       | 75    | 50   | 75    | 50   | 75   | 50   | 83           | 58      | 91      | 66     | 99   | 74   | 107  | 84   | 115  | 100  |
|              | 1.5                                                                                                                                       | 50    | 34   | 50    | 34   | 50   | 34   | 58           | 42      | 66      | 50     | 74   | 58   | 82   | 68   | 90   | 84   |
| CMD          | 1.0                                                                                                                                       | 0     | 0    | 0     | 0    | 0    | 0    | 8            | 8       | 16      | 16     | 24   | 24   | 32   | 34   | 40   | 50   |
| 1            | 0.9                                                                                                                                       | 0     | -4   | 0     | -4   | 0    | -4   | 8            | 4       | 16      | 12     | 24   | 20   | 32   | 30   | 40   | 46   |
| ADD          | 8.0                                                                                                                                       | 0     | -10  | 0     | -10  | 0    | -10  | 8            | -2      | 16      | 6      | 24   | 14   | 32   | 24   | 40   | 40   |
| rate<br>V/ns | 0.7                                                                                                                                       | 0     | -16  | 0     | -16  | 0    | -16  | 8            | -8      | 16      | 0      | 24   | 8    | 32   | 18   | 40   | 34   |
| W/113        | 0.6                                                                                                                                       | -1    | -26  | -1    | -26  | -1   | -26  | 7            | -18     | 15      | -10    | 23   | -2   | 31   | 8    | 39   | 24   |
|              | 0.5                                                                                                                                       | -10   | -40  | -10   | -40  | -10  | -40  | -2           | -32     | 6       | -24    | 14   | -16  | 22   | -6   | 30   | 10   |
|              | 0.4                                                                                                                                       | -25   | -60  | -25   | -60  | -25  | -60  | -17          | -52     | -9      | -44    | -1   | -36  | 7    | -26  | 15   | -10  |

Table 4 - Required time  $t_{VAC}$  above VIH(ac) {below VIL(ac)} for valid transition

| Slew Rate<br>[V/ns] | t <sub>VAC</sub> @ 17 | 75 mV [ps] | t <sub>VAC</sub> @ 150 mV [ps] |     |  |  |  |
|---------------------|-----------------------|------------|--------------------------------|-----|--|--|--|
|                     | min                   | max        | min                            | max |  |  |  |
| > 2.0               | 75                    | -          | 175                            | -   |  |  |  |
| 2.0                 | 57                    | -          | 170                            | -   |  |  |  |
| 1.5                 | 50                    | -          | 167                            | -   |  |  |  |
| 1.0                 | 38                    | -          | 163                            | -   |  |  |  |
| 0.9                 | 34                    | -          | 162                            | -   |  |  |  |
| 0.8                 | 29                    | -          | 161                            | -   |  |  |  |
| 0.7                 | 22                    | -          | 159                            | -   |  |  |  |
| 0.6                 | 13                    | -          | 155                            | -   |  |  |  |
| 0.5                 | 0                     | -          | 150                            | -   |  |  |  |
| < 0.5               | 0                     | -          | 150                            | -   |  |  |  |





Figure 1 — Illustration of nominal slew rate and  $t_{VAC}$  for setup time  $t_{DS}$  (for DQ with respect to strobe) and  $t_{IS}$  (for ADD/CMD with respect to clock).





Figure 2 — Illustration of nominal slew rate for hold time  $t_{DH}$  (for DQ with respect to strobe) and  $t_{IH}$  (for ADD/CMD with respect to clock).





Figure 3 — Illustration of tangent line for setup time  $t_{DS}$  (for DQ with respect to strobe) and  $t_{IS}$  (for ADD/CMD with respect to clock)





Figure 4 — Illustration of tangent line for hold time  $t_{DH}$  (for DQ with respect to strobe) and  $t_{IH}$  (for ADD/CMD with respect to clock)



### **Data Setup, Hold and Slew Rate Derating**

For all input signals the total tDS (setup time) and tDH (hold time) required is calculated by adding the data sheet tDS(base) and tDH(base) value (see Table 1) to the Delta tDS and Delta tDH (see Table 2) derating value respectively. Example: tDS (total setup time) = tDS(base) + Delta tDS.

Setup (tDS) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of  $V_{REF(dc)}$  and the first crossing of  $V_{IH(ac)}$ min. Setup (tDS) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of  $V_{REF(dc)}$  and the first crossing of  $V_{IL(ac)}$ max (see Figure 5). If the actual signal is always earlier than the nominal slew rate line between shaded ' $V_{REF(dc)}$  to ac region', use nominal slew rate for derating value. If the actual signal is later than the nominal slew rate line anywhere between shaded ' $V_{REF(dc)}$  to ac region', the slew rate of a tangent line to the actual signal from the ac level to dc level is used for derating value (see Figure 7).

Hold (tDH) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of  $V_{IL(dc)}$ max and the first crossing of  $V_{REF(dc)}$ . Hold (tDH) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of  $V_{IH(dc)}$ min and the first crossing of  $V_{REF(dc)}$  (see Figure 6). If the actual signal is always later than the nominal slew rate line between shaded 'dc level to  $V_{REF(dc)}$  region', use nominal slew rate for derating value. If the actual signal is earlier than the nominal slew rate line anywhere between shaded 'dc to  $V_{REF(dc)}$  region', the slew rate of a tangent line to the actual signal from the dc level to  $V_{REF(dc)}$  level is used for derating value (see figure 7).

For a valid transition the input signal has to remain above/below  $V_{IH/IL(ac)}$  for some time  $t_{VAC}$  (see Table 3).

Although for slow slew rates the total setup time might be negative (i.e. a valid input signal will not have reached  $V_{IH/IL(ac)}$  at the time of the rising clock transition) a valid input signal is still required to complete the transition and reach  $V_{IH/IL(ac)}$ . For slew rates in between the values listed in the tables the derating values may obtained by linear interpolation.

These values are typically not subject to production test. They are verified by design and characterization.

Table 1 — Data Setup and Hold Base-Values

| Units [ps] | 700MHz | 800MHz | 900MHz | reference             |
|------------|--------|--------|--------|-----------------------|
| tDS(base)  | 30     | 10     | 0      | V <sub>IH/L(ac)</sub> |
| tDH(base)  | 65     | 45     | 35     | V <sub>IH/L(dc)</sub> |

Note: (ac/dc referenced for 1V/ns DQ-slew rate and 2 V/ns DQS-slew rate)



Table 2 — Derating values 500MHz tDS/tDH - ac/dc based

|              | $\Delta$ tDS, $\Delta$ DH derating in [ps] AC/DC based <sup>a</sup> |                            |                                  |      |      |      |      |          |      |          |      |          |      |      |      |      |      |
|--------------|---------------------------------------------------------------------|----------------------------|----------------------------------|------|------|------|------|----------|------|----------|------|----------|------|------|------|------|------|
|              |                                                                     |                            | DQS, DQS# Differential Slew Rate |      |      |      |      |          |      |          |      |          |      |      |      |      |      |
|              |                                                                     | 4.0 V/ns 3.0 V/ns 2.0 V/ns |                                  | 1.8  | V/ns | 1.6  | V/ns | 1.4 V/ns |      | 1.2 V/ns |      | 1.0 V/ns |      |      |      |      |      |
|              |                                                                     | ∆tDS                       | ∆tDH                             | ∆tDS | ∆tDH | ∆tDS | ∆tDH | ∆tDS     | ∆tDH | ∆tDS     | ∆tDH | ∆tDS     | ∆tDH | ∆tDS | ∆tDH | ∆tDS | ∆tDH |
|              | 2.0                                                                 | 88                         | 50                               | 88   | 50   | 88   | 50   | -        | -    | -        | -    | -        | -    | -    | -    | -    | -    |
|              | 1.5                                                                 | 59                         | 34                               | 59   | 34   | 59   | 34   | 67       | 42   | -        | -    | -        | -    | -    | -    | -    | -    |
|              | 1.0                                                                 | 0                          | 0                                | 0    | 0    | 0    | 0    | 8        | 8    | 16       | 16   | -        | -    | -    | -    | -    | -    |
| DQ           | 0.9                                                                 | -                          | -                                | -2   | -4   | -2   | -4   | 6        | 4    | 14       | 12   | 22       | 20   | -    | -    | -    | -    |
| Slew<br>rate | 8.0                                                                 | -                          | -                                | -    | -    | -6   | -10  | 2        | -2   | 10       | 6    | 18       | 14   | 26   | 24   | -    | -    |
| V/ns         | 0.7                                                                 | -                          | -                                | -    | -    | -    | -    | -3       | -8   | 5        | 0    | 13       | 8    | 21   | 18   | 29   | 34   |
|              | 0.6                                                                 | -                          | -                                | -    | -    | -    | -    | -        | -    | -1       | -10  | 7        | -2   | 15   | 8    | 23   | 24   |
|              | 0.5                                                                 | -                          | -                                | -    | -    | -    | -    | -        | -    | -        | -    | -11      | -16  | -2   | -6   | 5    | 10   |
|              | 0.4                                                                 | -                          | -                                | -    | -    | -    | -    | -        | -    | -        | -    | -        | -    | -30  | -26  | -22  | -10  |

a.Cell contents shaded in red are defined as 'not supported'.

Table 3 — Required time  $t_{VAC}$  above VIH(ac) {below VIL(ac)} for valid transition

| Slew Rate [V/ns] | t <sub>VAC</sub> | [ps] |
|------------------|------------------|------|
|                  | min              | max  |
| > 2.0            | 75               | -    |
| 2.0              | 57               | -    |
| 1.5              | 50               | -    |
| 1.0              | 38               | -    |
| 0.9              | 34               | -    |
| 0.8              | 29               | -    |
| 0.7              | 22               | -    |
| 0.6              | 13               | -    |
| 0.5              | 0                | -    |
| < 0.5            | 0                | -    |





Figure 5 — Illustration of nominal slew rate and  $t_{VAC}$  for setup time  $t_{DS}$  (for DQ with respect to strobe) and  $t_{IS}$  (for ADD/CMD with respect to clock).





Figure 6 — Illustration of nominal slew rate for hold time  $t_{DH}$  (for DQ with respect to strobe) and  $t_{IH}$  (for ADD/CMD with respect to clock).





Figure 7 — Illustration of tangent line for setup time  $t_{DS}$  (for DQ with respect to strobe) and  $t_{IS}$  (for ADD/CMD with respect to clock)





Figure 8 — Illustration of tangent line for hold time  $t_{DH}$  (for DQ with respect to strobe) and  $t_{IH}$  (for ADD/CMD with respect to clock)



# 12. Package Dimensions

### 12.1 Package Dimension(x16); 96Ball Fine Pitch Ball Grid Array Outline

