

# **FDMC8200S**

# Dual N-Channel PowerTrench<sup>®</sup> MOSFET 30 V, 10 m $\Omega$ , 20 m $\Omega$

# Features

- Q1: N-Channel
- Max  $r_{DS(on)} = 20 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 6 \text{ A}$
- Max  $r_{DS(on)}$  = 32 m $\Omega$  at V<sub>GS</sub> = 4.5 V, I<sub>D</sub> = 5 A

#### Q2: N-Channel

- Max  $r_{DS(on)}$  = 10 m $\Omega$  at V<sub>GS</sub> = 10 V, I<sub>D</sub> = 8.5 A
- Max  $r_{DS(on)}$  = 13.5 m $\Omega$  at V<sub>GS</sub> = 4.5 V, I<sub>D</sub> = 7.2 A
- RoHS Compliant



# **General Description**

This device includes two specialized N-Channel MOSFETs in a due power33(3mm X 3mm MLP) package. The switch node has been internally connected to enable easy placement and routing of synchronous buck converters. The control MOSFET (Q1) and synchronous MOSFET (Q2) have been designed to provide optimal power efficiency.

# Applications

- Mobile Computing
- Mobile Internet Devices
- General Purpose Point of Load



Power33

# **MOSFET Maximum Ratings** $T_C = 25^{\circ}C$ unless otherwise noted

| Symbol                            | Parameter                                                  |                        |          | Q1                | Q2                | Units    |  |
|-----------------------------------|------------------------------------------------------------|------------------------|----------|-------------------|-------------------|----------|--|
| V <sub>DS</sub>                   | Drain to Source Voltage                                    |                        |          | 30                | 30                | V        |  |
| V <sub>GS</sub>                   | Gate to Source Voltage                                     |                        | (Note 4) | ±20               | ±20               | V        |  |
| I <sub>D</sub>                    | Drain Current -Continuous (Package limited)                | T <sub>C</sub> = 25 °C |          | 18                | 13                |          |  |
|                                   | -Continuous (Silicon limited) $T_C = 25 \text{ °C}$        |                        |          | 23                | 46                | <u>,</u> |  |
|                                   | -Continuous                                                | T <sub>A</sub> = 25 °C |          | 6 <sup>1a</sup>   | 8.5 <sup>1b</sup> | A        |  |
|                                   | -Pulsed                                                    |                        |          | 40                | 27                | 1        |  |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy                              |                        | (Note 3) | 12                | 32                |          |  |
| P <sub>D</sub>                    | Power Dissipation for Single Operation                     | T <sub>A</sub> = 25°C  |          | 1.9 <sup>1a</sup> | 2.5 <sup>1b</sup> | 14/      |  |
|                                   | Power Dissipation for Single Operation $T_A = 25^{\circ}C$ |                        |          | 0.7 <sup>1c</sup> | 1.0 <sup>1d</sup> | W        |  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range           |                        |          | -55 to            | +150              | °C       |  |

# **Thermal Characteristics**

| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient | 65 <sup>1a</sup>  | 50 <sup>1b</sup>  |      |
|-----------------|-----------------------------------------|-------------------|-------------------|------|
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient | 180 <sup>1c</sup> | 125 <sup>1d</sup> | °C/W |
| $R_{\theta JC}$ | Thermal Resistance, Junction to Case    | 7.5               | 4.2               |      |

## Package Marking and Ordering Information

| Γ | Device Marking | Device    | Package  | Reel Size | Tape Width | Quantity   |
|---|----------------|-----------|----------|-----------|------------|------------|
|   | FDMC8200S      | FDMC8200S | Power 33 | 13"       | 12 mm      | 3000 units |

March 2011

| FDMC8200S Dual             |  |
|----------------------------|--|
| <b>Dual N-Channel I</b>    |  |
| l PowerTrench <sup>®</sup> |  |
| MOSFET                     |  |

| Symbol                                 | Parameter                                                   | Test Conditions                                                                                                             | Туре     | Min        | Тур                 | Max                  | Units    |
|----------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------|------------|---------------------|----------------------|----------|
| Off Chara                              | cteristics                                                  |                                                                                                                             |          |            |                     |                      |          |
| BV <sub>DSS</sub>                      | Drain to Source Breakdown Voltage                           | $      I_D = 250 \ \mu\text{A}, \ \text{V}_{GS} = 0 \ \text{V} \\       I_D = 1 \text{mA}, \ \text{V}_{GS} = 0 \ \text{V} $ | Q1<br>Q2 | 30<br>30   |                     |                      | V        |
| ΔΒV <sub>DSS</sub><br>ΔΤ <sub>J</sub>  | Breakdown Voltage Temperature<br>Coefficient                | $I_D = 250 \ \mu$ A, referenced to 25°C<br>$I_D = 1$ mA, referenced to 25°C                                                 | Q1<br>Q2 |            | 14<br>13            |                      | mV/°C    |
| I <sub>DSS</sub>                       | Zero Gate Voltage Drain Current                             | $V_{DS} = 24$ V, $V_{GS} = 0$ V                                                                                             | Q1<br>Q2 |            |                     | 1<br>500             | μA       |
| I <sub>GSS</sub>                       | Gate to Source Leakage Current                              | $V_{GS} = \pm 20$ V, $V_{DS} = 0$ V                                                                                         | Q1<br>Q2 |            |                     | 100<br>100           | nA<br>nA |
| On Chara                               | cteristics                                                  |                                                                                                                             |          |            |                     |                      |          |
| V <sub>GS(th)</sub>                    | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, I_D = 250 \ \mu A$<br>$V_{GS} = V_{DS}, I_D = 1mA$                                                        | Q1<br>Q2 | 1.0<br>1.0 | 2.3<br>2.0          | 3.0<br>3.0           | V        |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D = 250 \mu A$ , referenced to 25°C<br>$I_D = 1mA$ , referenced to 25°C                                                  | Q1<br>Q2 |            | -5<br>-6            |                      | mV/°C    |
|                                        | Static Drain to Source On Resistance                        |                                                                                                                             | Q1       |            | 16<br>24<br>22      | 20<br>32<br>28       | – mΩ     |
| r <sub>DS(on)</sub>                    |                                                             |                                                                                                                             | Q2       |            | 7.8<br>10.3<br>11.4 | 10.0<br>13.5<br>13.1 |          |
| 9 <sub>FS</sub>                        | Forward Transconductance                                    | $V_{DD} = 5 V, I_D = 6 A$<br>$V_{DD} = 5 V, I_D = 8.5 A$                                                                    | Q1<br>Q2 |            | 29<br>43            |                      | S        |
| Dynamic                                | Characteristics                                             |                                                                                                                             |          |            |                     |                      |          |
| C <sub>iss</sub>                       | Input Capacitance                                           |                                                                                                                             | Q1<br>Q2 |            | 495<br>1080         | 660<br>1436          | pF       |
| C <sub>oss</sub>                       | Output Capacitance                                          | V <sub>DS</sub> = 15 V, V <sub>GS</sub> = 0 V, f = 1 MHZ                                                                    | Q1<br>Q2 |            | 145<br>373          | 195<br>495           | pF       |
| C <sub>rss</sub>                       | Reverse Transfer Capacitance                                |                                                                                                                             | Q1<br>Q2 |            | 20<br>35            | 30<br>52             | pF       |
| R <sub>g</sub>                         | Gate Resistance                                             |                                                                                                                             | Q1<br>Q2 | 0.2<br>0.2 | 1.4<br>1.2          | 4.2<br>3.6           | Ω        |
| Switching                              | g Characteristics                                           |                                                                                                                             |          |            |                     |                      |          |
| t <sub>d(on)</sub>                     | Turn-On Delay Time                                          | Q1                                                                                                                          | Q1<br>Q2 |            | 11<br>7.6           | 20<br>15             | ns       |
| t <sub>r</sub>                         | Rise Time                                                   | $V_{\text{DD}}$ = 15 V, I <sub>D</sub> = 1 A,<br>V <sub>GS</sub> = 10 V, R <sub>GEN</sub> = 6 $\Omega$                      | Q1<br>Q2 |            | 3.1<br>1.8          | 10<br>10             | ns       |
| t <sub>d(off)</sub>                    | Turn-Off Delay Time                                         | Q2<br>V <sub>DD</sub> = 15 V, I <sub>D</sub> = 1 A,                                                                         | Q1<br>Q2 |            | 35<br>21            | 56<br>34             | ns       |
| t <sub>f</sub>                         | Fall Time                                                   | $V_{GS} = 10$ V, $R_{GEN} = 6$ $\Omega$                                                                                     | Q1<br>Q2 |            | 1.3<br>8.5          | 10<br>17             | ns       |
| Q <sub>g(TOT)</sub>                    | Total Gate Charge                                           | $V_{GS} = 0 V \text{ to } 10 V$ Q1                                                                                          | Q1<br>Q2 |            | 7.3<br>15.7         | 10<br>22             | nC       |
| Q <sub>g(TOT)</sub>                    | Total Gate Charge                                           | $V_{GS} = 0 V \text{ to } 4.5 V$ $I_D = 6 A$                                                                                | Q1<br>Q2 |            | 3.1<br>7.2          | 4.3<br>10            | nC       |
|                                        | +                                                           | +                                                                                                                           | 04       |            | 4.0                 |                      | 1        |

Gate to Source Charge

Gate to Drain "Miller" Charge

 $\mathsf{Q}_\mathsf{gs}$ 

 $\mathsf{Q}_{\mathsf{gd}}$ 

nC

nC

Q1

Q2

Q1

Q2

Q2 V<sub>DD</sub> = 15 V I<sub>D</sub> = 8.5 A 1.8

3

1

1.9

| Min     | Тур                     | Max                           | Units    |
|---------|-------------------------|-------------------------------|----------|
|         |                         |                               |          |
|         | 0.8                     | 1.2                           |          |
|         | 0.8                     | 1.2                           | V        |
|         | 0.6                     | 0.8                           |          |
|         | 13                      | 24                            | 20       |
|         | 20                      | 32                            | ns       |
|         | 2.3                     | 10                            | nC       |
|         | 15                      | 24                            | nc       |
| d by de | esign while             | R <sub>θ<b>CA</b> is de</sub> | termined |
|         | mounted or<br>2 oz copp |                               |          |



**Drain-Source Diode Characteristics**  $V_{GS} = 0 V, I_S = 6 A$ (Note 2) Q1  $V_{GS} = 0 V, I_{S} = 8.5 A$ Source-Drain Diode Forward Voltage (Note 2) Q2  $V_{GS} = 0 V, I_{S} = 1.3 A$ (Note 2) Q2 Q1 Q1 **Reverse Recovery Time**  $I_F = 6$  A, di/dt = 100 A/s Q2 Q2 Q1 **Reverse Recovery Charge** I<sub>F</sub> = 8.5 A, di/dt = 300 A/s Q2

Electrical Characteristics T<sub>J</sub> = 25°C unless otherwise noted

Parameter

Notes:

V<sub>SD</sub>

t<sub>rr</sub>

Q<sub>rr</sub>

Symbol

R<sub>θJA</sub> is determined with the device mounted on a 1in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material. R<sub>θJC</sub> is guarant by the user's board design.

**Test Conditions** 

Type

b.50 °

a 1



c. 180 °C/W when mounted on a minimum pad of 2 oz copper

a.65 °C/W when mounted on

a 1 in2 pad of 2 oz copper



000

d. 125 °C/W when mounted on a minimum pad of 2 oz copper

2. Pulse Test: Pulse Width < 300  $\ \mu s,$  Duty cycle < 2.0%.

3.Starting Q1: T = 25 °C, L = 1 mH, I = 5 A, Vgs = 10V, Vdd = 27V, 100% test at L = 3 mH, I = 4 A; Q2: T = 25°C, L = 1 mH, I = 8 A, Vgs = 10V, Vdd = 27V, 100% test at L = 3 mH, I = 3.2 A.

4. As an N-ch device, the negative Vgs rating is for low duty cycle pulse ocurrence only. No continuous rating is implied.



#### ©2011 Fairchild Semiconductor Corporation FDMC8200S Rev.C4

www.fairchildsemi.com









©2011 Fairchild Semiconductor Corporation FDMC8200S Rev.C4





#### ©2011 Fairchild Semiconductor Corporation FDMC8200S Rev.C4



# Typical Characteristics (continued)

## SyncFET Schottky body diode Characteristics

Fairchild's SyncFET process embeds a Schottky diode in parallel with PowerTrench MOSFET. This diode exhibits similar characteristics to a discrete external Schottky diode in parallel with a MOSFET. Figure 14 shows the reverses recovery characteristic of the FDMC8200S.

Schottky barrier diodes exhibit significant leakage at high temperature and high reverse voltage. This will increase the power in the device.



Figure 27. FDMC8200S SyncFET body diode reverse recovery characteristic









#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used here in:

- Life support devices or systems are devices or systems which, (a) are 1. intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.Fairchildsemi.com, under Sales Support. Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their

parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handing and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS Definition of Terms

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild<br>Semiconductor. The datasheet is for reference information only.                                                 |

DMC8200S Dual N-Channel PowerTrench<sup>®</sup> MOSFE