

# Low Noise, Linear Hall Effect Sensor ICs with Analog Output

#### **Features and Benefits**

- Temperature-stable quiescent output voltage and sensitivity
- Output voltage proportional to magnetic flux density
- Low-noise output increases accuracy
- Precise recoverability after temperature cycling
- Ratiometric rail-to-rail output
- Wide ambient temperature range: -40°C to 150°C
- Immune to mechanical stress
- Solid-state reliability
- Enhanced EMC performance for stringent automotive applications

### **Packages**

3-pin ultramini SIP 1.5 mm × 4 mm × 3 mm (suffix UA) 3-pin SOT23-W 2 mm × 3 mm × 1 mm (suffix LH)



### **Description**

New applications for linear output Hall-effect devices, such as displacement, angular position, and current measurement, require high accuracy in conjunction with small package size. The Allegro® A1324, A1325, and A1326 linear Hall-effect sensor ICs are designed specifically to achieve both goals. This temperature-stable device is available in a miniature surface mount package (SOT23W) and an ultra-mini through-hole single in-line package.

These ratiometric Hall effect sensor ICs provide a voltage output that is proportional to the applied magnetic field. They feature a quiescent voltage output of 50% of the supply voltage. The A1324/25/26 feature factory programmed sensitivities of 5.0 mV/G, 3.125 mV/G, and 2.5 mV/G, respectively.

The features of these linear devices make them ideal for use in automotive and industrial applications requiring high accuracy, and are guaranteed through an extended temperature range, –40°C to 150°C.

Each BiCMOS monolithic circuit integrates a Hall element, temperature-compensating circuitry to reduce the intrinsic sensitivity drift of the Hall element, a small-signal high-gain amplifier, a clamped low-impedance output stage, and a proprietary dynamic offset cancellation technique.

These devices are available in a 3-pin ultra-mini SIP package (UA), and a 3-pin surface mount SOT-23 style package (LH). Both are lead (Pb) free, with 100% matte tin leadframe plating.

### **Functional Block Diagram**



### A1324, A1325, and A1326

# Linear Hall Effect Sensor ICs with Analog Output

#### **Selection Guide**

| Part Number             | Packing <sup>1</sup>                               | Package                                | Sensitivity (Typ.)<br>(mV/G) |  |
|-------------------------|----------------------------------------------------|----------------------------------------|------------------------------|--|
| A1324LLHLX-T            | 10 000 pieces per reel                             | 3-pin SOT-23W surface mount            | F 000                        |  |
| A1324LUA-T <sup>2</sup> | 500 pieces per bag                                 | 3-pin ultramini SIP through hole mount | 5.000                        |  |
| A1325LLHLX-T            | 10 000 pieces per reel 3-pin SOT-23W surface mount |                                        | 3.125                        |  |
| A1325LUA-T <sup>2</sup> | 500 pieces per bag                                 | 3-pin ultramini SIP through hole mount | 5.125                        |  |
| A1326LLHLX-T            | 10 000 pieces per reel                             | 3-pin SOT-23W surface mount            | 2.500                        |  |
| A1326LUA-T <sup>2</sup> | 500 pieces per bag                                 | 3-pin ultramini SIP through hole mount | 2.300                        |  |



### **Absolute Maximum Ratings**

| Characteristic                                    | Symbol            | Notes               | Rating     | Unit |
|---------------------------------------------------|-------------------|---------------------|------------|------|
| Forward Supply Voltage                            | V <sub>CC</sub>   |                     | 8          | V    |
| Reverse Supply Voltage                            | V <sub>RCC</sub>  |                     | -0.1       | V    |
| Forward Output Voltage                            | V <sub>OUT</sub>  |                     | 15         | V    |
| Reverse Output Voltage                            | V <sub>ROUT</sub> |                     | -0.1       | V    |
| Output Source Current I <sub>OUT(SOURCE)</sub>    |                   | VOUT to GND         | 2          | mA   |
| Output Sink Current I <sub>OUT(SINK)</sub>        |                   | VCC to VOUT         | 10         | mA   |
| Operating Ambient Temperature                     | T <sub>A</sub>    | L temperature range | -40 to 150 | °C   |
| Maximum Junction Temperature T <sub>J</sub> (max) |                   |                     | 165        | °C   |
| Storage Temperature T <sub>stg</sub>              |                   |                     | -65 to 170 | °C   |

#### Thermal Characteristics may require derating at maximum conditions, see application information

| Characteristic             | Symbol Test Conditions* |                                                                                                            | Value | Unit |
|----------------------------|-------------------------|------------------------------------------------------------------------------------------------------------|-------|------|
| Package Thermal Resistance |                         | Package LH, on 4-layer PCB with copper limited to solder pads                                              |       | °C/W |
|                            | $\kappa_{	heta JA}$     | Package LH, on 2-layer PCB with 0.463 in. <sup>2</sup> of copper area each side, connected by thermal vias | 110   | °C/W |
|                            |                         | Package UA, on 1-layer PCB with copper limited to solder pads                                              | 165   | °C/W |

<sup>\*</sup>Additional thermal information available on the Allegro website

### **Pin-out Diagrams**



LH Package



**UA** Package

#### **Terminal List Table**

| Name | Nun | nber | Function                                             |
|------|-----|------|------------------------------------------------------|
| Name | LH  | UA   | Function                                             |
| VCC  | 1   | 1    | Input power supply; tie to GND with bypass capacitor |
| VOUT | 2   | 3    | Output signal; also used for programming             |
| GND  | 3   | 2    | Ground                                               |



<sup>&</sup>lt;sup>1</sup>Contact Allegro<sup>®</sup> for additional packing options.

<sup>&</sup>lt;sup>2</sup>Contact factory for availability.

# A1324, A1325, and A1326

# Linear Hall Effect Sensor ICs with Analog Output

**OPERATING CHARACTERISTICS** Valid throughout  $T_A$  range,  $C_{BYPASS}$  = 0.1  $\mu$ F,  $V_{CC}$  = 5 V; unless otherwise noted

| Characteristics                      | Symbol                    | Test Conditions                                                                       | Min.  | Тур.  | Max.  | Unit1               |
|--------------------------------------|---------------------------|---------------------------------------------------------------------------------------|-------|-------|-------|---------------------|
| Electrical Characteristics           |                           |                                                                                       | •     |       |       | 1                   |
| Supply Voltage                       | V <sub>CC</sub>           |                                                                                       | 4.5   | 5.0   | 5.5   | V                   |
| Supply Current                       | I <sub>CC</sub>           | No load on VOUT                                                                       | _     | 6.9   | 9     | mA                  |
| Power-On Time <sup>2</sup>           | t <sub>PO</sub>           | T <sub>A</sub> = 25°C, C <sub>L</sub> (PROBE) = 10 pF                                 | _     | 32    | _     | μs                  |
| Supply Zener Clamp Voltage           | V <sub>Z</sub>            | T <sub>A</sub> = 25°C, I <sub>CC</sub> = 12 mA                                        | 6     | 8.3   | _     | V                   |
| Internal Bandwidth                   | BWi                       | Small signal, –3 dB                                                                   | _     | 17    | _     | kHz                 |
| Chopping Frequency <sup>3</sup>      | f <sub>C</sub>            | T <sub>A</sub> = 25°C                                                                 | _     | 400   | _     | kHz                 |
| Output Characteristics               |                           |                                                                                       | •     |       |       |                     |
| Quiescent Voltage Output             | V <sub>OUT(Q)</sub>       | B = 0 G, T <sub>A</sub> = 25°C                                                        | 2.425 | 2.500 | 2.575 | V                   |
|                                      |                           | A1324, T <sub>A</sub> = 25°C, C <sub>BYPASS</sub> = 0.1 μF                            | _     | 7.0   | _     | mV <sub>(p-p)</sub> |
| Output Referred Noise                | V <sub>N</sub>            | A1325, T <sub>A</sub> = 25°C, C <sub>BYPASS</sub> = 0.1 μF                            | _     | 4.4   | _     | mV <sub>(p-p)</sub> |
|                                      |                           | A1326, T <sub>A</sub> = 25°C, C <sub>BYPASS</sub> = 0.1 μF                            | _     | 3.5   | _     | mV <sub>(p-p)</sub> |
| Input Referred RMS Noise Density     | V <sub>NRMS</sub>         | $T_A = 25$ °C, $C_{BYPASS} =$ open, no load on VOUT, $f << BW_i$                      | _     | 1.3   | _     | mG/√Hz              |
| DC Output Resistance                 | R <sub>OUT</sub>          |                                                                                       | _     | < 1   | _     | Ω                   |
| Output Land Desistance               | R <sub>L</sub>            | VOUT to VCC                                                                           | 4.7   | _     | _     | kΩ                  |
| Output Load Resistance               |                           | VOUT to GND                                                                           | 4.7   | _     | _     | kΩ                  |
| Output Load Capacitance              | C <sub>L</sub>            | VOUT to GND                                                                           | _     | _     | 10    | nF                  |
| Output Caturation Valtage            | V <sub>OUT(sat)HIGH</sub> | $R_{PULLDOWN} = 4.7 \text{ k}\Omega, V_{CC} = 5 \text{ V}$                            | 4.7   | _     | _     | V                   |
| Output Saturation Voltage            | V <sub>OUT(sat)LOW</sub>  | $R_{PULLUP} = 4.7 \text{ k}\Omega, V_{CC} = 5 \text{ V}$                              | _     | _     | 0.30  | V                   |
| Magnetic Characteristics             |                           |                                                                                       |       |       |       |                     |
|                                      | Sens                      | A1324, T <sub>A</sub> = 25°C                                                          | 4.750 | 5.000 | 5.250 | mV/G                |
| Sensitivity                          |                           | A1325, T <sub>A</sub> = 25°C                                                          | 2.969 | 3.125 | 3.281 | mV/G                |
|                                      |                           | A1326, T <sub>A</sub> = 25°C                                                          | 2.375 | 2.500 | 2.625 | mV/G                |
|                                      | TC <sub>Sens</sub>        | LH package; programmed at T <sub>A</sub> = 150°C, calculated relative to Sens at 25°C | _     | 0     | _     | %/°C                |
| Sensitivity Temperature Coefficient  |                           | UA package; programmed at T <sub>A</sub> = 150°C, calculated relative to Sens at 25°C | _     | 0.03  | _     | %/°C                |
| Error Components                     |                           |                                                                                       |       | •     | •     |                     |
| Sensitivity Drift at Maximum Ambient | ΔSens <sub>(TAmax)</sub>  | LH package; from hot to room temperature                                              | -5    | _     | 5     | %                   |
| Operating Temperature                |                           | UA package; from hot to room temperature                                              | -2.5  | _     | 7.5   | %                   |
| Sensitivity Drift at Minimum Ambient | 1.0                       | LH package; from cold to room temperature                                             | -3.5  | _     | 8.5   | %                   |
| Operating Temperature                | ∆Sens <sub>(TAmin)</sub>  | UA package; from cold to room temperature                                             | -6    | _     | 4     | %                   |
|                                      |                           |                                                                                       |       |       |       |                     |

Continued on the next page...



3

### A1324, A1325, and A1326

# Linear Hall Effect Sensor ICs with Analog Output

**OPERATING CHARACTERISTICS (continued)** Valid throughout  $T_A$  range,  $C_{BYPASS}$  = 0.1  $\mu$ F,  $V_{CC}$  = 5 V; unless otherwise noted

| Characteristics                                             | Symbol                       | Test Conditions                                                                                                 | Min. | Тур. | Max. | Unit <sup>1</sup> |
|-------------------------------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------|------|------|------|-------------------|
| Error Components (continued)                                | Error Components (continued) |                                                                                                                 |      |      |      |                   |
| Quiescent Voltage Output Drift<br>Through Temperature Range | $\Delta V_{OUT(Q)}$          | Defined in terms of magnetic flux density, B                                                                    | -10  | _    | 10   | G                 |
| Linearity Sensitivity Error                                 | Lin <sub>ERR</sub>           |                                                                                                                 | -1.5 | _    | 1.5  | %                 |
| Symmetry Sensitivity Error                                  | Sym <sub>ERR</sub>           |                                                                                                                 | -1.5 | -    | 1.5  | %                 |
| Ratiometry Quiescent Voltage<br>Output Error <sup>4</sup>   | Rat <sub>VOUT(Q)</sub>       | Throughout guaranteed supply voltage range (relative to V <sub>CC</sub> = 5 V)                                  | -1.3 | _    | 1.3  | %                 |
| Ratiometry Sensitivity Error <sup>4</sup>                   | Dot                          | Throughout guaranteed supply voltage range (relative to V <sub>CC</sub> = 5 V), T <sub>A</sub> = 25°C and 150°C | -1.5 | _    | 1.5  | %                 |
| Radiometry Sensitivity Effor                                | Rat <sub>Sens</sub>          | Throughout guaranteed supply voltage range (relative to $V_{CC}$ = 5 V), $T_A$ = -40°C                          | -2   | _    | 2    | %                 |
| Sensitivity Drift Due to Package<br>Hysteresis              | ∆Sens <sub>PKG</sub>         | T <sub>A</sub> = 25°C, after temperature cycling                                                                | _    | ±2   | _    | %                 |

<sup>&</sup>lt;sup>1</sup>1 G (gauss) = 0.1 mT (millitesla).



<sup>&</sup>lt;sup>2</sup>See Characteristic Definitions section.

 $<sup>^{3}</sup>f_{\text{C}}$  varies up to approximately  $\pm 20\%$  over the full operating ambient temperature range and process.

 $<sup>^4</sup>$ Percent change from actual value at  $V_{CC}$  = 5 V, for a given temperature.

#### **Characteristic Definitions**

**Power-On Time** When the supply is ramped to its operating voltage, the device output requires a finite time to react to an input magnetic field. Power-On Time is defined as the time it takes for the output voltage to begin responding to an applied magnetic field after the power supply has reached its minimum specified operating voltage,  $V_{CC}(\min)$ .



**Quiescent Voltage Output** In the quiescent state (that is, with no significant magnetic field: B=0), the output,  $V_{OUT(Q)}$ , equals a ratio of the supply voltage,  $V_{CC}$ , throughout the entire operating range of  $V_{CC}$  and the ambient temperature,  $T_A$ .

### **Quiescent Voltage Output Drift Through Temperature**

**Range** Due to internal component tolerances and thermal considerations, the quiescent voltage output,  $V_{OUT(Q)}$ , may drift from its nominal value through the operating ambient temperature range,  $T_A$ . For purposes of specification, the Quiescent Voltage Output Drift Through Temperature Range,  $\Delta V_{OUT(Q)}$  (mV), is defined as:

$$\Delta V_{\rm OUT(Q)} = V_{\rm OUT(Q)TA} - V_{\rm OUT(Q)25^{\circ}C}$$
 (1)

**Sensitivity** The presence of a south-polarity magnetic field perpendicular to the branded surface of the package increases the output voltage from its quiescent value toward the supply voltage rail. The amount of the output voltage increase is proportional to the magnitude of the magnetic field applied. Conversely, the application of a north polarity field will decrease the output volt-

age from its quiescent value. This proportionality is specified as the magnetic sensitivity, Sens (mV/G), of the device and is defined as:

Sens = 
$$\frac{V_{\text{OUT(B+)}} - V_{\text{OUT(B-)}}}{B(+) - B(-)}$$
 (2)

where B(+) and B(-) are two magnetic fields with opposite polarities.

**Sensitivity Temperature Coefficient** The device sensitivity changes with temperature, with respect to its sensitivity temperature coefficient, TC<sub>SENS</sub>. TC<sub>SENS</sub> is programmed at 150°C, and calculated relative to the nominal sensitivity programming temperature of 25°C. TC<sub>SENS</sub> (%/°C) is defined as:

$$TC_{Sens} = \left(\frac{Sens_{T2} - Sens_{T1}}{Sens_{T1}} \times 100\%\right) \left(\frac{1}{T2 - TI}\right)$$
(3)

where T1 is the nominal Sens programming temperature of 25°C, and T2 is the  $TC_{SENS}$  programming temperature of 150°C.

The ideal value of sensitivity through the temperature range,  $Sens_{IDEAL(TA)}$ , is defined as:

$$Sens_{IDEAL(TA)} = Sens_{T1} \times (100\% + TC_{SENS(TA-T1)})$$
 (4)

Sensitivity Drift Through Temperature Range Second order sensitivity temperature coefficient effects cause the magnetic sensitivity to drift from its ideal value through the operating ambient temperature,  $T_A$ . For purposes of specification, the sensitivity drift through temperature range,  $\Delta Sens_{TC}$ , is defined as:

$$\Delta Sens_{TC} = \frac{Sens_{TA} - Sens_{IDEAL(TA)}}{Sens_{IDEAL(TA)}} \times 100\% \quad (5)$$

Sensitivity Drift Due to Package Hysteresis Package stress and relaxation can cause the device sensitivity at  $T_A = 25^{\circ}$ C to change during or after temperature cycling. This change in sensitivity follows a hysteresis curve.

For purposes of specification, the Sensitivity Drift Due to Package Hysteresis,  $\Delta Sens_{PKG}$ , is defined as:

$$\Delta Sens_{PKG} = \frac{Sens_{(25^{\circ}C)2} - Sens_{(25^{\circ}C)1}}{Sens_{(25^{\circ}C)1}} \times 100\%$$
 (6)

where Sens<sub>(25°C)1</sub> is the programmed value of sensitivity at



### A1324, A1325, and A1326

## Linear Hall Effect Sensor ICs with Analog Output

 $T_A = 25$ °C, and Sens<sub>(25°C)1</sub> is the value of sensitivity at  $T_A = 25$ °C after temperature cycling T<sub>A</sub> up to 150°C, down to -40°C, and back to up 25°C.

**Linearity Sensitivity Error** The 132x is designed to provide linear output in response to a ramping applied magnetic field. Consider two magnetic fields, B1 and B2. Ideally the sensitivity of a device is the same for both fields for a given supply voltage and temperature. Linearity sensitivity error is present when there is a difference between the sensitivities measured at B1 and B2.

Linearity Sensitivity Error is calculated separately for the positive (LIN<sub>ERR+</sub>) and negative (LIN<sub>ERR-</sub>) applied magnetic fields. Linearity Sensitivity Error (%) is measured and defined as:

$$\operatorname{Lin}_{\operatorname{ERR+}} = \left(1 - \frac{\operatorname{Sens}_{\mathrm{B(++)}}}{\operatorname{Sens}_{\mathrm{B(+)}}}\right) \times 100\%$$

$$\operatorname{Lin}_{\mathrm{ERR-}} = \left(1 - \frac{\operatorname{Sens}_{\mathrm{B(--)}}}{\operatorname{Sens}_{\mathrm{B(-)}}}\right) \times 100\% \tag{7}$$

and

$$\operatorname{Lin}_{\mathsf{ERR}} = \max(|\operatorname{Lin}_{\mathsf{ERR}+}|, |\operatorname{Lin}_{\mathsf{ERR}-}|) \tag{8}$$

where:

$$Sens_{Bx} = \left(\frac{|V_{OUT(Bx)} - V_{OUT(Q)}|}{B_X}\right)$$
 (9)

and B(++), B(+), B(--), and B(-) are positive and negative magnetic fields with respect to the quiescent voltage output such that |B(++)| > |B(+)| and |B(--)| > |B(-)|.

Symmetry Sensitivity Error The magnetic sensitivity of a device is constant for any two applied magnetic fields of equal magnitude and opposite polarities.

Symmetry Error (%), is measured and defined as:

$$Sym_{ERR} = \left(1 - \frac{Sens_{B(+)}}{Sens_{B(-)}}\right) \times 100\%$$
 (11)

where  $Sens_{Bx}$  is defined as in equation 9, and B(+), B(-) are positive and negative magnetic fields such that |B(+)| = |B(-)|.

Ratiometry Error The A132x features a ratiometric output. This means that the quiescent voltage output, V<sub>OUT(O)</sub>, magnetic sensitivity, Sens, and clamp voltages, V<sub>CLPHIGH</sub> and V<sub>CLPLOW</sub>, are proportional to the supply voltage, V<sub>CC</sub>. In other words, when the supply voltage increases or decreases by a certain percentage, each characteristic also increases or decreases by the same percentage. Error is the difference between the measured change in the supply voltage, relative to 5 V, and the measured change in each characteristic.

The ratiometric error in quiescent voltage output, Rat<sub>VOUT(O)</sub> (%), for a given supply voltage, V<sub>CC</sub>, is defined as:

$$Rat_{VOUT(Q)} = \left(1 - \frac{V_{OUT(Q)VCC} / V_{OUT(Q)5V}}{V_{CC} / 5 \text{ V}}\right) \times 100\%$$
 (12)

The ratiometric error in magnetic sensitivity, Rat<sub>SENS</sub> (%), for a given supply voltage, V<sub>CC</sub>, is defined as:

$$Rat_{VOUT(Q)} = \left(1 - \frac{Sens_{VCC} / Sens_{5V}}{V_{CC} / 5 V}\right) \times 100\%$$
 (13)



# Typical Characteristics (30 pieces, 3 fabrication lots)

Average Supply Current versus Ambient Temperature



Average Postive Linearity versus Ambient Temperature  $V_{CC} = 5 \text{ V}$ 



Average Negative Linearity versus Ambient Temperature  $V_{CC}$  = 5 V



Average Quiescent Voltage Output Ratiometry versus Ambient Temperature



Average Sensitivity Ratiometry versus Ambient Temperature



# Typical Characteristics, continued (30 pieces, 3 fabrication lots)

Average Absolute Quiescent Voltage Output versus Ambient Temperature  $$V_{\rm CC}$$  = 5 V



### Quiescent Voltage Output versus Supply Voltage $T_A = 25^{\circ}C$



Average Absolute Sensitivity versus Ambient Temperature  $V_{CC}$  = 5 V



Average Sensitivity versus Supply Voltage  $T_A = 25^{\circ}C$ 



Average Quiescent Voltage Output Drift versus Ambient Temperature  $\Delta V_{OUT(Q)av}$  values relative to 25°C,  $V_{CC}$  = 5 V



Average Sensitivity Drift versus Ambient Temperature  $\Delta Sens_{av}$  values relative to 25°C,  $V_{CC}$  = 5 V





Typical Application Circuit

#### **Chopper Stabilization Technique**

When using Hall-effect technology, a limiting factor for switchpoint accuracy is the small signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall IC. This makes it difficult to process the signal while maintaining an accurate, reliable output over the specified operating temperature and voltage ranges. Chopper stabilization is a unique approach used to minimize Hall offset on the chip. Allegro employs a patented technique to remove key sources of the output drift induced by thermal and mechanical stresses. This offset reduction technique is based on a signal modulation-demodulation process. The undesired offset signal is separated from the magnetic field-induced signal in the frequency domain, through modulation. The subsequent demodulation acts as a modulation process for the offset, causing the magnetic field-induced signal to recover its original spectrum at baseband, while the DC offset becomes a high-frequency signal. The magnetic-sourced signal

then can pass through a low-pass filter, while the modulated DC offset is suppressed. In addition to the removal of the thermal and stress related offset, this novel technique also reduces the amount of thermal noise in the Hall IC while completely removing the modulated residue resulting from the chopper operation. The chopper stabilization technique uses a high frequency sampling clock. For demodulation process, a sample-and-hold technique is used. This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signal-processing capability. This approach desensitizes the chip to the effects of thermal and mechanical stresses, and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset, low-noise amplifiers in combination with highdensity logic integration and sample-and-hold circuits.



Concept of Chopper Stabilization Technique



9

### Package LH, 3-Pin SOT23W





B PCB Layout Reference View





N = Last three digits of device part number

For Reference Only; not for tooling use (reference DWG-2840)

Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown

Active Area Depth, 0.28 mm REF

Reference land pattern layout

All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances

Branding scale and appearance at supplier discretion

All element, not to scale

### Package UA, 3-Pin SIP



# A1324, A1325, and A1326

## Linear Hall Effect Sensor ICs with Analog Output

#### **Revision History**

| Revision | Revision Date    | Description of Revision           |  |
|----------|------------------|-----------------------------------|--|
| Rev. 1   | October 11, 2011 | Update Sensitivity specifications |  |
|          |                  |                                   |  |

Copyright ©2010-2011, Allegro MicroSystems, Inc.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com

