#### Freescale Semiconductor

Data Sheet: Advance Information

Document Number: MPC5602P Rev. 4.1, 09/2011



## **MPC5602P**



100 LQFP (14 mm x 14 mm) 64 LQFP (10 mm x 10 mm)

• Up to 64 MHz, single issue, 32-bit CPU core complex (e200z0h)

**MPC5602P Microcontroller** 

- Compliant with Power Architecture embedded category
- Variable Length Encoding (VLE)
- Memory organization

**Data Sheet** 

- Up to 256 KB on-chip code flash memory with ECC and erase/program controller
- Optional: additional 64 (4 × 16) KB on-chip data flash memory with ECC for EEPROM emulation
- Up to 20 KB on-chip SRAM with ECC
- Fail-safe protection
  - Programmable watchdog timer
  - Non-maskable interrupt
  - Fault collection unit
- Nexus L1 interface
- · Interrupts and events
  - 16-channel eDMA controller
  - 16 priority level controller
  - Up to 25 external interrupts
  - PIT implements four 32-bit timers
  - 120 interrupts are routed via INTC
- General purpose I/Os
  - Individually programmable as input, output or special function
  - 37 on 64 LQFP
  - 64 on 100 LQFP
- 1 general purpose eTimer unit
  - 6 timers each with up/down capabilities
  - 16-bit resolution, cascadeable counters
  - Quadrature decode with rotation direction flag
  - Double buffer input capture and output compare
- Communications interfaces
  - Up to 2 LINFlex modules (1× Master/Slave, 1× Master only)
  - Up to 3 DSPI channels with automatic chip select generation (up to 8/4/4 chip selects)

- 1 FlexCAN interface (2.0B Active) with 32 message buffers
- 1 safety port based on FlexCAN with 32 message buffers and up to 8 Mbit/s at 64 MHz capability usable as second CAN when not used as safety port
- One 10-bit analog-to-digital converter (ADC)
  - Up to 16 input channels (16 ch on 100 LQFP and 12 ch on 64 LQFP)
  - Conversion time  $\leq 1~\mu s$  including sampling time at full precision
  - Programmable Cross Triggering Unit (CTU)
  - 4 analog watchdogs with interrupt capability
- On-chip CAN/UART bootstrap loader with Boot Assist Module (BAM)
- 1 FlexPWM unit
  - 8 complementary or independent outputs with ADC synchronization signals
  - Polarity control, reload unit
  - Integrated configurable dead time unit and inverter fault input pins
  - 16-bit resolution
  - Lockable configuration
- Clock generation
  - 4-40 MHz main oscillator
  - 16 MHz internal RC oscillator
  - Software-controlled FMPLL capable of up to 64 MHz
- Voltage supply
  - 3.3 V or 5 V supply for I/Os and ADC
  - On-chip single supply voltage regulator with external ballast transistor
- Operating temperature ranges: -40 to 125 °C or -40 to 105 °C

This document contains information on a product under development. Freescale reserves the right to change or discontinue this product without notice.

© Freescale Semiconductor, Inc., 2010-2011. All rights reserved.



## **Table of Contents**

| 1 | Intro | duction3                                                 |   | 3.2  | Parameter classification                              | 33       |
|---|-------|----------------------------------------------------------|---|------|-------------------------------------------------------|----------|
|   | 1.1   | Document overview                                        |   | 3.3  | Absolute maximum ratings                              | 33       |
|   | 1.2   | Description                                              |   | 3.4  | Recommended operating conditions                      | 36       |
|   | 1.3   | Device comparison                                        |   | 3.5  | Thermal characteristics                               | 40       |
|   | 1.4   | Block diagram                                            |   |      | 3.5.1 Package thermal characteristics                 | 40       |
|   | 1.5   | Feature details                                          |   |      | 3.5.2 General notes for specifications at maximum     | n        |
|   |       | 1.5.1 High performance e200z0 core processor 7           |   |      | junction temperature                                  |          |
|   |       | 1.5.2 Crossbar switch (XBAR)                             |   | 3.6  | Electromagnetic interference (EMI) characteristics.   |          |
|   |       | 1.5.3 Enhanced direct memory access (eDMA)8              |   | 3.7  | Electrostatic discharge (ESD) characteristics         |          |
|   |       | 1.5.4 Flash memory                                       |   | 3.8  | Power management electrical characteristics           |          |
|   |       | 1.5.5 Static random access memory (SRAM)9                |   |      | 3.8.1 Voltage regulator electrical characteristics.   |          |
|   |       | 1.5.6 Interrupt controller (INTC)                        |   |      | 3.8.2 Voltage monitor electrical characteristics      |          |
|   |       | 1.5.7 System status and configuration module (SSCM)10    |   | 3.9  | Power up/down sequencing                              |          |
|   |       | 1.5.8 System clocks and clock generation                 |   |      | DC electrical characteristics                         |          |
|   |       | 1.5.9 Frequency-modulated phase-locked loop (FMPLL)      |   | 0    | 3.10.1 NVUSRO register                                |          |
|   |       | 10                                                       |   |      | 3.10.2 DC electrical characteristics (5 V)            |          |
|   |       | 1.5.10 Main oscillator                                   |   |      | 3.10.3 DC electrical characteristics (3.3 V)          |          |
|   |       | 1.5.11 Internal RC oscillator                            |   |      | 3.10.4 Input DC electrical characteristics definition |          |
|   |       | 1.5.12 Periodic interrupt timer (PIT)                    |   |      | 3.10.5 I/O pad current specification                  |          |
|   |       | 1.5.13 System timer module (STM)                         |   | 3 11 | Main oscillator electrical characteristics            |          |
|   |       | 1.5.14 Software watchdog timer (SWT)                     |   |      | FMPLL electrical characteristics                      |          |
|   |       | 1.5.15 Fault collection unit (FCU)                       |   |      | 16 MHz RC oscillator electrical characteristics       |          |
|   |       | 1.5.16 System integration unit – Lite (SIUL)             |   |      | Analog-to-digital converter (ADC) electrical charact  |          |
|   |       | 1.5.17 Boot and censorship                               |   | 0.14 | 56                                                    | .Criotic |
|   |       | 1.5.18 Error correction status module (ECSM)             |   |      | 3.14.1 Input impedance and ADC accuracy               | 57       |
|   |       | 1.5.19 Peripheral bridge (PBRIDGE)                       |   |      | 3.14.2 ADC conversion characteristics                 |          |
|   |       | 1.5.20 Controller area network (FlexCAN)                 |   | 3 15 | Flash memory electrical characteristics               |          |
|   |       | 1.5.21 Safety port (FlexCAN)                             |   | 5.15 | 3.15.1 Program/Erase characteristics                  |          |
|   |       | 1.5.22 Serial communication interface module (LINFlex)14 |   |      | 3.15.2 Flash memory power supply DC characterist      |          |
|   |       |                                                          |   |      | 3.15.3 Start-up/Switch-off timings                    |          |
|   |       | 1.5.23 Deserial serial peripheral interface (DSPI) 15    |   | 2.16 | AC specifications                                     |          |
|   |       | 1.5.24 Pulse width modulator (FlexPWM)                   |   | 3.10 |                                                       |          |
|   |       | 1.5.25 eTimer                                            |   | 2.47 | 3.16.1 Pad AC specifications                          |          |
|   |       | 1.5.26 Analog-to-digital converter (ADC) module 17       |   | 3.17 | AC timing characteristics                             |          |
|   |       | 1.5.27 Cross triggering unit (CTU)                       |   |      | 3.17.1 RESET pin characteristics                      |          |
|   |       | 1.5.28 Nexus Development Interface (NDI)                 |   |      | 3.17.2 IEEE 1149.1 interface timing                   |          |
|   |       | 1.5.29 Cyclic redundancy check (CRC)                     |   |      | 3.17.3 Nexus timing                                   |          |
|   |       | 1.5.30 IEEE 1149.1 JTAG controller                       |   |      | 3.17.4 External interrupt timing (IRQ pin)            |          |
| _ |       | 1.5.31 On-chip voltage regulator (VREG)                  |   | Б.   | 3.17.5 DSPI timing                                    |          |
| 2 |       | age pinouts and signal descriptions                      | 4 |      | age characteristics                                   |          |
|   | 2.1   | Package pinouts                                          |   | 4.1  | Package mechanical data                               |          |
|   | 2.2   | Pin description                                          |   |      | 4.1.1 100 LQFP mechanical outline drawing             |          |
|   |       | 2.2.1 Power supply and reference voltage pins 21         | _ |      | 4.1.2 64 LQFP mechanical outline drawing              |          |
|   |       | 2.2.2 System pins                                        | 5 |      | ring information                                      |          |
|   |       | 2.2.3 Pin multiplexing                                   | 6 | Docu | ment revision history                                 | 89       |
| 3 |       | rical characteristics                                    |   |      |                                                       |          |
|   | 3.1   | Introduction                                             |   |      |                                                       |          |

#### 1 Introduction

#### 1.1 Document overview

This document provides electrical specifications, pin assignments, and package diagrams for the MPC5601P/2P series of microcontroller units (MCUs). It also describes the device features and highlights important electrical and physical characteristics. For functional characteristics, refer to the device reference manual.

#### 1.2 Description

This 32-bit system-on-chip (SoC) automotive microcontroller family is the latest achievement in integrated automotive application controllers. It belongs to an expanding range of automotive-focused products designed to address chassis applications—specifically, electrical hydraulic power steering (EHPS) and electric power steering (EPS)—as well as airbag applications.

This family is one of a series of next-generation integrated automotive microcontrollers based on the Power Architecture<sup>®</sup> technology.

The advanced and cost-efficient host processor core of this automotive controller family complies with the Power Architecture embedded category. It operates at speeds of up to 64 MHz and offers high performance processing optimized for low power consumption. It capitalizes on the available development infrastructure of current Power Architecture devices and is supported with software drivers, operating systems and configuration code to assist with users implementations.

### 1.3 Device comparison

Table 1 provides a summary of different members of the MPC5602P family and their features to enable a comparison among the family members and an understanding of the range of functionality offered within this family.

Table 1. MPC5602P device comparison

| Feature                                              | MPC5601P                                | MPC5602P                        |  |  |
|------------------------------------------------------|-----------------------------------------|---------------------------------|--|--|
| Code flash memory (with ECC)                         | 192 KB                                  | 256 KB                          |  |  |
| Data flash memory / EE option (with ECC)             | 64 KB (option                           | onal feature)                   |  |  |
| SRAM (with ECC)                                      | 12 KB 20 KB                             |                                 |  |  |
| Processor core                                       | 32-bit e                                | 200z0h                          |  |  |
| Instruction set                                      | VLE (variable le                        | ength encoding)                 |  |  |
| CPU performance                                      | 0–64 MHz                                |                                 |  |  |
| FMPLL (frequency-modulated phase-locked loop) module |                                         |                                 |  |  |
| INTC (interrupt controller) channels                 | 12                                      | 20                              |  |  |
| PIT (periodic interrupt timer)                       | 1<br>120<br>1 (with four 32-bit timers) |                                 |  |  |
| eDMA (enhanced direct memory access) channels        | 1                                       | 6                               |  |  |
| FlexCAN (controller area network)                    | 1 <sup>1,2</sup>                        | 2 <sup>1,2</sup>                |  |  |
| Safety port                                          | Yes (via FlexCAN module)                | Yes (via second FlexCAN module) |  |  |
| FCU (fault collection unit)                          | Ye                                      | es                              |  |  |
| CTU (cross triggering unit)                          | No                                      | Yes                             |  |  |
| eTimer                                               | 1 (16-bit, 6                            | channels)                       |  |  |

Table 1. MPC5602P device comparison (continued)

|                 | Feature                       | MPC5601P                 | MPC5602P                                    |  |  |  |
|-----------------|-------------------------------|--------------------------|---------------------------------------------|--|--|--|
| FlexPWM (pul    | se-width modulation) channels | No                       | 8<br>(capture capability not<br>supported)  |  |  |  |
| Analog-to-digit | al converter (ADC)            | 1 (10-bit, 1             | 6 channels)                                 |  |  |  |
| LINFlex         |                               | 1<br>(1 × Master/Slave)  | 2<br>(1 × Master/Slave,<br>1 × Master only) |  |  |  |
| DSPI (deserial  | serial peripheral interface)  | 1                        | 3                                           |  |  |  |
| CRC (cyclic re  | dundancy check) unit          | Y                        | Yes                                         |  |  |  |
| Junction tempo  | erature sensor                | N                        | No                                          |  |  |  |
| JTAG controlle  | эг                            | Y                        | Yes                                         |  |  |  |
| Nexus port cor  | ntroller (NPC)                | Yes (Ne                  | exus L1+)                                   |  |  |  |
| Supply          | Digital power supply          | 3.3 V or 5 V single supp | ly with external transistor                 |  |  |  |
|                 | Analog power supply           | 3.3 V                    | or 5 V                                      |  |  |  |
|                 | Internal RC oscillator        | 16                       | MHz                                         |  |  |  |
|                 | External crystal oscillator   | 4–40                     | ) MHz                                       |  |  |  |
| Packages        |                               |                          | .QFP<br>LQFP                                |  |  |  |
| Temperature     | Standard ambient temperature  | -40 to                   | 125 °C                                      |  |  |  |

<sup>1</sup> Each FlexCAN module has 32 message buffers.

## 1.4 Block diagram

Figure 1 shows a top-level block diagram of the MPC5602P MCU. Table 2 summarizes the functions of the blocks.

<sup>&</sup>lt;sup>2</sup> One FlexCAN module can act as a safety port with a bit rate as high as 8 Mbit/s at 64 MHz.



Figure 1. MPC5602P block diagram

Table 2. MPC5602P series block summary

| Block                                         | Function                                                                                                                                                                                                                                                                                                          |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Analog-to-digital converter (ADC)             | Multi-channel, 10-bit analog-to-digital converter                                                                                                                                                                                                                                                                 |
| Boot assist module (BAM)                      | Block of read-only memory containing VLE code which is executed according to the boot mode of the device                                                                                                                                                                                                          |
| Clock generation module (MC_CGM)              | Provides logic and control required for the generation of system and peripheral clocks                                                                                                                                                                                                                            |
| Controller area network (FlexCAN)             | Supports the standard CAN communications protocol                                                                                                                                                                                                                                                                 |
| Cross triggering unit (CTU)                   | Enables synchronization of ADC conversions with a timer event from the eMIOS or from the PIT                                                                                                                                                                                                                      |
| Crossbar switch (XBAR)                        | Supports simultaneous connections between two master ports and three slave ports; supports a 32-bit address bus width and a 32-bit data bus width                                                                                                                                                                 |
| Cyclic redundancy check (CRC)                 | CRC checksum generator                                                                                                                                                                                                                                                                                            |
| Deserial serial peripheral interface (DSPI)   | Provides a synchronous serial interface for communication with external devices                                                                                                                                                                                                                                   |
| Enhanced direct memory access (eDMA)          | Performs complex data transfers with minimal intervention from a host processor via "n" programmable channels                                                                                                                                                                                                     |
| Enhanced timer (eTimer)                       | Provides enhanced programmable up/down modulo counting                                                                                                                                                                                                                                                            |
| Error correction status module (ECSM)         | Provides a myriad of miscellaneous control functions for the device including program-visible information about configuration and revision levels, a reset status register, wakeup control for exiting sleep modes, and optional features such as information on memory errors reported by error-correcting codes |
| External oscillator (XOSC)                    | Provides an output clock used as input reference for FMPLL_0 or as reference clock for specific modules depending on system needs                                                                                                                                                                                 |
| Fault collection unit (FCU)                   | Provides functional safety to the device                                                                                                                                                                                                                                                                          |
| Flash memory                                  | Provides non-volatile storage for program code, constants and variables                                                                                                                                                                                                                                           |
| Frequency-modulated phase-locked loop (FMPLL) | Generates high-speed system clocks and supports programmable frequency modulation                                                                                                                                                                                                                                 |
| Interrupt controller (INTC)                   | Provides priority-based preemptive scheduling of interrupt requests                                                                                                                                                                                                                                               |
| JTAG controller                               | Provides the means to test chip functionality and connectivity while remaining transparent to system logic when not in test mode                                                                                                                                                                                  |
| LINFlex controller                            | Manages a high number of LIN (Local Interconnect Network protocol) messages efficiently with a minimum of CPU load                                                                                                                                                                                                |
| Mode entry module (MC_ME)                     | Provides a mechanism for controlling the device operational mode and mode transition sequences in all functional states; also manages the power control unit, reset generation module and clock generation module, and holds the configuration, control and status registers accessible for applications          |
| Periodic interrupt timer (PIT)                | Produces periodic interrupts and triggers                                                                                                                                                                                                                                                                         |
| Peripheral bridge (PBRIDGE)                   | Is the interface between the system bus and on-chip peripherals                                                                                                                                                                                                                                                   |
| Power control unit (MC_PCU)                   | Reduces the overall power consumption by disconnecting parts of the device from the power supply via a power switching device; device components are grouped into sections called "power domains" which are controlled by the PCU                                                                                 |

Table 2. MPC5602P series block summary (continued)

| Block                                         | Function                                                                                                                                                                                                                         |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pulse width modulator (FlexPWM)               | Contains four PWM submodules, each of which capable of controlling a single half-bridge power stage and two fault input channels                                                                                                 |
| Reset generation module (MC_RGM)              | Centralizes reset sources and manages the device reset sequence of the device                                                                                                                                                    |
| Static random-access memory (SRAM)            | Provides storage for program code, constants, and variables                                                                                                                                                                      |
| System integration unit lite (SIUL)           | Provides control over all the electrical pad controls and up 32 ports with 16 bits of bidirectional, general-purpose input and output signals and supports up to 32 external interrupts with trigger event configuration         |
| System status and configuration module (SSCM) | Provides system configuration and status data (such as memory size and status, device mode and security status), device identification data, debug status port enable and selection, and bus and peripheral abort enable/disable |
| System timer module (STM)                     | Provides a set of output compare events to support AUTOSAR <sup>1</sup> and operating system tasks                                                                                                                               |
| System watchdog timer (SWT)                   | Provides protection from runaway code                                                                                                                                                                                            |
| Wakeup unit (WKPU)                            | Supports up to 18 external sources that can generate interrupts or wakeup events, of which 1 can cause non-maskable interrupt requests or wakeup events                                                                          |

<sup>&</sup>lt;sup>1</sup> AUTOSAR: AUTomotive Open System ARchitecture (see http://www.autosar.org)

#### 1.5 Feature details

#### 1.5.1 High performance e200z0 core processor

The e200z0 Power Architecture core provides the following features:

- High performance e200z0 core processor for managing peripherals and interrupts
- Single issue 4-stage pipeline in-order execution 32-bit Power Architecture CPU
- Harvard architecture
- Variable length encoding (VLE), allowing mixed 16- and 32-bit instructions
  - Results in smaller code size footprint
  - Minimizes impact on performance
- Branch processing acceleration using lookahead instruction buffer
- Load/store unit
  - 1-cycle load latency
  - Misaligned access support
  - No load-to-use pipeline bubbles
- Thirty-two 32-bit general purpose registers (GPRs)
- Separate instruction bus and load/store bus Harvard architecture
- Hardware vectored interrupt support
- Reservation instructions for implementing read-modify-write constructs
- Long cycle time instructions, except for guarded loads, do not increase interrupt latency
- Extensive system development support through Nexus debug port
- Non-maskable interrupt support

### 1.5.2 Crossbar switch (XBAR)

The XBAR multi-port crossbar switch supports simultaneous connections between three master ports and three slave ports. The crossbar supports a 32-bit address bus width and a 32-bit data bus width.

The crossbar allows for two concurrent transactions to occur from any master port to any slave port; but one of those transfers must be an instruction fetch from internal flash memory. If a slave port is simultaneously requested by more than one master port, arbitration logic will select the higher priority master and grant it ownership of the slave port. All other masters requesting that slave port will be stalled until the higher priority master completes its transactions. Requesting masters will be treated with equal priority and will be granted access a slave port in round-robin fashion, based upon the ID of the last master to be granted access.

The crossbar provides the following features:

- 3 master ports:
  - e200z0 core complex instruction port
  - e200z0 core complex Load/Store Data port
  - eDMA
- 3 slave ports:
  - Flash memory (Code and Data)
  - SRAM
  - Peripheral bridge
- 32-bit internal address, 32-bit internal data paths
- Fixed Priority Arbitration based on Port Master
- Temporary dynamic priority elevation of masters

#### 1.5.3 Enhanced direct memory access (eDMA)

The enhanced direct memory access (eDMA) controller is a second-generation module capable of performing complex data movements via 16 programmable channels, with minimal intervention from the host processor. The hardware micro architecture includes a DMA engine which performs source and destination address calculations, and the actual data movement operations, along with an SRAM-based memory containing the transfer control descriptors (TCD) for the channels.

The eDMA module provides the following features:

- 16 channels support independent 8-, 16- or 32-bit single value or block transfers
- Supports variable-sized queues and circular queues
- Source and destination address registers are independently configured to either post-increment or to remain constant
- Each transfer is initiated by a peripheral, CPU, or eDMA channel request
- Each eDMA channel can optionally send an interrupt request to the CPU on completion of a single value or block transfer
- DMA transfers possible between system memories, DSPIs, ADC, FlexPWM, eTimer and CTU
- Programmable DMA channel multiplexer allows assignment of any DMA source to any available DMA channel with as many as 30 request sources
- eDMA abort operation through software

### 1.5.4 Flash memory

The MPC5602P provides 320 KB of programmable, non-volatile, flash memory. The non-volatile memory (NVM) can be used for instruction and/or data storage. The flash memory module is interfaced to the system bus by a dedicated flash memory controller. It supports a 32-bit data bus width at the system bus port, and a 128-bit read data interface to flash memory. The module contains four 128-bit wide prefetch buffers. Prefetch buffer hits allow no-wait responses. Normal flash memory array accesses are registered and are forwarded to the system bus on the following cycle, incurring two wait-states.

The flash memory module provides the following features:

- As much as 320 KB flash memory
  - 6 blocks (32 KB +  $2 \times 16$  KB + 32 KB + 32 KB + 128 KB) code flash memory
  - 4 blocks (16 KB + 16 KB + 16 KB + 16 KB) data flash memory
  - Full Read-While-Write (RWW) capability between code flash memory and data flash memory
- Four 128-bit wide prefetch buffers to provide single cycle in-line accesses (prefetch buffers can be configured to prefetch code or data or both)
- Typical flash memory access time: no wait-state for buffer hits, 2 wait-states for page buffer miss at 64 MHz
- Hardware managed flash memory writes handled by 32-bit RISC Krypton engine
- Hardware and software configurable read and write access protections on a per-master basis
- Configurable access timing allowing use in a wide range of system frequencies
- Multiple-mapping support and mapping-based block access timing (up to 31 additional cycles) allowing use for emulation of other memory types
- Software programmable block program/erase restriction control
- Erase of selected block(s)
- · Read page sizes
  - Code flash memory: 128 bits (4 words)
  - Data flash memory: 32 bits (1 word)
- ECC with single-bit correction, double-bit detection for data integrity
  - Code flash memory: 64-bit ECC
  - Data flash memory: 32-bit ECC
- Embedded hardware program and erase algorithm
- Erase suspend and program abort
- Censorship protection scheme to prevent flash memory content visibility
- Hardware support for EEPROM emulation

### 1.5.5 Static random access memory (SRAM)

The MPC5602P SRAM module provides up to 20 KB of general-purpose memory.

ECC handling is done on a 32-bit boundary and is completely software compatible with MPC55xx family devices containing an e200z6 core and 64-bit wide ECC.

The SRAM module provides the following features:

- Supports read/write accesses mapped to the SRAM from any master
- Up to 20 KB general purpose SRAM
- Supports byte (8-bit), half word (16-bit), and word (32-bit) writes for optimal use of memory
- Typical SRAM access time: no wait-state for reads and 32-bit writes; 1 wait-state for 8- and 16-bit writes if back-to-back with a read to same memory block

## 1.5.6 Interrupt controller (INTC)

The interrupt controller (INTC) provides priority-based preemptive scheduling of interrupt requests, suitable for statically scheduled hard real-time systems. The INTC handles 128 selectable-priority interrupt sources.

For high-priority interrupt requests, the time from the assertion of the interrupt request by the peripheral to the execution of the interrupt service routine (ISR) by the processor has been minimized. The INTC provides a unique vector for each interrupt request source for quick determination of which ISR has to be executed. It also provides a wide number of priorities so that

lower priority ISRs do not delay the execution of higher priority ISRs. To allow the appropriate priorities for each source of interrupt request, the priority of each interrupt request is software configurable.

When multiple tasks share a resource, coherent accesses to that resource need to be supported. The INTC supports the priority ceiling protocol (PCP) for coherent accesses. By providing a modifiable priority mask, the priority can be raised temporarily so that all tasks which share the same resource can not preempt each other.

The INTC provides the following features:

- Unique 9-bit vector for each separate interrupt source
- 8 software triggerable interrupt sources
- 16 priority levels with fixed hardware arbitration within priority levels for each interrupt source
- Ability to modify the ISR or task priority: modifying the priority can be used to implement the priority ceiling protocol for accessing shared resources.
- 1 external high priority interrupt (NMI) directly accessing the main core and I/O processor (IOP) critical interrupt mechanism

#### 1.5.7 System status and configuration module (SSCM)

The system status and configuration module (SSCM) provides central device functionality.

The SSCM includes these features:

- System configuration and status
  - Memory sizes/status
  - Device mode and security status
  - Determine boot vector
  - Search code flash for bootable sector
  - DMA status
- Debug status port enable and selection
- Bus and peripheral abort enable/disable

### 1.5.8 System clocks and clock generation

The following list summarizes the system clock and clock generation on the MPC5602P:

- Lock detect circuitry continuously monitors lock status
- Loss of clock (LOC) detection for PLL outputs
- Programmable output clock divider  $(\div 1, \div 2, \div 4, \div 8)$
- FlexPWM module and eTimer module running at the same frequency as the e200z0h core
- Internal 16 MHz RC oscillator for rapid start-up and safe mode: supports frequency trimming by user application

#### 1.5.9 Frequency-modulated phase-locked loop (FMPLL)

The FMPLL allows the user to generate high speed system clocks from a 4–40 MHz input clock. Further, the FMPLL supports programmable frequency modulation of the system clock. The PLL multiplication factor, output clock divider ratio are all software configurable.

The FMPLL has the following major features:

- Input clock frequency: 4–40 MHz
- Maximum output frequency: 64 MHz
- Voltage controlled oscillator (VCO)—frequency 256–512 MHz
- Reduced frequency divider (RFD) for reduced frequency operation without forcing the FMPLL to relock

- Frequency-modulated PLL
  - Modulation enabled/disabled through software
  - Triangle wave modulation
- Programmable modulation depth (±0.25% to ±4% deviation from center frequency): programmable modulation frequency dependent on reference frequency
- Self-clocked mode (SCM) operation

#### 1.5.10 Main oscillator

The main oscillator provides these features:

- Input frequency range: 4–40 MHz
- · Crystal input mode or oscillator input mode
- PLL reference

#### 1.5.11 Internal RC oscillator

This device has an RC ladder phase-shift oscillator. The architecture uses constant current charging of a capacitor. The voltage at the capacitor is compared by the stable bandgap reference voltage.

The RC oscillator provides these features:

- Nominal frequency 16 MHz
- ±5% variation over voltage and temperature after process trim
- Clock output of the RC oscillator serves as system clock source in case loss of lock or loss of clock is detected by the PLL.
- RC oscillator is used as the default system clock during startup

#### 1.5.12 Periodic interrupt timer (PIT)

The PIT module implements these features:

- 4 general-purpose interrupt timers
- 32-bit counter resolution
- Clocked by system clock frequency
- Each channel usable as trigger for a DMA request

#### 1.5.13 System timer module (STM)

The STM implements these features:

- One 32-bit up counter with 8-bit prescaler
- Four 32-bit compare channels
- Independent interrupt source for each channel
- Counter can be stopped in debug mode

### 1.5.14 Software watchdog timer (SWT)

The SWT has the following features:

- 32-bit time-out register to set the time-out period
- Programmable selection of window mode or regular servicing

- Programmable selection of reset or interrupt on an initial time-out
- Master access protection
- Hard and soft configuration lock bits
- Reset configuration inputs allow timer to be enabled out of reset

#### 1.5.15 Fault collection unit (FCU)

The FCU provides an independent fault reporting mechanism even if the CPU is malfunctioning.

The FCU module has the following features:

- FCU status register reporting the device status
- Continuous monitoring of critical fault signals
- User selection of critical signals from different fault sources inside the device
- Critical fault events trigger 2 external pins (user selected signal protocol) that can be used externally to reset the device and/or other circuitry (for example, a safety relay)
- Faults are latched into a register

### 1.5.16 System integration unit – Lite (SIUL)

The MPC5602P SIUL controls MCU pad configuration, external interrupt, general purpose I/O (GPIO), and internal peripheral multiplexing.

The pad configuration block controls the static electrical characteristics of I/O pins. The GPIO block provides uniform and discrete input/output control of the I/O pins of the MCU.

The SIUL provides the following features:

- Centralized general purpose input output (GPIO) control of up to 49 input/output pins and 16 analog input-only pads (package dependent)
- All GPIO pins can be independently configured to support pull-up, pull-down, or no pull
- Reading and writing to GPIO supported both as individual pins and 16-bit wide ports
- All peripheral pins, except ADC channels, can be alternatively configured as both general purpose input or output pins
- ADC channels support alternative configuration as general purpose inputs
- Direct readback of the pin value is supported on all pins through the SIUL
- Configurable digital input filter that can be applied to some general purpose input pins for noise elimination
- Up to 4 internal functions can be multiplexed onto 1 pin

#### 1.5.17 Boot and censorship

Different booting modes are available in the MPC5602P: booting from internal flash memory and booting via a serial link.

The default booting scheme uses the internal flash memory (an internal pull-down resistor is used to select this mode). Optionally, the user can boot via FlexCAN or LINFlex (using the boot assist module software).

A censorship scheme is provided to protect the content of the flash memory and offer increased security for the entire device.

A password mechanism is designed to grant the legitimate user access to the non-volatile memory.

### 1.5.17.1 Boot assist module (BAM)

The BAM is a block of read-only memory that is programmed once and is identical for all MPC560xP devices that are based on the e200z0h core. The BAM program is executed every time the device is powered on if the alternate boot mode has been selected by the user.

The BAM provides the following features:

- Serial bootloading via FlexCAN or LINFlex
- Ability to accept a password via the used serial communication channel to grant the legitimate user access to the non-volatile memory

#### 1.5.18 Error correction status module (ECSM)

The ECSM provides a myriad of miscellaneous control functions regarding program-visible information about the platform configuration and revision levels, a reset status register, a software watchdog timer, wakeup control for exiting sleep modes, and information on platform memory errors reported by error-correcting codes and/or generic access error information for certain processor cores.

The Error Correction Status Module supports a number of miscellaneous control functions for the platform. The ECSM includes these features:

- Registers for capturing information on platform memory errors if error-correcting codes (ECC) are implemented
- For test purposes, optional registers to specify the generation of double-bit memory errors are enabled on the MPC5602P.

The sources of the ECC errors are:

- Flash memory
- SRAM

#### 1.5.19 Peripheral bridge (PBRIDGE)

The PBRIDGE implements the following features:

- Duplicated periphery
- Master access privilege level per peripheral (per master: read access enable; write access enable)
- Write buffering for peripherals
- Checker applied on PBRIDGE output toward periphery
- Byte endianess swap capability

### 1.5.20 Controller area network (FlexCAN)

The MPC5602P MCU contains one controller area network (FlexCAN) module. This module is a communication controller implementing the CAN protocol according to Bosch Specification version 2.0B. The CAN protocol was designed to be used primarily as a vehicle serial data bus, meeting the specific requirements of this field: real-time processing, reliable operation in the EMI environment of a vehicle, cost-effectiveness and required bandwidth. The FlexCAN module contains 32 message buffers.

The FlexCAN module provides the following features:

- Full implementation of the CAN protocol specification, version 2.0B
  - Standard data and remote frames
  - Extended data and remote frames
  - Up to 8-bytes data length
  - Programmable bit rate up to 1 Mbit/s
- 32 message buffers of up to 8-bytes data length
- Each message buffer configurable as Rx or Tx, all supporting standard and extended messages
- Programmable loop-back mode supporting self-test operation
- 3 programmable mask registers

- Programmable transmit-first scheme: lowest ID or lowest buffer number
- Time stamp based on 16-bit free-running timer
- Global network time, synchronized by a specific message
- · Maskable interrupts
- Independent of the transmission medium (an external transceiver is assumed)
- High immunity to EMI
- Short latency time due to an arbitration scheme for high-priority messages
- Transmit features
  - Supports configuration of multiple mailboxes to form message queues of scalable depth
  - Arbitration scheme according to message ID or message buffer number
  - Internal arbitration to guarantee no inner or outer priority inversion
  - Transmit abort procedure and notification
- Receive features
  - Individual programmable filters for each mailbox
  - 8 mailboxes configurable as a 6-entry receive FIFO
  - 8 programmable acceptance filters for receive FIFO
- Programmable clock source
  - System clock
  - Direct oscillator clock to avoid PLL jitter

#### 1.5.21 Safety port (FlexCAN)

The MPC5602P MCU has a second CAN controller synthesized to run at high bit rates to be used as a safety port. The CAN module of the safety port provides the following features:

- Identical to the FlexCAN module
- Bit rate up to 8 Mbit/s at 64 MHz CPU clock using direct connection between CAN modules (no physical transceiver required)
- 32 message buffers of up to 8-bytes data length
- Can be used as a second independent CAN module

### 1.5.22 Serial communication interface module (LINFlex)

The LINFlex (local interconnect network flexible) on the MPC5602P features the following:

- Supports LIN Master mode (both instances), LIN Slave mode (only one instance) and UART mode
- LIN state machine compliant to LIN1.3, 2.0 and 2.1 specifications
- Handles LIN frame transmission and reception without CPU intervention
- · LIN features
  - Autonomous LIN frame handling
  - Message buffer to store Identifier and up to 8 data bytes
  - Supports message length of up to 64 bytes
  - Detection and flagging of LIN errors (sync field, delimiter, ID parity, bit framing, checksum, and time-out)
  - Classic or extended checksum calculation
  - Configurable Break duration of up to 36-bit times
  - Programmable baud rate prescalers (13-bit mantissa, 4-bit fractional)
  - Diagnostic features: Loop back; Self Test; LIN bus stuck dominant detection
  - Interrupt-driven operation with 16 interrupt sources

- LIN slave mode features:
  - Autonomous LIN header handling
  - Autonomous LIN response handling
  - Optional discarding of irrelevant LIN responses using ID filter
- UART mode:
  - Full-duplex operation
  - Standard non return-to-zero (NRZ) mark/space format
  - Data buffers with 4-byte receive, 4-byte transmit
  - Configurable word length (8-bit or 9-bit words)
  - Error detection and flagging
  - Parity, Noise and Framing errors
  - Interrupt-driven operation with four interrupt sources
  - Separate transmitter and receiver CPU interrupt sources
  - 16-bit programmable baud-rate modulus counter and 16-bit fractional
  - 2 receiver wake-up methods

#### 1.5.23 Deserial serial peripheral interface (DSPI)

The descrial serial peripheral interface (DSPI) module provides a synchronous serial interface for communication between the MPC5602P MCU and external devices.

The DSPI modules provide these features:

- Full duplex, synchronous transfers
- · Master or slave operation
- Programmable master bit rates
- Programmable clock polarity and phase
- End-of-transmission interrupt flag
- Programmable transfer baud rate
- Programmable data frames from 4 to 16 bits
- Up to 8 chip select lines available:
  - 8 on DSPI 0
  - 4 each on DSPI 1 and DSPI 2
- 8 clock and transfer attributes registers
- Chip select strobe available as alternate function on one of the chip select pins for deglitching
- FIFOs for buffering up to 4 transfers on the transmit and receive side
- Queueing operation possible through use of the I/O processor or eDMA
- General purpose I/O functionality on pins when not used for SPI

## 1.5.24 Pulse width modulator (FlexPWM)

The pulse width modulator module (PWM) contains four PWM submodules each of which is set up to control a single half-bridge power stage. There are also three fault channels.

This PWM is capable of controlling most motor types: AC induction motors (ACIM), permanent magnet AC motors (PMAC), both brushless (BLDC) and brush DC motors (BDC), switched (SRM) and variable reluctance motors (VRM), and stepper motors.

The FlexPWM block implements the following features:

• 16-bit resolution for center, edge-aligned, and asymmetrical PWMs

MPC5602P Microcontroller Data Sheet, Rev. 4.1

- Clock frequency same as that used for e200z0h core
- PWM outputs can operate as complementary pairs or independent channels
- Can accept signed numbers for PWM generation
- Independent control of both edges of each PWM output
- Synchronization to external hardware or other PWM supported
- Double buffered PWM registers
  - Integral reload rates from 1 to 16
  - Half cycle reload capability
- Multiple ADC trigger events can be generated per PWM cycle via hardware
- Write protection for critical registers
- Fault inputs can be assigned to control multiple PWM outputs
- Programmable filters for fault inputs
- Independently programmable PWM output polarity
- Independent top and bottom deadtime insertion
- Each complementary pair can operate with its own PWM frequency and deadtime values
- Individual software-control for each PWM output
- All outputs can be programmed to change simultaneously via a "Force Out" event
- PWMX pin can optionally output a third PWM signal from each submodule
- Channels not used for PWM generation can be used for buffered output compare functions
- Channels not used for PWM generation can be used for input capture functions
- Enhanced dual-edge capture functionality
- eDMA support with automatic reload
- 2 fault inputs
- Capture capability for PWMA, PWMB, and PWMX channels not supported

#### 1.5.25 eTimer

The MPC5602P includes one eTimer module which provides six 16-bit general purpose up/down timer/counter units with the following features:

- Clock frequency same as that used for the e200z0h core
- Individual channel capability
  - Input capture trigger
  - Output compare
  - Double buffer (to capture rising edge and falling edge)
  - Separate prescaler for each counter
  - Selectable clock source
  - 0–100% pulse measurement
  - Rotation direction flag (quad decoder mode)
- Maximum count rate
  - External event counting: max. count rate = peripheral clock/2
  - Internal clock counting: max. count rate = peripheral clock
- Counters are:
  - Cascadable
  - Preloadable
- Programmable count modulo
- Quadrature decode capabilities

- Counters can share available input pins
- · Count once or repeatedly
- Pins available as GPIO when timer functionality not in use

#### 1.5.26 Analog-to-digital converter (ADC) module

The ADC module provides the following features:

#### Analog part:

- 1 on-chip analog-to-digital converter
  - 10-bit AD resolution
  - 1 sample and hold unit
  - Conversion time, including sampling time, less than 1 µs (at full precision)
  - Typical sampling time is 150 ns minimum (at full precision)
  - DNL/INL ±1 LSB
  - TUE < 1.5 LSB</p>
  - Single-ended input signal up to 3.3 V/5.0 V
  - 3.3 V/5.0 V input reference voltage
  - ADC and its reference can be supplied with a voltage independent from V<sub>DDIO</sub>
  - ADC supply can be equal or higher than V<sub>DDIO</sub>
  - ADC supply and ADC reference are not independent from each other (both internally bonded to same pad)
  - Sample times of 2 (default), 8, 64 or 128 ADC clock cycles

#### Digital part:

- 16 input channels
- 4 analog watchdogs comparing ADC results against predefined levels (low, high, range) before results are stored in the appropriate ADC result location
- 2 modes of operation: Motor Control mode or Regular mode
- Regular mode features
  - Register based interface with the CPU: control register, status register and 1 result register per channel
  - ADC state machine managing 3 request flows: regular command, hardware injected command and software injected command
  - Selectable priority between software and hardware injected commands
  - DMA compatible interface
- CTU-controlled mode features
  - Triggered mode only
  - 4 independent result queues ( $1 \times 16$  entries,  $2 \times 8$  entries,  $1 \times 4$  entries)
  - Result alignment circuitry (left justified and right justified)
  - 32-bit read mode allows to have channel ID on one of the 16-bit part
  - DMA compatible interfaces

#### 1.5.27 Cross triggering unit (CTU)

The cross triggering unit allows automatic generation of ADC conversion requests on user selected conditions without CPU load during the PWM period and with minimized CPU load for dynamic configuration.

It implements the following features:

Double buffered trigger generation unit with up to 8 independent triggers generated from external triggers

- Trigger generation unit configurable in sequential mode or in triggered mode
- Each trigger can be appropriately delayed to compensate the delay of external low pass filter
- Double buffered global trigger unit allowing eTimer synchronization and/or ADC command generation
- Double buffered ADC command list pointers to minimize ADC-trigger unit update
- Double buffered ADC conversion command list with up to 24 ADC commands
- Each trigger capable of generating consecutive commands
- ADC conversion command allows to control ADC channel, single or synchronous sampling, independent result queue selection

#### 1.5.28 Nexus Development Interface (NDI)

The NDI (Nexus Development Interface) block provides real-time development support capabilities for the MPC5602P Power Architecture based MCU in compliance with the IEEE-ISTO 5001-2003 standard. This development support is supplied for MCUs without requiring external address and data pins for internal visibility. The NDI block is an integration of several individual Nexus blocks that are selected to provide the development support interface for this device. The NDI block interfaces to the host processor and internal busses to provide development support as per the IEEE-ISTO 5001-2003 Class 2+ standard. The development support provided includes access to the MCU's internal memory map and access to the processor's internal registers during run time.

The NDI provides the following features:

- Configured via the IEEE 1149.1
- All Nexus port pins operate at V<sub>DDIO</sub> (no dedicated power supply)
- Nexus 2+ features supported
  - Static debug
  - Watchpoint messaging
  - Ownership trace messaging
  - Program trace messaging
  - Real time read/write of any internally memory mapped resources through JTAG pins
  - Overrun control, which selects whether to stall before Nexus overruns or keep executing and allow overwrite of information
  - Watchpoint triggering, watchpoint triggers program tracing
- Auxiliary Output Port
  - 4 MDO (Message Data Out) pins
  - MCKO (Message Clock Out) pin
  - 2 MSEO (Message Start/End Out) pins
  - EVTO (Event Out) pin
- · Auxiliary Input Port
  - EVTI (Event In) pin

## 1.5.29 Cyclic redundancy check (CRC)

The CRC computing unit is dedicated to the computation of CRC off-loading the CPU. The CRC module features:

- Support for CRC-16-CCITT (*x*25 protocol):
  - $x^{16} + x^{12} + x^5 + 1$
- Support for CRC-32 (Ethernet protocol):

$$x^{32} + x^{26} + x^{23} + x^{22} + x^{16} + x^{12} + x^{11} + x^{10} + x^8 + x^7 + x^5 + x^4 + x^2 + x + 1$$

• Zero wait states for each write/read operations to the CRC\_CFG and CRC\_INP registers at the maximum frequency

#### 1.5.30 IEEE 1149.1 JTAG controller

The JTAG controller (JTAGC) block provides the means to test chip functionality and connectivity while remaining transparent to system logic when not in test mode. All data input to and output from the JTAGC block is communicated in serial format. The JTAGC block is compliant with the IEEE standard.

The JTAG controller provides the following features:

- IEEE test access port (TAP) interface 4 pins (TDI, TMS, TCK, TDO)
- Selectable modes of operation include JTAGC/debug or normal system operation.
- 5-bit instruction register that supports the following IEEE 1149.1-2001 defined instructions:
  - BYPASS
  - IDCODE
  - EXTEST
  - SAMPLE
  - SAMPLE/PRELOAD
- 5-bit instruction register that supports the additional following public instructions:
  - ACCESS AUX TAP NPC
  - ACCESS AUX TAP ONCE
- 3 test data registers:
  - Bypass register
  - Boundary scan register (size parameterized to support a variety of boundary scan chain lengths)
  - Device identification register
- TAP controller state machine that controls the operation of the data registers, instruction register and associated circuitry

#### 1.5.31 On-chip voltage regulator (VREG)

The on-chip voltage regulator module provides the following features:

- Uses external NPN (negative-positive-negative) transistor
- Regulates external 3.3 V/5.0 V down to 1.2 V for the core logic
- Low voltage detection on the internal 1.2 V and I/O voltage 3.3 V

## 2 Package pinouts and signal descriptions

### 2.1 Package pinouts

The LQFP pinouts are shown in the following figures. For pin signal descriptions, please refer to Table 5.



Figure 2. 64-pin LQFP pinout(top view)



Figure 3. 100-pin LQFP pinout (top view)

### 2.2 Pin description

The following sections provide signal descriptions and related information about the functionality and configuration of the MPC5602P devices.

### 2.2.1 Power supply and reference voltage pins

Table 3 lists the power supply and reference voltage for the MPC5602P devices.

Table 3. Supply pins

|                                            | Supply                                                                                                                                                 | Р      | in      |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|
| Symbol                                     | Description                                                                                                                                            | 64-pin | 100-pin |
| VREG                                       | control and power supply pins. Pins available on 64-pin and 100-pin packa                                                                              | ages   |         |
| BCTRL                                      | Voltage regulator external NPN ballast base control pin                                                                                                | 31     | 47      |
| V <sub>DD_HV_REG</sub><br>(3.3 V or 5.0 V) | Voltage regulator supply voltage                                                                                                                       | 32     | 50      |
| ADC_0                                      | reference and supply voltage. Pins available on 64-pin and 100-pin packa                                                                               | ages   |         |
| V <sub>DD_HV_ADC0</sub> <sup>1</sup>       | ADC_0 supply and high reference voltage                                                                                                                | 28     | 39      |
| V <sub>SS_HV_ADC0</sub>                    | ADC_0 ground and low reference voltage                                                                                                                 | 29     | 40      |
| Powe                                       | r supply pins (3.3 V or 5.0 V). Pins available on 64-pin and 100-pin packaç                                                                            | ges    |         |
| V <sub>DD_HV_IO1</sub>                     | Input/output supply voltage                                                                                                                            | 6      | 13      |
| V <sub>SS_HV_IO1</sub>                     | Input/output ground                                                                                                                                    | 7      | 14      |
| V <sub>DD_HV_IO2</sub>                     | Input/output supply voltage and data Flash memory supply voltage                                                                                       | 40     | 63      |
| V <sub>SS_HV_IO2</sub>                     | Input/output ground and Flash memory HV ground                                                                                                         | 39     | 62      |
| V <sub>DD_HV_IO3</sub>                     | Input/output supply voltage and code Flash memory supply voltage                                                                                       | 55     | 87      |
| V <sub>SS_HV_IO3</sub>                     | Input/output ground and code Flash memory HV ground                                                                                                    | 56     | 88      |
| V <sub>DD_HV_OSC</sub>                     | Crystal oscillator amplifier supply voltage                                                                                                            | 9      | 16      |
| V <sub>SS_HV_OSC</sub>                     | Crystal oscillator amplifier ground                                                                                                                    | 10     | 17      |
| Р                                          | ower supply pins (1.2 V). Pins available on 64-pin and 100-pin packages                                                                                |        |         |
| V <sub>DD_LV_COR0</sub>                    | 1.2 V supply pins for core logic and PLL. Decoupling capacitor must be connected between these pins and the nearest $V_{SS\_LV\_COR}$ pin.             | 16     | 25      |
| V <sub>SS_LV_COR0</sub>                    | 1.2 V supply pins for core logic and PLL. Decoupling capacitor must be connected between these pins and the nearest $V_{DD\_LV\_COR}$ pin.             | 15     | 24      |
| V <sub>DD_LV_COR1</sub>                    | 1.2 V supply pins for core logic and data Flash. Decoupling capacitor must be connected between these pins and the nearest V <sub>SS_LV_COR</sub> pin. | 42     | 65      |
| V <sub>SS_LV_COR1</sub>                    | 1.2 V supply pins for core logic and data Flash. Decoupling capacitor must be connected between these pins and the nearest V <sub>DD_LV_COR</sub> pin. |        | 66      |
| V <sub>DD_LV_COR2</sub>                    | 1.2 V supply pins for core logic and code Flash. Decoupling capacitor must be connected between these pins and the nearest $V_{SS\_LV\_COR}$ pin.      | 58     | 92      |
| V <sub>SS_LV_COR2</sub>                    | 1.2 V supply pins for core logic and code Flash. Decoupling capacitor must be connected betwee.n these pins and the nearest $V_{DD\_LV\_COR}$ pin.     | 59     | 93      |

Analog supply/ground and high/low reference lines are internally physically separate, but are shorted via a double-bonding connection on V<sub>DD\_HV\_ADCx</sub>/V<sub>SS\_HV\_ADCx</sub> pins.

#### 2.2.2 System pins

Table 4 and Table 5 contain information on pin functions for the MPC5602P devices. The pins listed in Table 4 are single-function pins. The pins shown in Table 5 are multi-function pins, programmable via their respective pad configuration register (PCR) values.

Table 4. System pins

| Symbol   | Description                                                                                                                                                            | Direction     | Pad s   | peed <sup>1</sup> | Pin    |         |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------|-------------------|--------|---------|
| Symbol   | Description                                                                                                                                                            | Direction     | SRC = 0 | SRC = 1           | 64-pin | 100-pin |
|          | Dedicated p                                                                                                                                                            | pins          |         |                   |        |         |
| NMI      | Non-maskable Interrupt                                                                                                                                                 | Input only    | Slow    | _                 | 1      | 1       |
| XTAL     | Analog output of the oscillator amplifier circuit—needs to be grounded if oscillator is used in bypass mode                                                            | _             | _       | _                 | 11     | 18      |
| EXTAL    | Analog input of the oscillator amplifier circuit, when the oscillator is not in bypass mode Analog input for the clock generator when the oscillator is in bypass mode | _             | _       | _                 | 12     | 19      |
| TDI      | JTAG test data input                                                                                                                                                   | Input only    | Slow    | _                 | 35     | 58      |
| TMS      | JTAG state machine control                                                                                                                                             | Input only    | Slow    | _                 | 36     | 59      |
| TCK      | JTAG clock                                                                                                                                                             | Input only    | Slow    | _                 | 37     | 60      |
| TDO      | JTAG test data output                                                                                                                                                  | Output only   | Slow    | Fast              | 38     | 61      |
|          | Reset pir                                                                                                                                                              | 1             |         |                   |        |         |
| RESET    | Bidirectional reset with Schmitt trigger characteristics and noise filter                                                                                              | Bidirectional | Medium  | _                 | 13     | 20      |
|          | Test pin                                                                                                                                                               |               | 1       |                   |        |         |
| VPP_TEST | Pin for testing purpose only. To be tied to ground in normal operating mode.                                                                                           | _             | _       | _                 | 47     | 74      |

<sup>&</sup>lt;sup>1</sup> SRC values refer to the value assigned to the Slew Rate Control bits of the pad configuration register.

## 2.2.3 Pin multiplexing

Table 5 defines the pin list and muxing for the MPC5602P devices.

Each row of Table 5 shows all the possible ways of configuring each pin, via alternate functions. The default function assigned to each pin after reset is the ALTO function.

MPC5602P devices provide three main I/O pad types, depending on the associated functions:

- Slow pads are the most common, providing a compromise between transition time and low electromagnetic emission.
- *Medium pads* provide fast enough transition for serial communication channels with controlled current to reduce electromagnetic emission.
- Fast pads provide maximum speed. They are used for improved NEXUS debugging capability.

Medium and Fast pads can use slow configuration to reduce electromagnetic emission, at the cost of reducing AC performance. For more information, see "Pad AC Specifications" in the device data sheet.

Table 5. Pin muxing

| Port | PCR      | Alternate                         | Functions                                                  | Peripheral <sup>3</sup>                                   | I/O                            | Pad     | speed <sup>5</sup> | Р      | in      |
|------|----------|-----------------------------------|------------------------------------------------------------|-----------------------------------------------------------|--------------------------------|---------|--------------------|--------|---------|
| pin  | register | function <sup>1,2</sup>           | Functions                                                  | Peripheral                                                | direction <sup>4</sup>         | SRC = 0 | SRC = 1            | 64-pin | 100-pin |
|      |          |                                   |                                                            | Port A (16-                                               | -bit)                          |         |                    |        |         |
| A[0] | PCR[0]   | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[0]<br>ETC[0]<br>SCK<br>F[0]<br>EIRQ[0]                | SIUL<br>eTimer_0<br>DSPI_2<br>FCU_0<br>SIUL               | 1/O<br>1/O<br>1/O<br>O         | Slow    | Medium             | _      | 51      |
| A[1] | PCR[1]   | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[1]<br>ETC[1]<br>SOUT<br>F[1]<br>EIRQ[1]               | SIUL<br>eTimer_0<br>DSPI_2<br>FCU_0<br>SIUL               | I/O<br>I/O<br>O<br>O           | Slow    | Medium             | _      | 52      |
| A[2] | PCR[2]   | ALT0 ALT1 ALT2 ALT3 — — —         | GPIO[2]<br>ETC[2]<br>—<br>A[3]<br>SIN<br>ABS[0]<br>EIRQ[2] | SIUL eTimer_0 — FlexPWM_0 DSPI_2 MC_RGM SIUL              | I/O<br>I/O<br>—<br>O<br>I<br>I | Slow    | Medium             | _      | 57      |
| A[3] | PCR[3]   | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[3]<br>ETC[3]<br>CS0<br>B[3]<br>ABS[1]<br>EIRQ[3]      | SIUL<br>eTimer_0<br>DSPI_2<br>FlexPWM_0<br>MC_RGM<br>SIUL | 1/O<br>1/O<br>1/O<br>0<br>1    | Slow    | Medium             | 41     | 64      |
| A[4] | PCR[4]   | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[4]  CS1  ETC[4]  FAB EIRQ[4]                          | SIUL  DSPI_2 eTimer_0 MC_RGM SIUL                         | 1/O<br>—<br>O<br>1/O<br>I      | Slow    | Medium             | 48     | 75      |
| A[5] | PCR[5]   | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[5]<br>CS0<br>—<br>CS7<br>EIRQ[5]                      | SIUL<br>DSPI_1<br>—<br>DSPI_0<br>SIUL                     | 1/O<br>1/O<br>—<br>O           | Slow    | Medium             | 5      | 8       |
| A[6] | PCR[6]   | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[6]<br>SCK<br>—<br>—<br>EIRQ[6]                        | SIUL<br>DSPI_1<br>—<br>—<br>SIUL                          | I/O<br>I/O<br>—<br>—<br>I      | Slow    | Medium             | 2      | 2       |
| A[7] | PCR[7]   | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[7]<br>SOUT<br>—<br>—<br>EIRQ[7]                       | SIUL<br>DSPI_1<br>—<br>—<br>SIUL                          | I/O<br>O<br>—<br>—<br>I        | Slow    | Medium             | 3      | 4       |

Table 5. Pin muxing (continued)

| Port  | PCR      | Alternate                              | Functions                                    | Dowinhous 13                                     | I/O                          | Pad     | speed <sup>5</sup> | Р      | in      |
|-------|----------|----------------------------------------|----------------------------------------------|--------------------------------------------------|------------------------------|---------|--------------------|--------|---------|
| pin   | register | function <sup>1,2</sup>                | Functions                                    | Peripheral <sup>3</sup>                          | direction <sup>4</sup>       | SRC = 0 | SRC = 1            | 64-pin | 100-pin |
| A[8]  | PCR[8]   | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—      | GPIO[8]  — — — SIN EIRQ[8]                   | SIUL  —  —  DSPI_1 SIUL                          | I/O<br>—<br>—<br>—<br>I      | Slow    | Medium             | 4      | 6       |
| A[9]  | PCR[9]   | ALT0<br>ALT1<br>ALT2<br>ALT3           | GPIO[9] CS1 — B[3] FAULT[0]                  | SIUL<br>DSPI_2<br>—<br>FlexPWM_0<br>FlexPWM_0    | 1/O<br>O<br>—<br>O           | Slow    | Medium             | 60     | 94      |
| A[10] | PCR[10]  | ALT0<br>ALT1<br>ALT2<br>ALT3           | GPIO[10]<br>CS0<br>B[0]<br>X[2]<br>EIRQ[9]   | SIUL<br>DSPI_2<br>FlexPWM_0<br>FlexPWM_0<br>SIUL | I/O<br>I/O<br>O<br>O         | Slow    | Medium             | 52     | 81      |
| A[11] | PCR[11]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—      | GPIO[11]<br>SCK<br>A[0]<br>A[2]<br>EIRQ[10]  | SIUL<br>DSPI_2<br>FlexPWM_0<br>FlexPWM_0<br>SIUL | I/O<br>I/O<br>O<br>O         | Slow    | Medium             | 53     | 82      |
| A[12] | PCR[12]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—      | GPIO[12]<br>SOUT<br>A[2]<br>B[2]<br>EIRQ[11] | SIUL<br>DSPI_2<br>FlexPWM_0<br>FlexPWM_0<br>SIUL | I/O<br>O<br>O<br>O           | Slow    | Medium             | 54     | 83      |
| A[13] | PCR[13]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—<br>— | GPIO[13]  — B[2] — SIN FAULT[0] EIRQ[12]     | SIUL — FlexPWM_0 — DSPI_2 FlexPWM_0 SIUL         | I/O<br>—<br>O<br>—<br>I<br>I | Slow    | Medium             | 61     | 95      |
| A[14] | PCR[14]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—      | GPIO[14]<br>TXD<br>—<br>—<br>EIRQ[13]        | SIUL<br>Safety Port_0<br>—<br>—<br>SIUL          | I/O<br>O<br>—<br>—<br>I      | Slow    | Medium             | 63     | 99      |
| A[15] | PCR[15]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—      | GPIO[15] RXD EIRQ[14]                        | SIUL  — — — — Safety Port_0 SIUL                 | I/O<br>—<br>—<br>—<br>I      | Slow    | Medium             | 64     | 100     |

Table 5. Pin muxing (continued)

| Port | PCR      | Alternate                         | Functions                                    | Peripheral <sup>3</sup>                | I/O                     | Pad     | speed <sup>5</sup> | Р      | in      |
|------|----------|-----------------------------------|----------------------------------------------|----------------------------------------|-------------------------|---------|--------------------|--------|---------|
| pin  | register | function <sup>1,2</sup>           | Functions                                    | reliplielai                            | direction <sup>4</sup>  | SRC = 0 | SRC = 1            | 64-pin | 100-pin |
|      |          |                                   |                                              | Port B (16-                            | -bit)                   |         |                    |        |         |
| B[0] | PCR[16]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[16]<br>TXD<br>—<br>DEBUG[0]<br>EIRQ[15] | SIUL<br>FlexCAN_0<br>—<br>SSCM<br>SIUL | I/O<br>O<br>—<br>—      | Slow    | Medium             | 49     | 76      |
| B[1] | PCR[17]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[17]  —  DEBUG[1]  RXD  EIRQ[16]         | SIUL  — SSCM FlexCAN_0 SIUL            | I/O<br>—<br>—<br>—<br>I | Slow    | Medium             | 50     | 77      |
| B[2] | PCR[18]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[18]<br>TXD<br>—<br>DEBUG[2]<br>EIRQ[17] | SIUL<br>LIN_0<br>—<br>SSCM<br>SIUL     | I/O<br>O<br>—<br>—<br>I | Slow    | Medium             | 51     | 79      |
| B[3] | PCR[19]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[19]  —  DEBUG[3]  RXD                   | SIUL<br>—<br>SSCM<br>LIN_0             | I/O<br>—<br>—<br>—<br>I | Slow    | Medium             | _      | 80      |
| B[6] | PCR[22]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[22]<br>CLKOUT<br>CS2<br>—<br>EIRQ[18]   | SIUL<br>Control<br>DSPI_2<br>—<br>SIUL | I/O<br>O<br>O<br>—<br>I | Slow    | Medium             | 62     | 96      |
| B[7] | PCR[23]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[23]  AN[0] RXD                          | SIUL<br>—<br>—<br>—<br>ADC_0<br>LIN_0  | Input only              | _       | _                  | 20     | 29      |
| B[8] | PCR[24]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[24]  AN[1] ETC[5]                       | SIUL ADC_0 eTimer_0                    | Input only              | _       | _                  | 22     | 31      |
| B[9] | PCR[25]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[25]<br>—<br>—<br>—<br>—<br>AN[11]       | SIUL<br>—<br>—<br>—<br>ADC_0           | Input only              | _       | _                  | 24     | 35      |

Table 5. Pin muxing (continued)

| Port  | PCR      | Alternate                              | Fti                                        | Peripheral <sup>3</sup>                                 | I/O<br>direction <sup>4</sup> | Pad s   | speed <sup>5</sup> | Р      | in      |
|-------|----------|----------------------------------------|--------------------------------------------|---------------------------------------------------------|-------------------------------|---------|--------------------|--------|---------|
| pin   | register | function <sup>1,2</sup>                | Functions                                  | r directions   Feripheral                               |                               | SRC = 0 | SRC = 1            | 64-pin | 100-pin |
| B[10] | PCR[26]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—      | GPIO[26]<br>—<br>—<br>—<br>—<br>AN[12]     | SIUL<br>—<br>—<br>—<br>ADC_0                            | Input only                    | _       | _                  | 25     | 36      |
| B[11] | PCR[27]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—      | GPIO[27]<br>—<br>—<br>—<br>—<br>AN[13]     | SIUL<br>—<br>—<br>—<br>ADC_0                            | Input only                    | _       | _                  | 26     | 37      |
| B[12] | PCR[28]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—      | GPIO[28]<br>—<br>—<br>—<br>—<br>AN[14]     | SIUL<br>—<br>—<br>—<br>ADC_0                            | Input only                    | _       | _                  | 27     | 38      |
| B[13] | PCR[29]  | ALT0 ALT1 ALT2 ALT3 — —                | GPIO[29]  AN[6] emu. AN[0] RXD             | SIUL  ADC_0 emu. ADC_16 LIN_1                           | Input only                    | _       | _                  | 30     | 42      |
| B[14] | PCR[30]  | ALT0 ALT1 ALT2 ALT3                    | GPIO[30]  AN[7] emu. AN[1] ETC[4] EIRQ[19] | SIUL  ADC_0 emu. ADC_1 <sup>6</sup> eTimer_0 SIUL       | Input only                    | _       | _                  | _      | 44      |
| B[15] | PCR[31]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—<br>— | GPIO[31]                                   | SIUL  —  ADC_0 emu. ADC_16 SIUL                         | Input only                    | _       | _                  | _      | 43      |
|       |          |                                        |                                            | Port C (16-                                             | -bit)                         |         |                    |        |         |
| C[0]  | PCR[32]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—      | GPIO[32] — — — — AN[9] emu. AN[3]          | SIUL<br>—<br>—<br>—<br>ADC_0<br>emu. ADC_1 <sup>6</sup> | Input only                    | _       | _                  | _      | 45      |

Table 5. Pin muxing (continued)

| Port | PCR      | Alternate                         | Functions                                        | Peripheral <sup>3</sup>                     | I/O                       | Pad     | speed <sup>5</sup> | Р      | in      |
|------|----------|-----------------------------------|--------------------------------------------------|---------------------------------------------|---------------------------|---------|--------------------|--------|---------|
| pin  | register | function <sup>1,2</sup>           | T diletions                                      | i empilerai                                 | direction <sup>4</sup>    | SRC = 0 | SRC = 1            | 64-pin | 100-pin |
| C[1] | PCR[33]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[33]<br>—<br>—<br>—<br>—<br>AN[2]            | SIUL<br>—<br>—<br>—<br>ADC_0                | Input only                | _       | _                  | 19     | 28      |
| C[2] | PCR[34]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[34]<br>—<br>—<br>—<br>—<br>AN[3]            | SIUL<br>—<br>—<br>—<br>ADC_0                | Input only                | _       | _                  | 21     | 30      |
| C[3] | PCR[35]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[35]<br>CS1<br>—<br>TXD<br>EIRQ[21]          | SIUL<br>DSPI_0<br>—<br>LIN_1<br>SIUL        | I/O<br>O<br>—<br>O<br>I   | Slow    | Medium             | _      | 10      |
| C[4] | PCR[36]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[36]<br>CS0<br>X[1]<br>DEBUG[4]<br>EIRQ[22]  | SIUL<br>DSPI_0<br>FlexPWM_0<br>SSCM<br>SIUL | I/O<br>I/O<br>O<br>—      | Slow    | Medium             | _      | 5       |
| C[5] | PCR[37]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[37]<br>SCK<br>—<br>DEBUG[5]<br>EIRQ[23]     | SIUL<br>DSPI_0<br>—<br>SSCM<br>SIUL         | I/O<br>I/O<br>—<br>—<br>I | Slow    | Medium             | _      | 7       |
| C[6] | PCR[38]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[38]<br>SOUT<br>B[1]<br>DEBUG[6]<br>EIRQ[24] | SIUL<br>DSPI_0<br>FlexPWM_0<br>SSCM<br>SIUL | I/O<br>O<br>O<br>—<br>I   | Slow    | Medium             | _      | 98      |
| C[7] | PCR[39]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[39]  — A[1] DEBUG[7] SIN                    | SIUL<br>—<br>FlexPWM_0<br>SSCM<br>DSPI_0    | I/O<br>—<br>O<br>—        | Slow    | Medium             | _      | 9       |
| C[8] | PCR[40]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[40]<br>CS1<br>—<br>CS6                      | SIUL<br>DSPI_1<br>—<br>DSPI_0               | I/O<br>O<br>—<br>O        | Slow    | Medium             | 57     | 91      |
| C[9] | PCR[41]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[41]<br>CS3<br>—<br>X[3]                     | SIUL<br>DSPI_2<br>—<br>FlexPWM_0            | I/O<br>O<br>—<br>O        | Slow    | Medium             | _      | 84      |

Table 5. Pin muxing (continued)

| Port  | PCR      | Alternate                         | Functions                           | Davimbawal <sup>3</sup>           | I/O                     | Pad     | speed <sup>5</sup> | Р      | in      |
|-------|----------|-----------------------------------|-------------------------------------|-----------------------------------|-------------------------|---------|--------------------|--------|---------|
| pin   | register | function <sup>1,2</sup>           | Functions                           | Peripheral <sup>3</sup>           | direction <sup>4</sup>  | SRC = 0 | SRC = 1            | 64-pin | 100-pin |
| C[10] | PCR[42]  | ALT0<br>ALT1<br>ALT2              | GPIO[42]<br>CS2                     | SIUL<br>DSPI_2<br>—               | I/O<br>O                | Slow    | Medium             | _      | 78      |
|       |          | ALT3                              | A[3]<br>FAULT[1]                    | FlexPWM_0<br>FlexPWM_0            | O<br>                   |         |                    |        |         |
| C[11] | PCR[43]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[43]<br>ETC[4]<br>CS2<br>—      | SIUL<br>eTimer_0<br>DSPI_2<br>—   | I/O<br>I/O<br>O         | Slow    | Medium             | 33     | 55      |
| C[12] | PCR[44]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[44]<br>ETC[5]<br>CS3           | SIUL<br>eTimer_0<br>DSPI_2<br>—   | I/O<br>I/O<br>O         | Slow    | Medium             | 34     | 56      |
| C[13] | PCR[45]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[45]  EXT_IN EXT_SYNC           | SIUL  CTU_0 FlexPWM_0             | I/O<br>—<br>—<br>—<br>I | Slow    | Medium             | _      | 71      |
| C[14] | PCR[46]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[46]  EXT_TGR  —                | SIUL<br>—<br>CTU_0<br>—           | I/O<br>—<br>O<br>—      | Slow    | Medium             | _      | 72      |
| C[15] | PCR[47]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[47]  —  A[1]  EXT_IN  EXT_SYNC | SIUL  — FlexPWM_0 CTU_0 FlexPWM_0 | I/O<br>—<br>—<br>O<br>I | Slow    | Medium             | _      | 85      |
|       |          |                                   |                                     | Port D (16-                       | -bit)                   |         |                    | ·      | •       |
| D[0]  | PCR[48]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[48]<br>—<br>—<br>B[1]          | SIUL<br>—<br>—<br>FlexPWM_0       | I/O<br>—<br>—<br>O      | Slow    | Medium             | _      | 86      |
| D[1]  | PCR[49]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[49]  —  EXT_TRG                | SIUL<br>—<br>—<br>CTU_0           | I/O<br>—<br>—<br>O      | Slow    | Medium             | _      | 3       |
| D[2]  | PCR[50]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[50]<br>—<br>—<br>X[3]          | SIUL<br>—<br>—<br>FlexPWM_0       | I/O<br>—<br>—<br>O      | Slow    | Medium             | _      | 97      |
| D[3]  | PCR[51]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[51]<br>—<br>—<br>A[3]          | SIUL<br>—<br>—<br>FlexPWM_0       | I/O<br>—<br>—<br>O      | Slow    | Medium             | _      | 89      |

Table 5. Pin muxing (continued)

| Port  | PCR      | Alternate                         | Functions                             | Davimbaral <sup>3</sup>               | Peripheral <sup>3</sup> I/O | Pad     | speed <sup>5</sup> | Pin    |         |
|-------|----------|-----------------------------------|---------------------------------------|---------------------------------------|-----------------------------|---------|--------------------|--------|---------|
| pin   | register | function <sup>1,2</sup>           | Functions                             | Peripheral                            | direction <sup>4</sup>      | SRC = 0 | SRC = 1            | 64-pin | 100-pin |
| D[4]  | PCR[52]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[52]<br>—<br>—<br>—<br>B[3]       | SIUL<br>—<br>—<br>FlexPWM 0           | I/O<br>—<br>—<br>O          | Slow    | Medium             | _      | 90      |
| D[5]  | PCR[53]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[53]<br>CS3<br>F[0]               | SIUL<br>DSPI_0<br>FCU_0<br>—          | I/O<br>O<br>O               | Slow    | Medium             | _      | 22      |
| D[6]  | PCR[54]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[54]<br>CS2<br>—<br>—<br>FAULT[1] | SIUL<br>DSPI_0<br>—<br>—<br>FlexPWM_0 | I/O<br>O<br>—<br>—<br>I     | Slow    | Medium             | _      | 23      |
| D[7]  | PCR[55]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[55]<br>CS3<br>F[1]<br>CS4        | SIUL<br>DSPI_1<br>FCU_0<br>DSPI_0     | I/O<br>O<br>O               | Slow    | Medium             | 17     | 26      |
| D[8]  | PCR[56]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[56]<br>CS2<br>—<br>CS5           | SIUL<br>DSPI_1<br>—<br>DSPI_0         | I/O<br>O<br>—<br>O          | Slow    | Medium             | 14     | 21      |
| D[9]  | PCR[57]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[57]<br>X[0]<br>TXD<br>—          | SIUL<br>FlexPWM_0<br>LIN_1<br>—       | 1/O<br>O<br>O               | Slow    | Medium             | 8      | 15      |
| D[10] | PCR[58]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[58]<br>A[0]<br>—<br>—            | SIUL<br>FlexPWM_0<br>—<br>—           | I/O<br>O<br>—<br>—          | Slow    | Medium             | _      | 53      |
| D[11] | PCR[59]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[59]<br>B[0]<br>—<br>—            | SIUL<br>FlexPWM_0<br>—                | I/O<br>O<br>—<br>—          | Slow    | Medium             | _      | 54      |
| D[12] | PCR[60]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[60]<br>X[1]<br>—<br>—<br>RXD     | SIUL<br>FlexPWM_0<br>—<br>—<br>LIN_1  | I/O<br>O<br>—<br>—<br>I     | Slow    | Medium             | 45     | 70      |
| D[13] | PCR[61]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[61]<br>A[1]<br>—<br>—            | SIUL<br>FlexPWM_0<br>—                | I/O<br>O<br>—               | Slow    | Medium             | 44     | 67      |
| D[14] | PCR[62]  | ALT0<br>ALT1<br>ALT2<br>ALT3      | GPIO[62]<br>B[1]<br>—<br>—            | SIUL<br>FlexPWM_0<br>—                | I/O<br>O<br>—<br>—          | Slow    | Medium             | 46     | 73      |

Table 5. Pin muxing (continued)

| Port  | PCR      | Alternate                         | Eunotiono                              | Peripheral <sup>3</sup>      | I/O                    | Pad     | speed <sup>5</sup> | Р      | in      |
|-------|----------|-----------------------------------|----------------------------------------|------------------------------|------------------------|---------|--------------------|--------|---------|
| pin   | register | function <sup>1,2</sup>           | Functions                              | Peripheral                   | direction <sup>4</sup> | SRC = 0 | SRC = 1            | 64-pin | 100-pin |
| D[15] | PCR[63]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[63]  AN[10] emu. AN[4]            | SIUL  —  ADC_0 emu. ADC_16   | Input only             | _       | _                  | _      | 41      |
|       |          |                                   |                                        | Port E (16-                  | -bit)                  |         |                    |        |         |
| E[0]  | PCR[64]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[64]<br>—<br>—<br>—<br>—<br>AN[15] | SIUL<br>—<br>—<br>—<br>ADC_0 | Input only             | _       | _                  | _      | 46      |
| E[1]  | PCR[65]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[65]<br>—<br>—<br>—<br>—<br>AN[4]  | SIUL<br>—<br>—<br>—<br>ADC_0 | Input only             |         | _                  | 18     | 27      |
| E[2]  | PCR[66]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[66]<br>—<br>—<br>—<br>—<br>AN[5]  | SIUL<br>—<br>—<br>—<br>ADC_0 | Input only             | _       | _                  | 23     | 32      |
| E[3]  | PCR[67]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[67]<br>—<br>—<br>—<br>—<br>AN[6]  | SIUL<br>—<br>—<br>—<br>ADC_0 | Input only             | _       | _                  | 30     | 42      |
| E[4]  | PCR[68]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[68]<br>—<br>—<br>—<br>—<br>AN[7]  | SIUL<br>—<br>—<br>—<br>ADC_0 | Input only             |         | _                  | _      | 44      |
| E[5]  | PCR[69]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[69]<br>—<br>—<br>—<br>—<br>AN[8]  | SIUL<br>—<br>—<br>—<br>ADC_0 | Input only             |         | _                  | _      | 43      |
| E[6]  | PCR[70]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[70]<br>—<br>—<br>—<br>—<br>AN[9]  | SIUL<br>—<br>—<br>—<br>ADC_0 | Input only             | _       | _                  | _      | 45      |
| E[7]  | PCR[71]  | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[71]<br>—<br>—<br>—<br>—<br>AN[10] | SIUL<br>—<br>—<br>—<br>ADC_0 | Input only             | _       | _                  | _      | 41      |

- <sup>1</sup> ALT0 is the primary (default) function for each port after reset.
- Alternate functions are chosen by setting the values of the PCR.PA bitfields inside the SIU module. PCR.PA = 00 → ALT0; PCR.PA = 01 → ALT1; PCR.PA = 10 → ALT2; PCR.PA = 11 → ALT3. This is intended to select the output functions; to use one of the input functions, the PCR.IBE bit must be written to '1', regardless of the values selected in the PCR.PA bitfields. For this reason, the value corresponding to an input only function is reported as "—".
- <sup>3</sup> Module included on the MCU.
- Multiple inputs are routed to all respective modules internally. The input of some modules must be configured by setting the values of the PSMIO.PADSELx bitfields inside the SIUL module.
- <sup>5</sup> Programmable via the SRC (Slew Rate Control) bits in the respective Pad Configuration Register.
- ADC0.AN emulates ADC1.AN. This feature is used to provide software compatibility between MPC5602P and MPC5604P. Refer to ADC chapter of reference manual for more details.

### 3 Electrical characteristics

#### 3.1 Introduction

This section contains device electrical characteristics as well as temperature and power considerations.

This microcontroller contains input protection against damage due to high static voltages. However, it is advisable to take precautions to avoid application of any voltage higher than the specified maximum rated voltages.

To enhance reliability, unused inputs can be driven to an appropriate logic voltage level ( $V_{DD}$  or  $V_{SS}$ ). This can be done by the internal pull-up or pull-down resistors, which are provided by the device for most general purpose pins.

The following tables provide the device characteristics and its demands on the system.

In the tables where the device logic provides signals with their respective timing characteristics, the symbol "CC" for Controller Characteristics is included in the Symbol column.

In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol "SR" for System Requirement is included in the Symbol column.

#### CAUTION

All of the following parameter values can vary depending on the application and must be confirmed during silicon characterization or silicon reliability trial.

#### 3.2 Parameter classification

The electrical parameters are guaranteed by various methods. To give the customer a better understanding, the classifications listed in Table 6 are used and the parameters are tagged accordingly in the tables where appropriate.

**Table 6. Parameter classifications** 

| Classification tag | Tag description                                                                                                                                                                                                        |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Р                  | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
| С                  | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| Т                  | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D                  | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

#### NOTE

The classification is shown in the column labeled "C" in the parameter tables where appropriate.

## 3.3 Absolute maximum ratings

Table 7. Absolute maximum ratings<sup>1</sup>

| Symbol          |    | Parameter     | Conditions | Value |     |      |
|-----------------|----|---------------|------------|-------|-----|------|
| Cymbol          |    | i diametei    | Conditions | Min   | Max | Unit |
| V <sub>SS</sub> | SR | Device ground | _          | 0     | 0   | ٧    |

Table 7. Absolute maximum ratings<sup>1</sup> (continued)

| Symbol                              |    | Doromotor                                                                                                                                                | Conditions                         | Value       |                              |      |
|-------------------------------------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------------|------------------------------|------|
| Symbol                              |    | Parameter                                                                                                                                                | Conditions                         | Min         | Max                          | Unit |
| V <sub>DD_HV_IOx</sub> <sup>2</sup> | SR | 3.3 V/5.0 V input/output supply voltage (supply). Code flash memory supply with V <sub>DD_HV_IO3</sub> and data flash memory with V <sub>DD_HV_IO2</sub> | _                                  | -0.3        | 6.0                          | V    |
| V <sub>SS_HV_IOx</sub>              | SR | 3.3 V/5.0 V input/output supply voltage (ground). Code flash memory ground with V <sub>SS_HV_IO3</sub> and data flash memory with V <sub>SS_HV_IO2</sub> | _                                  | -0.1        | 0.1                          | V    |
| $V_{DD\_HV\_OSC}$                   | SR | 3.3 V/5.0 V crystal oscillator amplifier supply voltage (supply)                                                                                         | _                                  | -0.3        | 6.0                          | V    |
|                                     |    | Supply voltage (supply)                                                                                                                                  | Relative to V <sub>DD_HV_IOx</sub> | -0.3        | $V_{DD\_HV\_IOx} + 0.3$      |      |
| V <sub>SS_HV_OSC</sub>              | SR | 3.3 V/5.0 V crystal oscillator amplifier supply voltage (ground)                                                                                         | _                                  | -0.1        | 0.1                          | V    |
| V <sub>DD_HV_ADC0</sub>             | SR | 3.3 V/5.0 V ADC_0 supply and high-reference voltage                                                                                                      | V <sub>DD_HV_REG</sub> < 2.7 V     | -0.3        | V <sub>DD_HV_REG</sub> + 0.3 | V    |
|                                     |    |                                                                                                                                                          | V <sub>DD_HV_REG</sub> ><br>2.7 V  | -0.3        | 6.0                          |      |
| V <sub>SS_HV_ADC0</sub>             | SR | 3.3 V/5.0 V ADC_0 ground and low-reference voltage                                                                                                       | _                                  | -0.1        | 0.1                          | V    |
| V <sub>DD_HV_REG</sub>              | SR | 3.3 V/5.0 V voltage-regulator supply                                                                                                                     | _                                  | -0.3        | 6.0                          | V    |
|                                     |    | voltage                                                                                                                                                  | Relative to V <sub>DD_HV_IOx</sub> | -0.3        | $V_{DD\_HV\_IOx} + 0.3$      |      |
| $TV_DD$                             | SR | Slope characteristics on all V <sub>DD</sub> during power up <sup>3</sup>                                                                                | _                                  | _           | 0.25                         | V/µs |
| $V_{DD\_LV\_CORx}$                  | СС | 1.2 V supply pins for core logic (supply)                                                                                                                | _                                  | -0.1        | 1.5                          | V    |
| V <sub>SS_LV_CORx</sub>             | SR | 1.2 V supply pins for core logic (ground)                                                                                                                | _                                  | -0.1        | 0.1                          | V    |
| V <sub>IN</sub>                     | SR | Voltage on any pin with respect to                                                                                                                       | _                                  | -0.3        | 6.0                          | V    |
|                                     |    | ground (V <sub>SS_HV_IOx</sub> )                                                                                                                         | Relative to V <sub>DD_HV_IOx</sub> | -0.3        | $V_{DD\_HV\_IOx} + 0.3^4$    |      |
| I <sub>INJPAD</sub>                 | SR | Input current on any pin during overload condition                                                                                                       | _                                  | -10         | 10                           | mA   |
| INJSUM                              | SR | Absolute sum of all input currents during overload condition                                                                                             | _                                  | <b>–</b> 50 | 50                           | mA   |
| T <sub>STG</sub>                    | SR | Storage temperature                                                                                                                                      | _                                  | <b>–</b> 55 | 150                          | °C   |
| T <sub>J</sub>                      | SR | Junction temperature under bias                                                                                                                          | _                                  | -40         | 150                          | °C   |

- Functional operating conditions are given in the DC electrical characteristics. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maxima may affect device reliability or cause permanent damage to the device.
- The difference between each couple of voltage supplies must be less than 300 mV, |V<sub>DD\_HV\_IOy</sub> V<sub>DD\_HV\_IOx</sub>| < 300 mV.</li>
   Guaranteed by device validation.
- $^4~$  Only when  $V_{DD~HV~IOx}\,{<}\,5.2~V$

Figure 4 shows the constraints of the different power supplies.



Figure 4. Power supplies constraints (–0.3 V  $\leq$  V<sub>DD HV IOx</sub>  $\leq$  6.0 V)

The MPC5602P supply architecture allows the ADC supply to be managed independently from the standard  $V_{DD\ HV}$  supply. Figure 5 shows the constraints of the ADC power supply.



Figure 5. Independent ADC supply (–0.3 V  $\leq$   $V_{DD\_HV\_REG} \leq$  6.0 V)

# 3.4 Recommended operating conditions

Table 8. Recommended operating conditions (5.0 V)

| Oh. a.l.                            |                                                                          | Danier de la                                         | O a malitia ma         | Val                          | ue                      | 11 !4 |
|-------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------|------------------------|------------------------------|-------------------------|-------|
| Symbol                              |                                                                          | Parameter Conditions                                 |                        | Min                          | Max <sup>1</sup>        | Unit  |
| V <sub>SS</sub>                     | SR                                                                       | Device ground                                        | _                      | 0                            | 0                       | V     |
| V <sub>DD_HV_IOx</sub> <sup>2</sup> | SR                                                                       | 5.0 V input/output supply voltage                    | _                      | 4.5                          | 5.5                     | V     |
| V <sub>SS_HV_IOx</sub>              | SR                                                                       | Input/output ground voltage                          | _                      | 0                            | 0                       | V     |
| V <sub>DD_HV_OSC</sub>              | SR                                                                       | 5.0 V crystal oscillator                             | _                      | 4.5                          | 5.5                     | V     |
|                                     |                                                                          | amplifier supply voltage                             | Relative to            | V <sub>DD_HV_IOx</sub> – 0.1 | $V_{DD\_HV\_IOx} + 0.1$ |       |
|                                     |                                                                          |                                                      | V <sub>DD_HV_IOx</sub> |                              |                         |       |
| V <sub>SS_HV_OSC</sub>              | SR                                                                       | 5.0 V crystal oscillator amplifier reference voltage | _                      | 0                            | 0                       | V     |
| V <sub>DD_HV_REG</sub>              | SR                                                                       | 5.0 V voltage regulator                              | _                      | 4.5                          | 5.5                     | ٧     |
|                                     |                                                                          | supply voltage                                       | Relative to            | $V_{DD\_HV\_IOx} - 0.1$      | $V_{DD\_HV\_IOx} + 0.1$ |       |
|                                     |                                                                          |                                                      | V <sub>DD_HV_IOx</sub> |                              |                         |       |
| V <sub>DD_HV_ADC0</sub>             | V <sub>DD_HV_ADC0</sub> SR 5.0 V ADC_0 supply and high reference voltage |                                                      | _                      | 4.5                          | 5.5                     | V     |
|                                     |                                                                          |                                                      | Relative to            | V <sub>DD_HV_REG</sub> – 0.1 | _                       |       |
|                                     |                                                                          |                                                      | V <sub>DD_HV_REG</sub> |                              |                         |       |

Table 8. Recommended operating conditions (5.0 V) (continued)

| Symbol                                   |    | Parameter                              | Conditions | Val | Unit             |    |  |
|------------------------------------------|----|----------------------------------------|------------|-----|------------------|----|--|
| Symbol                                   |    | Parameter                              | Conditions | Min | Max <sup>1</sup> |    |  |
| V <sub>SS_HV_ADC0</sub>                  | SR | ADC_0 ground and low reference voltage | _          | 0   | 0                | V  |  |
| V <sub>DD_LV_REGCOR</sub> <sup>3,4</sup> | СС | Internal supply voltage                | _          | _   | _                | V  |  |
| V <sub>SS_LV_REGCOR</sub> <sup>3</sup>   | SR | Internal reference voltage             | _          | 0   | 0                | V  |  |
| V <sub>DD_LV_CORx</sub> <sup>3,4</sup>   | СС | Internal supply voltage                | _          | _   | _                | V  |  |
| V <sub>SS_LV_CORx</sub> <sup>3</sup>     | SR | Internal reference voltage             | _          | 0   | 0                | V  |  |
| T <sub>A</sub>                           | SR | Ambient temperature under bias         | _          | -40 | 125              | °C |  |

Full functionality cannot be guaranteed when voltage drops below 4.5 V. In particular, ADC electrical characteristics and I/Os DC electrical specification may not be guaranteed.

Table 9. Recommended operating conditions (3.3 V)

| Courselle al                        |    | Davanatav                                            | Conditions                         | Val                          | ue                           | 11   |
|-------------------------------------|----|------------------------------------------------------|------------------------------------|------------------------------|------------------------------|------|
| Symbol                              |    | Parameter                                            | Conditions                         | Min                          | Max <sup>1</sup>             | Unit |
| V <sub>SS</sub>                     | SR | Device ground                                        | _                                  | 0                            | 0                            | V    |
| V <sub>DD_HV_IOx</sub> <sup>2</sup> | SR | 3.3 V input/output supply voltage                    | _                                  | 3.0                          | 3.6                          | V    |
| V <sub>SS_HV_IOx</sub>              | SR | Input/output ground voltage                          | _                                  | 0                            | 0                            | ٧    |
| V <sub>DD_HV_OSC</sub>              | SR | 3.3 V crystal oscillator                             | _                                  | 3.0                          | 3.6                          | ٧    |
|                                     |    | amplifier supply voltage                             | Relative to V <sub>DD_HV_IOx</sub> | V <sub>DD_HV_IOx</sub> – 0.1 | V <sub>DD_HV_IOx</sub> + 0.1 |      |
| V <sub>SS_HV_OSC</sub>              | SR | 3.3 V crystal oscillator amplifier reference voltage | _                                  | 0                            | 0                            | V    |
| V <sub>DD_HV_REG</sub>              | SR | 3.3 V voltage regulator                              | _                                  | 3.0                          | 3.6                          | ٧    |
|                                     |    | supply voltage                                       | Relative to V <sub>DD_HV_IOx</sub> | V <sub>DD_HV_IOx</sub> – 0.1 | V <sub>DD_HV_IOx</sub> + 0.1 |      |
| V <sub>DD_HV_ADC0</sub>             | SR | 3.3 V ADC_0 supply and                               | _                                  | 3.0                          | 5.5                          | V    |
|                                     |    | high reference voltage                               | Relative to V <sub>DD_HV_REG</sub> | V <sub>DD_HV_REG</sub> - 0.1 | 5.5                          |      |

<sup>&</sup>lt;sup>2</sup> The difference between each couple of voltage supplies must be less than 100 mV,  $|V_{DD\_HV\_IOy} - V_{DD\_HV\_IOx}| < 100 \text{ mV}.$ 

<sup>&</sup>lt;sup>3</sup> To be connected to emitter of external NPN. Low voltage supplies are not under user control—they are produced by an on-chip voltage regulator—but for the device to function properly the low voltage grounds (V<sub>SS LV xxx</sub>) must be shorted to high voltage grounds (V<sub>SS HV xxx</sub>) and the low voltage supply pins (V<sub>DD LV xxx</sub>) must be connected to the external ballast emitter.

The low voltage supplies (V<sub>DD LV xxx</sub>) are not all independent.

 $<sup>-</sup>V_{DD\_LV\_COR1} \text{ and } V_{DD\_LV\_COR2} \text{ are shorted internally via double bonding connections with lines that provide the low voltage supply to the data flash memory module. Similarly, <math>V_{SS\_LV\_COR1}$  and  $V_{SS\_LV\_COR2}$  are internally shorted.  $-V_{DD\_LV\_REGCOR} \text{ and } V_{DD\_LV\_RECORx} \text{ are physically shorted internally, as are } V_{SS\_LV\_REGCOR} \text{ and } V_{SS\_LV\_CORx}.$ 

Table 9. Recommended operating conditions (3.3 V) (continued)

| Symbol                                   |    | Parameter                              | Conditions    | Val | ue               | Unit |  |
|------------------------------------------|----|----------------------------------------|---------------|-----|------------------|------|--|
| Symbol                                   |    | Parameter                              | Conditions    | Min | Max <sup>1</sup> |      |  |
| V <sub>SS_HV_ADC0</sub>                  | SR | ADC_0 ground and low reference voltage | <del></del> - | 0   | 0                | ٧    |  |
| V <sub>DD_LV_REGCOR</sub> <sup>3,4</sup> |    | Internal supply voltage                | _             | _   | _                | V    |  |
| V <sub>SS_LV_REGCOR</sub> <sup>3</sup>   | SR | Internal reference voltage             | _             | 0   | 0                | V    |  |
| V <sub>DD_LV_CORx</sub> <sup>3,4</sup>   | СС | Internal supply voltage                | _             | _   | _                | V    |  |
| V <sub>SS_LV_CORx</sub> <sup>3</sup>     | SR | Internal reference voltage             | _             | 0   | 0                | V    |  |
| T <sub>A</sub>                           | SR | Ambient temperature under bias         |               | -40 | 125              | °C   |  |

<sup>&</sup>lt;sup>1</sup> Full functionality cannot be guaranteed when voltage drops below 3.0 V. In particular, ADC electrical characteristics and I/Os DC electrical specification may not be guaranteed.

The difference between each couple of voltage supplies must be less than 100 mV,  $V_{DD\_HV\_IOy} - V_{DD\_HV\_IOx}|$  < 100 mV.

To be connected to emitter of external NPN. Low voltage supplies are not under user control—they are produced by an on-chip voltage regulator—but for the device to function properly the low voltage grounds (V<sub>SS\_LV\_xxx</sub>) must be shorted to high voltage grounds (V<sub>SS\_HV\_xxx</sub>) and the low voltage supply pins (V<sub>DD\_LV\_xxx</sub>) must be connected to the external ballast emitter.

 $<sup>^4</sup>$   $\,$  The low voltage supplies (V\_DD\_LV\_xxx) are not all independent.

<sup>-</sup> V<sub>DD\_LV\_COR1</sub> and V<sub>DD\_LV\_COR2</sub> are shorted internally via double bonding connections with lines that provide the low voltage supply to the data flash memory module. Similarly, V<sub>SS\_LV\_COR1</sub> and V<sub>SS\_LV\_COR2</sub> are internally shorted.

<sup>-</sup> V<sub>DD LV</sub> REGCOR and V<sub>DD LV</sub> RECORx are physically shorted internally, as are V<sub>SS LV</sub> REGCOR and V<sub>SS LV</sub> CORx.

Figure 6 shows the constraints of the different power supplies.



Figure 6. Power supplies constraints (3.0 V  $\leq$  V<sub>DD\_HV\_IOx</sub>  $\leq$  5.5 V)

The MPC5602P supply architecture allows the ADC supply to be managed independently from the standard  $V_{DD\_HV}$  supply. Figure 7 shows the constraints of the ADC power supply.



Figure 7. Independent ADC supply (3.0 V  $\leq$  V\_DD\_HV\_REG  $\leq$  5.5 V)

#### 3.5 Thermal characteristics

### 3.5.1 Package thermal characteristics

Table 10. LQFP thermal characteristics

| Complete           | Parameter.                                             | Conditions            | Typica  | Typical value |      |  |
|--------------------|--------------------------------------------------------|-----------------------|---------|---------------|------|--|
| Symbol             | Parameter                                              | Conditions            | 100-pin | 64-pin        | Unit |  |
| $R_{\theta JA}$    | Thermal resistance junction-to-ambient, natural        | Single layer board—1s | 63      | 57            | °C/W |  |
|                    | convection <sup>1</sup>                                | Four layer board—2s2p | 51      | 41            | °C/W |  |
| $R_{\theta JB}$    | Thermal resistance junction-to-board <sup>2</sup>      | Four layer board—2s2p | 33      | 22            | °C/W |  |
| $R_{\theta JCtop}$ | Thermal resistance junction-to-case (top) <sup>3</sup> | Single layer board—1s | 15      | 13            | °C/W |  |
| $\Psi_{JB}$        | Junction-to-board, natural convection <sup>4</sup>     | Operating conditions  | 33      | 22            | °C/W |  |
| $\Psi_{\sf JC}$    | Junction-to-case, natural convection <sup>5</sup>      | Operating conditions  | 1       | 1             | °C/W |  |

Junction-to-ambient thermal resistance determined per JEDEC JESD51-7. Thermal test board meets JEDEC specification for this package.

## 3.5.2 General notes for specifications at maximum junction temperature

An estimation of the chip junction temperature, T<sub>I</sub>, can be obtained from Equation 1:

$$T_{J} = T_{A} + (R_{\theta JA} * P_{D})$$
 Eqn. 1

where:

 $T_A$  = ambient temperature for the package (°C)

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

The junction-to-ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. Unfortunately, there are two values in common usage: the value determined on a single layer board and the value obtained on a board with two planes. For packages such as the PBGA, these values can be different by a factor of two. Which value is closer to the application depends on the power dissipated by other components on the board. The value obtained on a single layer board is appropriate for the tightly packed printed circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated.

When a heat sink is used, the thermal resistance is expressed in Equation 2 as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

$$R_{\theta,JA} = R_{\theta,JC} + R_{\theta CA}$$
 Eqn. 2

MPC5602P Microcontroller Data Sheet, Rev. 4.1

Junction-to-board thermal resistance determined per JEDEC JESD51-8. Thermal test board meets JEDEC specification for the specified package. When Greek letters are not available, the symbols are typed as RthJB or Theta-JB.

Junction-to-case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer.

<sup>&</sup>lt;sup>4</sup> Thermal characterization parameter indicating the temperature difference between the board and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JB.

<sup>&</sup>lt;sup>5</sup> Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JC.

where:

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)

 $R_{\Theta C A}$  = case-to-ambient thermal resistance (°C/W)

 $R_{AIC}$  is device related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device.

To determine the junction temperature of the device in the application when heat sinks are not used, the Thermal Characterization Parameter ( $\Psi_{IT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using Equation 3:

$$T_{J} = T_{T} + (\Psi_{JT} \times P_{D})$$
 Eqn. 3

where:

 $T_T$  = thermocouple temperature on top of the package (°C)

 $\Psi_{JT}$  = thermal characterization parameter (°C/W)

 $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured per JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

#### References:

- Semiconductor Equipment and Materials International 3081 Zanker Road San Jose, CA 95134U.S.A. (408) 943-6900
- MIL-SPEC and EIA/JESD (JEDEC) specifications are available from Global Engineering Documents at (800) 854-7179 or (303) 397-7956.
- JEDEC specifications are available on the WEB at http://www.jedec.org.
- C.E. Triplett and B. Joiner, An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module, Proceedings of SemiTherm, San Diego, 1998, pp. 47–54.
- G. Kromann, S. Shidore, and S. Addison, Thermal Modeling of a PBGA for Air-Cooled Applications, Electronic Packaging and Production, pp. 53–58, March 1998.
- B. Joiner and V. Adams, Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling, Proceedings of SemiTherm, San Diego, 1999, pp. 212–220.

MPC5602P Microcontroller Data Sheet, Rev. 4.1 Freescale Semiconductor 41

## 3.6 Electromagnetic interference (EMI) characteristics

Table 11. EMI testing specifications

| Symbol           | Parameter                      | Conditions                                      | Clocks                                                                    | Frequency       | Level<br>(Typ) | Unit |
|------------------|--------------------------------|-------------------------------------------------|---------------------------------------------------------------------------|-----------------|----------------|------|
| V <sub>EME</sub> | Radiated emissions             | V <sub>DD</sub> = 5.0 V; T <sub>A</sub> = 25 °C | f <sub>OSC</sub> = 8 MHz                                                  | 150 kHz-150 MHz | 11             | dΒμV |
|                  |                                | Other device configuration,                     | f <sub>CPU</sub> = 64 MHz<br>No PLL frequency                             | 150–1000 MHz    | 13             |      |
|                  | test conditions and EM testing | modulation                                      | IEC level                                                                 | М               | _              |      |
|                  |                                | per standard IEC61967-2                         | f <sub>OSC</sub> = 8 MHz                                                  | 150 kHz-150 MHz | 8              | dΒμV |
|                  |                                |                                                 | f <sub>CPU</sub> = 64 MHz<br>±4% PLL frequency                            | 150–1000 MHz    | 12             |      |
|                  |                                |                                                 | modulation                                                                | IEC level       | N              | _    |
|                  |                                | V <sub>DD</sub> = 3.3 V; T <sub>A</sub> = 25 °C | f <sub>OSC</sub> = 8 MHz<br>f <sub>CPU</sub> = 64 MHz<br>No PLL frequency | 150 kHz-150 MHz | 9              | dΒμV |
|                  |                                | Other device configuration,                     |                                                                           | 150–1000 MHz    | 12             |      |
|                  |                                | test conditions and EM testing                  | modulation                                                                | IEC level       | М              | _    |
|                  |                                | per standard IEC61967-2                         | f <sub>OSC</sub> = 8 MHz                                                  | 150 kHz-150 MHz | 7              | dΒμV |
|                  |                                |                                                 | f <sub>CPU</sub> = 64 MHz<br>±4% PLL frequency                            | 150–1000 MHz    | 12             |      |
|                  |                                |                                                 | modulation                                                                | IEC level       | N              | _    |

## 3.7 Electrostatic discharge (ESD) characteristics

Table 12. ESD ratings<sup>1,2</sup>

| Symbol                |    | Parameter                                      | Conditions | Value         | Unit |
|-----------------------|----|------------------------------------------------|------------|---------------|------|
| V <sub>ESD(HBM)</sub> | SR | Electrostatic discharge (Human Body Model)     | _          | 2000          | V    |
| V <sub>ESD(CDM)</sub> | SR | Electrostatic discharge (Charged Device Model) | _          | 750 (corners) | V    |
|                       |    |                                                |            | 500 (other)   |      |

All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits

# 3.8 Power management electrical characteristics

# 3.8.1 Voltage regulator electrical characteristics

The internal voltage regulator requires an external NPN (BCP68, BCX68 or BC817) ballast to be connected as shown in Figure 8. Capacitances should be placed on the board as near as possible to the associated pins. Care should also be taken to limit the serial inductance of the board to less than 5 nH.

A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing shall be performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

#### **NOTE**

The voltage regulator output cannot be used to drive external circuits. Output pins are to be used only for decoupling capacitance.

 $V_{DD\_LV\_COR}$  must be generated using internal regulator and external NPN transistor. It is not possible to provide  $V_{DD\_LV\_COR}$  through external regulator.

For the MPC5602P microcontroller, 10  $\mu$ F should be placed between each of the three  $V_{DD\_LV\_CORx}/V_{SS\_LV\_CORx}$  supply pairs and also between the  $V_{DD\_LV\_REGCOR}/V_{SS\_LV\_REGCOR}$  pair. Additionally, 40  $\mu$ F should be placed between the  $V_{DD\_HV\_REG}/V_{SS\_HV\_REG}$  pins.

 $V_{DD}$  = 3.0 V to 3.6 V / 4.5 V to 5.5 V,  $T_A$  = -40 to 125 °C, unless otherwise specified.



Figure 8. Voltage regulator configuration

Table 13. Voltage regulator electrical characteristics

| Symbol                    |    | С | Parameter                                                                | Conditions                                        |      | Value |      | Unit |
|---------------------------|----|---|--------------------------------------------------------------------------|---------------------------------------------------|------|-------|------|------|
| Cymbol                    |    |   | T didilictor                                                             | Conditions                                        | Min  | Тур   | Max  | Oint |
| V <sub>DD_LV_REGCOR</sub> | СС | Р | Output voltage under maximum load run supply current configuration       | Post-trimming                                     | 1.15 | _     | 1.32 | V    |
| C <sub>DEC1</sub>         | SR | _ | External decoupling/stability ceramic capacitor                          | . • , , ,                                         |      | 30    | _    | μF   |
|                           |    |   |                                                                          | Bipolar BC817<br>One capacitance of 22 μF         | 14.3 | 22    |      | μF   |
| R <sub>REG</sub>          | SR |   | Resulting ESR of either one or all three $C_{\mbox{\footnotesize DEC1}}$ | Absolute maximum value between 100 kHz and 10 MHz | _    | _     | 45   | mΩ   |

Table 13. Voltage regulator electrical characteristics (continued)

| Symbol            |    | С | Parameter                                                     | Conditions                       | ,      | Value |     | Unit  |
|-------------------|----|---|---------------------------------------------------------------|----------------------------------|--------|-------|-----|-------|
| Symbol            |    |   | r ai airietei                                                 | Conditions                       | Min    | Тур   | Max | Oilit |
| C <sub>DEC2</sub> | SR | _ | External decoupling/stability ceramic capacitor               | Four capacitances of 440 nF each | 1200   | 1760  | _   | nF    |
| C <sub>DEC3</sub> | SR |   | External decoupling/stability ceramic capacitor on VDD_HV_REG | Two capacitances of 10 μF each   | 2 × 10 |       | _   | μF    |

### 3.8.2 Voltage monitor electrical characteristics

The device implements a power on reset module to ensure correct power-up initialization, as well as three low voltage detectors to monitor the  $V_{DD}$  and the  $V_{DD}$  LV voltage while device is supplied:

- POR monitors V<sub>DD</sub> during the power-up phase to ensure device is maintained in a safe reset state
- LVDHV3 monitors V<sub>DD</sub> to ensure device reset below minimum functional supply
- LVDHV5 monitors  $V_{DD}$  when application uses device in the 5.0 V  $\pm$  10% range
- LVDLVCOR monitors low voltage digital power domain

Table 14. Low voltage monitor electrical characteristics

| Symbol                    | C Parameter                                       |                                               | Conditions <sup>1</sup> | Value |       | Unit     |
|---------------------------|---------------------------------------------------|-----------------------------------------------|-------------------------|-------|-------|----------|
| Symbol                    |                                                   | raidiffeter                                   | Conditions              | Min   | Max   | Oille    |
| V <sub>PORH</sub>         | Т                                                 | Power-on reset threshold                      | _                       | 1.5   | 2.7   | V        |
| V <sub>PORUP</sub>        | Р                                                 | Supply for functional POR module              | T <sub>A</sub> = 25 °C  | 1.0   | _     | V        |
| V <sub>REGLVDMOK_H</sub>  | Р                                                 | Regulator low voltage detector high threshold | _                       | _     | 2.95  | V        |
| V <sub>REGLVDMOK_L</sub>  | _L P Regulator low voltage detector low threshold |                                               | _                       | 2.6   | _     | V        |
| V <sub>FLLVDMOK_H</sub>   | Р                                                 | Flash low voltage detector high threshold     | _                       | _     | 2.95  | V        |
| V <sub>FLLVDMOK_L</sub>   | Р                                                 | Flash low voltage detector low threshold      | _                       | 2.6   | _     | V        |
| V <sub>IOLVDMOK</sub> _H  | Р                                                 | I/O low voltage detector high threshold       | _                       | _     | 2.95  | V        |
| V <sub>IOLVDMOK_L</sub>   | Р                                                 | I/O low voltage detector low threshold        | _                       | 2.6   | _     | V        |
| V <sub>IOLVDM5OK</sub> _H | Р                                                 | I/O 5 V low voltage detector high threshold   | _                       | _     | 4.4   | V        |
| V <sub>IOLVDM5OK_L</sub>  | Р                                                 | I/O 5 V low voltage detector low threshold    | _                       | 3.8   | _     | V        |
| V <sub>MLVDDOK</sub> _H   | Р                                                 | Digital supply low voltage detector high      | _                       | —     | 1.145 | V        |
| V <sub>MLVDDOK_L</sub>    | Р                                                 | Digital supply low voltage detector low       | _                       | 1.08  | _     | <b>V</b> |

 $<sup>\</sup>overline{}^1$  V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 °C to T<sub>A MAX</sub>, unless otherwise specified

## 3.9 Power up/down sequencing

To prevent an overstress event or a malfunction within and outside the device, the MPC5602P implements the following sequence to ensure each module is started only when all conditions for switching it ON are available:

• A POWER\_ON module working on voltage regulator supply controls the correct start-up of the regulator. This is a key module ensuring safe configuration for all voltage regulator functionality when supply is below 1.5 V. Associated POWER ON (or POR) signal is active low.

- Several low voltage detectors, working on voltage regulator supply monitor the voltage of the critical modules (voltage regulator, I/Os, flash memory and low voltage domain). LVDs are gated low when POWER\_ON is active.
- A POWER\_OK signal is generated when all critical supplies monitored by the LVD are available. This signal is active
  high and released to all modules including I/Os, flash memory and 16 MHz RC oscillator needed during power-up
  phase and reset phase. When POWER\_OK is low the associated modules are set into a safe state.



Figure 9. Power-up typical sequence



Figure 10. Power-down typical sequence



Figure 11. Brown-out typical sequence

#### 3.10 DC electrical characteristics

### 3.10.1 NVUSRO register

Portions of the device configuration, such as high voltage supply, oscillator margin, and watchdog enable/disable after reset are controlled via bit values in the non-volatile user options (NVUSRO) register.

For a detailed description of the NVUSRO register, please refer to the device reference manual.

#### 3.10.1.1 NVUSRO[PAD3V5V] field description

The DC electrical characteristics are dependent on the PAD3V5V bit value. Table 15 shows how NVUSRO[PAD3V5V] controls the device configuration.

Table 15. PAD3V5V field description

| Value <sup>1</sup> | Description                  |
|--------------------|------------------------------|
| 0                  | High voltage supply is 5.0 V |
| 1                  | High voltage supply is 3.3 V |

<sup>&</sup>lt;sup>1</sup> Default manufacturing value before flash initialization is '1' (3.3 V).

### 3.10.1.2 NVUSRO[OSCILLATOR\_MARGIN] field description

The fast external crystal oscillator consumption is dependent on the OSCILLATOR\_MARGIN bit value. Table 16 shows how NVUSRO[OSCILLATOR\_MARGIN] controls the device configuration.

Table 16. OSCILLATOR\_MARGIN field description

| Value <sup>1</sup> | Description                                 |
|--------------------|---------------------------------------------|
| 0                  | Low consumption configuration (4 MHz/8 MHz) |
| 1                  | High margin configuration (4 MHz/16 MHz)    |

Default manufacturing value before flash initialization is '1'.

## 3.10.2 DC electrical characteristics (5 V)

Table 17 gives the DC electrical characteristics at 5 V (4.5 V < V<sub>DD HV IOx</sub> < 5.5 V, NVUSRO[PAD3V5V] = 0).

Table 17. DC electrical characteristics (5.0 V, NVUSRO[PAD3V5V] = 0)

| Symbol            | С | Parameter                      | Conditions             | Value                       |                             |      |  |
|-------------------|---|--------------------------------|------------------------|-----------------------------|-----------------------------|------|--|
| Symbol            |   | Parameter                      | Conditions             | Min                         | Max                         | Unit |  |
| V <sub>IL</sub>   | D | Low level input voltage        | _                      | $-0.4^{1}$                  | _                           | V    |  |
|                   | Р |                                | _                      | _                           | 0.35 V <sub>DD_HV_IOx</sub> | V    |  |
| V <sub>IH</sub>   | Р | High level input voltage       | _                      | 0.65 V <sub>DD_HV_IOx</sub> | _                           | V    |  |
|                   | D |                                | _                      | _                           | $V_{DD\_HV\_IOx} + 0.4^{1}$ | V    |  |
| V <sub>HYS</sub>  | Т | Schmitt trigger hysteresis     | _                      | 0.1 V <sub>DD_HV_IOx</sub>  | _                           | V    |  |
| V <sub>OL_S</sub> | Р | Slow, low level output voltage | I <sub>OL</sub> = 3 mA | _                           | 0.1 V <sub>DD_HV_IOx</sub>  | V    |  |

Table 17. DC electrical characteristics (5.0 V, NVUSRO[PAD3V5V] = 0) (continued)

| Symbol            | С | Parameter                                        | Conditions                                   | Va                         | lue                        | Unit   |
|-------------------|---|--------------------------------------------------|----------------------------------------------|----------------------------|----------------------------|--------|
| Syllibol          |   | Farameter                                        | Conditions                                   | Min                        | Max                        | - Onne |
| V <sub>OH_S</sub> | Р | Slow, high level output voltage                  | $I_{OH} = -3 \text{ mA}$                     | 0.8 V <sub>DD_HV_IOx</sub> | _                          | V      |
| V <sub>OL_M</sub> | Р | Medium, low level output voltage                 | I <sub>OL</sub> = 3 mA                       | _                          | 0.1 V <sub>DD_HV_IOx</sub> | V      |
| V <sub>OH_M</sub> | Р | Medium, high level output voltage                | I <sub>OH</sub> = -3 mA                      | 0.8 V <sub>DD_HV_IOx</sub> | _                          | V      |
| V <sub>OL_F</sub> | Р | Fast, low level output voltage                   | I <sub>OL</sub> = 14 mA                      | _                          | 0.1 V <sub>DD_HV_IOx</sub> | V      |
| V <sub>OH_F</sub> | Р | Fast, high level output voltage                  | I <sub>OH</sub> = -14 mA                     | 0.8 V <sub>DD_HV_IOx</sub> | _                          | V      |
| I <sub>PU</sub>   | Р | Equivalent pull-up current                       | V <sub>IN</sub> = V <sub>IL</sub>            | -130                       | _                          | μA     |
|                   |   |                                                  | V <sub>IN</sub> = V <sub>IH</sub>            | _                          | -10                        |        |
| I <sub>PD</sub>   | Р | Equivalent pull-down current                     | $V_{IN} = V_{IL}$                            | 10                         | _                          | μΑ     |
|                   |   |                                                  | V <sub>IN</sub> = V <sub>IH</sub>            | _                          | 130                        |        |
| I <sub>IL</sub>   | Р | Input leakage current (all bidirectional ports)  | $T_A = -40 \text{ to } 125 ^{\circ}\text{C}$ | <b>–1</b>                  | 1                          | μA     |
| I <sub>IL</sub>   | Р | Input leakage current (all ADC input-only ports) | $T_A = -40 \text{ to } 125 ^{\circ}\text{C}$ | -0.5                       | 0.5                        | μA     |
| C <sub>IN</sub>   | D | Input capacitance                                | _                                            | _                          | 10                         | pF     |

<sup>&</sup>lt;sup>1</sup> "SR" parameter values must not exceed the absolute maximum ratings shown in Table 7.

Table 18. Supply current (5.0 V, NVUSRO[PAD3V5V] = 0)

| Symbol                  | С |         | Parameter                                      | Conditions                                     |        | Valu | ue <sup>1</sup> | Unit |
|-------------------------|---|---------|------------------------------------------------|------------------------------------------------|--------|------|-----------------|------|
| Symbol                  |   |         | raiametei                                      | Conditions                                     |        | Тур  | Max             | Oint |
| I <sub>DD_LV_CORx</sub> | Т |         | RUN—Maximum mode <sup>2</sup>                  | V <sub>DD_LV_CORx</sub> externally             | 40 MHz | 44   | 55              | mA   |
|                         | Р |         |                                                | forced at 1.3 V                                | 64 MHz | 52   | 65              |      |
|                         | Т |         | RUN—Typical mode <sup>3</sup>                  |                                                | 40 MHz | 38   | 46              |      |
|                         |   |         |                                                |                                                | 64 MHz | 45   | 54              |      |
|                         | Р | current | HALT mode <sup>4</sup>                         |                                                | _      | 1.5  | 10              |      |
|                         |   | / cur   | STOP mode <sup>5</sup>                         |                                                | _      | 1    | 10              |      |
| I <sub>DD_FLASH</sub>   | Т | Supply  | Flash during read                              | V <sub>DD_HV_FL</sub> at 5.0 V                 | _      | 8    | 10              |      |
|                         |   | Ś       | Flash during erase operation on 1 flash module | V <sub>DD_HV_FL</sub> at 5.0 V                 | _      | 15   | 19              |      |
| I <sub>DD_ADC</sub>     | Т |         | ADC                                            | $V_{DD\_HV\_ADC0}$ at 5.0 V $f_{ADC}$ = 16 MHz | ADC_0  | 3    | 4               |      |
| I <sub>DD_OSC</sub>     | Т |         | Oscillator                                     | V <sub>DD_HV_OSC</sub> at 5.0 V                | 8 MHz  | 2.6  | 3.2             |      |

<sup>&</sup>lt;sup>1</sup> All values to be confirmed after characterization/data collection.

Maximum mode: FlexPWM, ADC, CTU, DSPI, LINFlex, FlexCAN, 15 output pins, PLL\_0 enabled, 125 °C ambient. I/O supply current excluded.

Typical mode configurations: DSPI, LINFlex, FlexCAN, 15 output pins, PLL\_0, 105 °C ambient. I/O supply current excluded.

- <sup>4</sup> Halt mode configurations: Code fetched from SRAM, code flash memory and data flash memory in low power mode, OSC/PLL\_0 are OFF, core clock frozen, all peripherals disabled.
- <sup>5</sup> STOP "P" mode Device Under Test (DUT) configuration: Code fetched from SRAM, code flash memory and data flash memory off, OSC/PLL\_0 are OFF, core clock frozen, all peripherals disabled.

# 3.10.3 DC electrical characteristics (3.3 V)

Table 19 gives the DC electrical characteristics at 3.3 V (3.0 V < V<sub>DD\_HV\_IOx</sub> < 3.6 V, NVUSRO[PAD3V5V] = 1); see Figure 12.

Table 19. DC electrical characteristics (3.3 V, NVUSRO[PAD3V5V] = 1)<sup>1</sup>

| Cumbal            | 0 | Parameter                                        | Conditions                                   | Va                           | lue                         | Unit |
|-------------------|---|--------------------------------------------------|----------------------------------------------|------------------------------|-----------------------------|------|
| Symbol            | C | Farameter                                        | Conditions                                   | Min                          | Max                         | Unit |
| V <sub>IL</sub>   | D | Low level input voltage                          | _                                            | $-0.4^{2}$                   | _                           | ٧    |
|                   | Р |                                                  | _                                            | _                            | 0.35 V <sub>DD_HV_IOx</sub> | ٧    |
| $V_{IH}$          | Р | High level input voltage                         | _                                            | 0.65 V <sub>DD_HV_IOx</sub>  | _                           | V    |
|                   | D |                                                  | _                                            | _                            | $V_{DD\_HV\_IOx} + 0.4^2$   | V    |
| $V_{HYS}$         | Т | Schmitt trigger hysteresis                       | _                                            | 0.1 V <sub>DD_HV_IOx</sub>   | _                           | V    |
| V <sub>OL_S</sub> | Р | Slow, low level output voltage                   | I <sub>OL</sub> = 1.5 mA                     | _                            | 0.5                         | ٧    |
| V <sub>OH_S</sub> | Р | Slow, high level output voltage                  | I <sub>OH</sub> = -1.5 mA                    | V <sub>DD_HV_IOx</sub> - 0.8 | _                           | V    |
| V <sub>OL_M</sub> | Р | Medium, low level output voltage                 | I <sub>OL</sub> = 2 mA                       | _                            | 0.5                         | V    |
| V <sub>OH_M</sub> | Р | Medium, high level output voltage                | I <sub>OH</sub> = -2 mA                      | V <sub>DD_HV_IOx</sub> - 0.8 | _                           | ٧    |
| V <sub>OL_F</sub> | Р | Fast, low level output voltage                   | I <sub>OL</sub> = 11 mA                      | _                            | 0.5                         | V    |
| V <sub>OH_F</sub> | Р | Fast, high level output voltage                  | I <sub>OH</sub> = -11 mA                     | V <sub>DD_HV_IOx</sub> - 0.8 | _                           | ٧    |
| I <sub>PU</sub>   | Р | Equivalent pull-up current                       | V <sub>IN</sub> = V <sub>IL</sub>            | -130                         | _                           | μΑ   |
|                   |   |                                                  | V <sub>IN</sub> = V <sub>IH</sub>            | _                            | -10                         |      |
| I <sub>PD</sub>   | Р | Equivalent pull-down current                     | V <sub>IN</sub> = V <sub>IL</sub>            | 10                           | _                           | μΑ   |
|                   |   |                                                  | V <sub>IN</sub> = V <sub>IH</sub>            | _                            | 130                         |      |
| I <sub>IL</sub>   | Р | Input leakage current (all bidirectional ports)  | $T_A = -40 \text{ to } 125 ^{\circ}\text{C}$ | _                            | 1                           | μA   |
| I <sub>IL</sub>   | Р | Input leakage current (all ADC input-only ports) | $T_A = -40 \text{ to } 125 ^{\circ}\text{C}$ | _                            | 0.5                         | μA   |
| $C_{IN}$          | D | Input capacitance                                | _                                            | _                            | 10                          | pF   |

<sup>1</sup> These specifications are design targets and subject to change per device characterization.

 $<sup>^{2}\,</sup>$  "SR" parameter values must not exceed the absolute maximum ratings shown in Table 7.

Table 20. Supply current (3.3 V, NVUSRO[PAD3V5V] = 1)

| Symbol                  | С |         | Parameter                     | Conditions                                                    |        | Valu | ıe <sup>1</sup> | Unit |
|-------------------------|---|---------|-------------------------------|---------------------------------------------------------------|--------|------|-----------------|------|
| Cymbol                  |   |         | randicio                      | Conditions                                                    |        | Тур  | Max             |      |
| I <sub>DD_LV_CORx</sub> | Т |         | RUN—Maximum mode <sup>2</sup> | V <sub>DD_LV_CORx</sub> externally                            | 40 MHz | 44   | 55              | mA   |
|                         |   |         |                               | forced at 1.3 V                                               | 64 MHz | 52   | 65              |      |
|                         |   | ιţ      | RUN—Typical mode <sup>3</sup> |                                                               | 40 MHz | 38   | 46              |      |
|                         |   | current |                               |                                                               | 64 MHz | 45   | 54              |      |
|                         | Р |         | HALT mode <sup>4</sup>        |                                                               | _      | 1.5  | 10              |      |
|                         |   | Supply  | STOP mode <sup>5</sup>        |                                                               | _      | 1    | 10              |      |
| I <sub>DD_ADC</sub>     | Т |         | ADC                           | V <sub>DD_HV_ADC0</sub> at 3.3 V<br>f <sub>ADC</sub> = 16 MHz | ADC_0  | 3    | 4               |      |
| I <sub>DD_OSC</sub>     | Т |         | Oscillator                    | V <sub>DD_HV_OSC</sub> at 3.3 V                               | 8 MHz  | 2.6  | 3.2             |      |

All values to be confirmed after characterization/data collection.

### 3.10.4 Input DC electrical characteristics definition

Figure 12 shows the DC electrical characteristics behavior as function of time.

Figure 12. Input DC electrical characteristics definition

V<sub>DD</sub>

V<sub>IH</sub>

V<sub>IL</sub>

PDIX = '1'

(GPDI register of SIUL)

PDIX = '0'

Maximum mode: FlexPWM, ADC, CTU, DSPI, LINFlex, FlexCAN, 15 output pins, PLL\_0 enabled, 125 °C ambient. I/O supply current excluded.

Typical mode configurations: DSPI, LINFlex, FlexCAN, 15 output pins, PLL\_0, 105 °C ambient. I/O supply current excluded.

<sup>&</sup>lt;sup>4</sup> Halt mode configurations: Code fetched from SRAM, code flash memory and data flash memory in low power mode, OSC/PLL 0 are OFF, core clock frozen, all peripherals disabled.

<sup>&</sup>lt;sup>5</sup> STOP "P" mode Device Under Test (DUT) configuration: Code fetched from SRAM, code flash memory and data flash memory off, OSC/PLL 0 are OFF, core clock frozen, all peripherals disabled.

# 3.10.5 I/O pad current specification

The I/O pads are distributed across the I/O supply segment. Each I/O supply segment is associated to a  $V_{DD}/V_{SS}$  supply pair as described in Table 21.

Table 21. I/O supply segment

| Package  | Supply segment |             |             |             |             |  |  |
|----------|----------------|-------------|-------------|-------------|-------------|--|--|
| rackage  | 1              | 2           | 3           | 4           | 5           |  |  |
| 100 LQFP | pin15-pin26    | pin27-pin46 | pin51-pin61 | pin64-pin86 | pin89-pin10 |  |  |
| 64 LQFP  | pin8–pin17     | pin18-pin30 | pin33-pin38 | pin41–pin54 | pin57–pin5  |  |  |

Table 22. I/O consumption

| Symbol                             |    | С | Parameter                          | Condi                           | tions1                                        |     | Value |      | Unit  |
|------------------------------------|----|---|------------------------------------|---------------------------------|-----------------------------------------------|-----|-------|------|-------|
| Symbol                             |    | C | Parameter                          | Solidiaolio                     |                                               | Min | Тур   | Max  | Ullit |
| I <sub>SWTSLW</sub> , <sup>2</sup> | СС | D | Dynamic I/O current for SLOW       | C <sub>L</sub> = 25 pF          | V <sub>DD</sub> = 5.0 V ± 10%,<br>PAD3V5V = 0 | _   | _     | 20   | mA    |
|                                    |    |   | configuration                      | P.                              | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | _   |       | 16   |       |
| I <sub>SWTMED</sub> <sup>(2)</sup> | CC | D | Dynamic I/O current for MEDIUM     | C <sub>L</sub> = 25 pF          | V <sub>DD</sub> = 5.0 V ± 10%,<br>PAD3V5V = 0 | _   |       | 29   | mA    |
|                                    |    |   | configuration                      |                                 | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | _   |       | 17   |       |
| I <sub>SWTFST</sub> <sup>(2)</sup> | CC | D | Dynamic I/O current for FAST       | C <sub>L</sub> = 25 pF          | V <sub>DD</sub> = 5.0 V ± 10%,<br>PAD3V5V = 0 | _   |       | 110  | mA    |
|                                    |    |   | configuration                      |                                 | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | _   |       | 50   |       |
| I <sub>RMSSLW</sub>                | СС | D | Root medium square                 | C <sub>L</sub> = 25 pF, 2 MHz   | $V_{DD} = 5.0 \text{ V} \pm 10\%,$            | _   | _     | 2.3  | mA    |
|                                    |    |   | I/O current for SLOW configuration | C <sub>L</sub> = 25 pF, 4 MHz   | PAD3V5V = 0                                   | _   | _     | 3.2  |       |
|                                    |    |   |                                    | C <sub>L</sub> = 100 pF, 2 MHz  |                                               | _   | _     | 6.6  |       |
|                                    |    |   |                                    | C <sub>L</sub> = 25 pF, 2 MHz   | $V_{DD} = 3.3 \text{ V} \pm 10\%,$            | _   | _     | 1.6  |       |
|                                    |    |   |                                    | C <sub>L</sub> = 25 pF, 4 MHz   | PAD3V5V = 1                                   | _   | _     | 2.3  |       |
|                                    |    |   |                                    | C <sub>L</sub> = 100 pF, 2 MHz  |                                               | l   | ı     | 4.7  |       |
| I <sub>RMSMED</sub>                | CC | D | Root medium square                 | C <sub>L</sub> = 25 pF, 13 MHz  | V <sub>DD</sub> = 5.0 V ± 10%,<br>PAD3V5V = 0 |     |       | 6.6  | mA    |
|                                    |    |   | I/O current for MEDIUM             | C <sub>L</sub> = 25 pF, 40 MHz  | PAD3V3V = 0                                   |     |       | 13.4 |       |
|                                    |    |   | configuration                      | C <sub>L</sub> = 100 pF, 13 MHz |                                               |     |       | 18.3 |       |
|                                    |    |   |                                    | C <sub>L</sub> = 25 pF, 13 MHz  | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | _   | _     | 5    |       |
|                                    |    |   |                                    | C <sub>L</sub> = 25 pF, 40 MHz  | FAD3V3V = 1                                   | _   | _     | 8.5  |       |
|                                    |    |   |                                    | C <sub>L</sub> = 100 pF, 13 MHz |                                               | _   | _     | 11   |       |

Table 22. I/O consumption (continued)

|    | Symbol |    | С | Parameter                           | Conditions <sup>1</sup>                       |                                    |             | Value |     | Unit |
|----|--------|----|---|-------------------------------------|-----------------------------------------------|------------------------------------|-------------|-------|-----|------|
|    | Oyboi  |    |   | i didiliotoi                        | Condi                                         |                                    | Min Typ Max |       | Max |      |
| I  | RMSFST | CC | D | Root medium square                  | C <sub>L</sub> = 25 pF, 40 MHz                | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ | _           | _     | 22  | mA   |
|    |        |    |   | I/O current for FAST configuration  | C <sub>L</sub> = 25 pF, 64 MHz                | PAD3V5V = 0                        | _           | _     | 33  |      |
|    |        |    |   |                                     | C <sub>L</sub> = 100 pF, 40 MHz               |                                    | _           | _     | 56  |      |
|    |        |    |   |                                     | C <sub>L</sub> = 25 pF, 40 MHz                | $V_{DD} = 3.3 \text{ V} \pm 10\%,$ | _           | _     | 14  |      |
|    |        |    |   |                                     | C <sub>L</sub> = 25 pF, 64 MHz                | PAD3V5V = 1                        | _           | _     | 20  |      |
|    |        |    |   |                                     | C <sub>L</sub> = 100 pF, 40 MHz               |                                    | _           | _     | 35  |      |
| I, | AVGSEG | SR | D | Sum of all the static               | V <sub>DD</sub> = 5.0 V ± 10%, P <sub>d</sub> | AD3V5V = 0                         | _           | _     | 70  | mA   |
|    |        |    |   | I/O current within a supply segment | $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ Pr}$ | AD3V5V = 1                         | _           | _     | 65  |      |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

### 3.11 Main oscillator electrical characteristics

The MPC5602P provides an oscillator/resonator driver.

Table 23. Main oscillator output electrical characteristics (5.0 V, NVUSRO[PAD3V5V] = 0)

| Symb             | ٥l | С | Parameter                          | Conditions | Va  | lue | Unit |  |
|------------------|----|---|------------------------------------|------------|-----|-----|------|--|
| Syllib           | Oi | 0 | Faranietei                         | Conditions | Min | Max |      |  |
| f <sub>OSC</sub> | SR | _ | Oscillator frequency               |            | 4   | 40  | MHz  |  |
| 9 <sub>m</sub>   | _  | Р | Transconductance                   |            | 6.5 | 25  | mA/V |  |
| Vosc             | _  | T | Oscillation amplitude on XTAL pin  |            | 1   | _   | V    |  |
| toscsu           | _  | Т | Start-up time <sup>1,2</sup>       |            | 8   | _   | ms   |  |
| C <sub>L</sub>   | CC | Т | XTAL load capacitance <sup>3</sup> | 4 MHz      | 5   | 30  | pf   |  |
|                  |    | Т |                                    | 8 MHz      | 5   | 26  |      |  |
|                  |    | Т |                                    | 12 MHz     | 5   | 23  |      |  |
|                  |    | Т |                                    | 16 MHz     | 5   | 19  |      |  |
|                  |    | Т |                                    | 20 MHz     | 5   | 16  |      |  |
| 1                |    | Т |                                    | 40 MHz     | 5   | 8   |      |  |

<sup>1</sup> The start-up time is dependent upon crystal characteristics, board leakage, etc. High ESR and excessive capacitive loads can cause long start-up time.

<sup>&</sup>lt;sup>2</sup> Stated maximum values represent peak consumption that lasts only a few ns during I/O transition.

<sup>&</sup>lt;sup>2</sup> Value captured when amplitude reaches 90% of XTAL

This value is determined by the crystal manufacturer and board design. For 4 MHz to 40 MHz crystals specified for this oscillator, load capacitors should not exceed these limits.

Table 24. Main oscillator output electrical characteristics (3.3 V, NVUSRO[PAD3V5V] = 1)

| Symb           | ٥l | С | Parameter                          | Conditions | Va  | lue | Unit |
|----------------|----|---|------------------------------------|------------|-----|-----|------|
| Syllib         | Oi | C | Faranietei                         | Conditions | Min | Max |      |
| fosc           | SR | _ | Oscillator frequency               |            | 4   | 40  | MHz  |
| 9 <sub>m</sub> | _  | Р | Transconductance                   |            | 4   | 20  | mA/V |
| Vosc           | _  | Т | Oscillation amplitude on XTAL pin  |            | 1   | _   | V    |
| toscsu         | _  | Т | Start-up time <sup>1,2</sup>       |            | 8   | _   | ms   |
| C <sub>L</sub> | CC | Т | XTAL load capacitance <sup>3</sup> | 4 MHz      | 5   | 30  | pf   |
|                |    | Т |                                    | 8 MHz      | 5   | 26  |      |
|                |    | T |                                    | 12 MHz     | 5   | 23  |      |
|                |    | Т |                                    | 16 MHz     | 5   | 19  |      |
|                |    | Т |                                    | 20 MHz     | 5   | 16  | 1    |
|                |    | Т |                                    | 40 MHz     | 5   | 8   | 1    |

The start-up time is dependent upon crystal characteristics, board leakage, etc. High ESR and excessive capacitive loads can cause long start-up time.

Table 25. Input clock characteristics

| Symbol            |    | Parameter                |      | Unit      |      |     |
|-------------------|----|--------------------------|------|-----------|------|-----|
|                   |    | i didilietei             | Min  | n Typ Max |      |     |
| f <sub>OSC</sub>  | SR | Oscillator frequency     | 4    | _         | 40   | MHz |
| f <sub>CLK</sub>  | SR | Frequency in bypass      | _    | _         | 64   | MHz |
| t <sub>rCLK</sub> | SR | Rise/fall time in bypass | _    | _         | 1    | ns  |
| t <sub>DC</sub>   | SR | Duty cycle               | 47.5 | 50        | 52.5 | %   |

### 3.12 FMPLL electrical characteristics

**Table 26. FMPLL electrical characteristics** 

| Symbol                                           | С | Parameter                                                | Conditions <sup>1</sup>                     | Va  | Unit |       |
|--------------------------------------------------|---|----------------------------------------------------------|---------------------------------------------|-----|------|-------|
| Symbol                                           |   | raiametei                                                | Conditions                                  | Min | Max  | Offic |
| f <sub>ref_crystal</sub><br>f <sub>ref_ext</sub> | D | PLL reference frequency range <sup>2</sup>               | Crystal reference                           | 4   | 40   | MHz   |
| f <sub>PLLIN</sub>                               | D | Phase detector input frequency range (after pre-divider) | _                                           | 4   | 16   | MHz   |
| f <sub>FMPLLOUT</sub>                            | D | Clock frequency range in normal mode                     | _                                           | 16  | 64   | MHz   |
| f <sub>FREE</sub>                                | Р | Free-running frequency                                   | Measured using clock division—typically /16 | 20  | 150  | MHz   |

<sup>&</sup>lt;sup>2</sup> Value captured when amplitude reaches 90% of XTAL

This value is determined by the crystal manufacturer and board design. For 4 MHz to 40 MHz crystals specified for this oscillator, load capacitors should not exceed these limits.

**Table 26. FMPLL electrical characteristics (continued)** 

| Symbol              | С | Pa                                      | rameter                                             | Conditions <sup>1</sup>                                                                   | Va    | lue                  | Unit                  |
|---------------------|---|-----------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------|-------|----------------------|-----------------------|
| Symbol              |   | ra                                      | rameter                                             | Conditions                                                                                | Min   | Max                  | Oilit                 |
| t <sub>CYC</sub>    | D | System clock perio                      | od                                                  | _                                                                                         | _     | 1 / f <sub>SYS</sub> | ns                    |
| f <sub>LORL</sub>   | D | Loss of reference                       | frequency window <sup>3</sup>                       | Lower limit                                                                               | 1.6   | 3.7                  | MHz                   |
| f <sub>LORH</sub>   | D |                                         |                                                     | Upper limit                                                                               | 24    | 56                   |                       |
| f <sub>SCM</sub>    | D | Self-clocked mode                       | e frequency <sup>4,5</sup>                          | _                                                                                         | 20    | 150                  | MHz                   |
| C <sub>JITTER</sub> | Т | CLKOUT period jitter <sup>6,7,8,9</sup> | Short-term jitter <sup>10</sup>                     | f <sub>SYS</sub> maximum                                                                  | -4    | 4                    | % f <sub>CLKOUT</sub> |
|                     |   | Jitter <sup>0,7,0,0</sup>               | Long-term jitter<br>(average over 2 ms<br>interval) | f <sub>PLLIN</sub> = 16 MHz<br>(resonator), f <sub>PLLCLK</sub> at<br>64 MHz, 4000 cycles | _     | 10                   | ns                    |
| t <sub>lpli</sub>   | D | PLL lock time <sup>11, 12</sup>         |                                                     | _                                                                                         | _     | 200                  | μs                    |
| t <sub>dc</sub>     | D | Duty cycle of refer                     | ence                                                | _                                                                                         | 40    | 60                   | %                     |
| f <sub>LCK</sub>    | D | Frequency LOCK                          | range                                               | _                                                                                         | -6    | 6                    | % f <sub>SYS</sub>    |
| f <sub>UL</sub>     | D | Frequency un-LO                         | CK range                                            | _                                                                                         | -18   | 18                   | % f <sub>SYS</sub>    |
| f <sub>CS</sub>     | D | Modulation depth                        |                                                     | Center spread                                                                             | ±0.25 | ±4.0 <sup>13</sup>   | % f <sub>SYS</sub>    |
| f <sub>DS</sub>     | D | ]                                       |                                                     | Down spread                                                                               | -0.5  | -8.0                 |                       |
| f <sub>MOD</sub>    | D | Modulation freque                       | ncy <sup>14</sup>                                   | _                                                                                         | _     | 70                   | kHz                   |

 $<sup>^{1}</sup>$  V<sub>DD LV CORx</sub> = 1.2 V ±10%; V<sub>SS</sub> = 0 V; T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

<sup>&</sup>lt;sup>2</sup> Considering operation with PLL not bypassed.

<sup>3 &</sup>quot;Loss of Reference Frequency" window is the reference frequency range outside of which the PLL is in self clocked mode.

Self clocked mode frequency is the frequency that the PLL operates at when the reference frequency falls outside the f<sub>LOR</sub> window.

f<sub>VCO</sub> self clock range is 20–150 MHz. f<sub>SCM</sub> represents f<sub>SYS</sub> after PLL output divider (ERFD) of 2 through 16 in enhanced mode.

<sup>&</sup>lt;sup>6</sup> This value is determined by the crystal manufacturer and board design.

Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>SYS</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via V<sub>DD\_LV\_COR0</sub> and V<sub>SS\_LV\_COR0</sub> and variation in crystal oscillator frequency increase the C<sub>JITTER</sub> percentage for a given interval.

<sup>8</sup> Proper PC board layout procedures must be followed to achieve specifications.

Values are obtained with frequency modulation disabled. If frequency modulation is enabled, jitter is the sum of C<sub>JITTER</sub> and either f<sub>CS</sub> or f<sub>DS</sub> (depending on whether center spread or down spread modulation is enabled).

<sup>&</sup>lt;sup>10</sup> Short term jitter is measured on the clock rising edge at cycle n and cycle n+4.

<sup>&</sup>lt;sup>11</sup> This value is determined by the crystal manufacturer and board design. For 4 MHz to 20 MHz crystals specified for this PLL, load capacitors should not exceed these limits.

<sup>&</sup>lt;sup>12</sup> This specification applies to the period required for the PLL to relock after changing the MFD frequency control bits in the synthesizer control register (SYNCR).

 $<sup>^{13}</sup>$  This value is true when operating at frequencies above 60 MHz, otherwise  $f_{CS}$  is 2% (above 64 MHz).

<sup>&</sup>lt;sup>14</sup> Modulation depth will be attenuated from depth setting when operating at modulation frequencies above 50 kHz.

### 3.13 16 MHz RC oscillator electrical characteristics

Table 27. 16 MHz RC oscillator electrical characteristics

| Symbol                | _ | Parameter                                                                                                                                   | Conditions             |           | Value |     | Unit |
|-----------------------|---|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------|-------|-----|------|
| dynibol               |   | i arameter                                                                                                                                  | Oonalions              | Min       | Тур   | Max |      |
| f <sub>RC</sub>       | Р | RC oscillator frequency                                                                                                                     | T <sub>A</sub> = 25 °C | _         | 16    | _   | MHz  |
| $\Delta_{\sf RCMVAR}$ | Р | Fast internal RC oscillator variation over temperature and supply with respect to $f_{RC}$ at $T_A$ = 25 °C in high-frequency configuration |                        | <b>-5</b> | 1     | 5   | %    |

# 3.14 Analog-to-digital converter (ADC) electrical characteristics

The device provides a 10-bit Successive Approximation Register (SAR) analog-to-digital converter.



Figure 13. ADC characteristics and error definitions

### 3.14.1 Input impedance and ADC accuracy

To preserve the accuracy of the A/D converter, it is necessary that analog input pins have low AC impedance. Placing a capacitor with good high-frequency characteristics at the input pin of the device can be effective: the capacitor should be as large as possible, ideally infinite. This capacitor contributes to attenuating the noise present on the input pin; it sources charge during the sampling phase, when the analog signal source is a high-impedance source.

A real filter can typically be obtained by using a series resistance with a capacitor on the input pin (simple RC filter). The RC filtering may be limited according to the source impedance value of the transducer or circuit supplying the analog signal to be measured. The filter at the input pins must be designed taking into account the dynamic characteristics of the input signal (bandwidth) and the equivalent input impedance of the ADC itself.

In fact a current sink contributor is represented by the charge sharing effects with the sampling capacitance: C<sub>S</sub> being substantially a switched capacitance, with a frequency equal to the ADC conversion rate, it can be seen as a resistive path to

ground. For instance, assuming a conversion rate of 1 MHz, with  $C_S$  equal to 3 pF, a resistance of 330 k $\Omega$  is obtained ( $R_{EQ} = 1$  / (fc ×  $C_S$ ), where fc represents the conversion rate at the considered channel). To minimize the error induced by the voltage partitioning between this resistance (sampled voltage on  $C_S$ ) and the sum of  $R_S + R_F + R_L + R_{SW} + R_{AD}$ , the external circuit must be designed to respect the Equation 4:

Eqn. 4

$$V_A \bullet \frac{R_S + R_F + R_L + R_{SW} + R_{AD}}{R_{EO}} < \frac{1}{2}LSB$$

Equation 4 generates a constraint for external network design, in particular on resistive path. Internal switch resistances ( $R_{SW}$  and  $R_{AD}$ ) can be neglected with respect to external resistances.



Figure 14. Input equivalent circuit

A second aspect involving the capacitance network shall be considered. Assuming the three capacitances  $C_F$ ,  $C_{P1}$  and  $C_{P2}$  are initially charged at the source voltage  $V_A$  (refer to the equivalent circuit reported in Figure 14): A charge sharing phenomenon is installed when the sampling phase is started (A/D switch closed).



Figure 15. Transient behavior during sampling phase

In particular two different transient periods can be distinguished:

A first and quick charge transfer from the internal capacitance C<sub>P1</sub> and C<sub>P2</sub> to the sampling capacitance C<sub>S</sub> occurs (C<sub>S</sub> is supposed initially completely discharged): considering a worst case (since the time constant in reality would be faster) in which C<sub>P2</sub> is reported in parallel to C<sub>P1</sub> (call C<sub>P</sub> = C<sub>P1</sub> + C<sub>P2</sub>), the two capacitances C<sub>P</sub> and C<sub>S</sub> are in series, and the time constant is

$$\tau_1 = (R_{SW} + R_{AD}) \bullet \frac{C_P \bullet C_S}{C_P + C_S}$$
 Eqn. 5

Equation 5 can again be simplified considering only  $C_S$  as an additional worst condition. In reality, the transient is faster, but the A/D converter circuitry has been designed to be robust also in the very worst case: the sampling time  $t_s$  is always much longer than the internal time constant:

$$\tau_1 < (R_{SW} + R_{AD}) \bullet C_S \ll t_s$$
 Eqn. 6

The charge of  $C_{P1}$  and  $C_{P2}$  is redistributed also on  $C_S$ , determining a new value of the voltage  $V_{A1}$  on the capacitance according to Equation 7:

$$V_{A1} \bullet (C_S + C_{P1} + C_{P2}) = V_A \bullet (C_{P1} + C_{P2})$$
 Eqn. 7

A second charge transfer involves also C<sub>F</sub> (that is typically bigger than the on-chip capacitance) through the resistance
R<sub>L</sub>: again considering the worst case in which C<sub>P2</sub> and C<sub>S</sub> were in parallel to C<sub>P1</sub> (since the time constant in reality
would be faster), the time constant is:

**Eqn. 8** 
$$\tau_2 < R_L \bullet (C_S + C_{P1} + C_{P2})$$

#### MPC5602P Microcontroller Data Sheet, Rev. 4.1

In this case, the time constant depends on the external circuit: in particular imposing that the transient is completed well before the end of sampling time  $t_s$ , a constraints on  $R_L$  sizing is obtained:

Egn. 9

$$10 \bullet \tau_2 = 10 \bullet R_L \bullet (\mathsf{C_S} + \mathsf{C_{P1}} + \mathsf{C_{P2}}) < t_s$$

Of course,  $R_L$  shall be sized also according to the current limitation constraints, in combination with  $R_S$  (source impedance) and  $R_F$  (filter resistance). Being  $C_F$  definitively bigger than  $C_{P1}$ ,  $C_{P2}$  and  $C_S$ , then the final voltage  $V_{A2}$  (at the end of the charge transfer transient) will be much higher than  $V_{A1}$ . Equation 10 must be respected (charge balance assuming now  $C_S$  already charged at  $V_{A1}$ ):

Egn. 10

$${\rm V_{A2}} \bullet ({\rm C_S} + {\rm C_{P1}} + {\rm C_{P2}} + {\rm C_F}) = {\rm V_A} \bullet {\rm C_F} + {\rm V_{A1}} \bullet ({\rm C_{P1}} + {\rm C_{P2}} + {\rm C_S})$$

The two transients above are not influenced by the voltage source that, due to the presence of the  $R_FC_F$  filter, is not able to provide the extra charge to compensate the voltage drop on  $C_S$  with respect to the ideal source  $V_A$ ; the time constant  $R_FC_F$  of the filter is very high with respect to the sampling time  $(t_s)$ . The filter is typically designed to act as anti-aliasing.



Figure 16. Spectral representation of input signal

Calling  $f_0$  the bandwidth of the source signal (and as a consequence the cut-off frequency of the anti-aliasing filter,  $f_F$ ), according to the Nyquist theorem the conversion rate  $f_C$  must be at least  $2f_0$ ; it means that the constant time of the filter is greater than or at least equal to twice the conversion period  $(T_C)$ . Again the conversion period  $t_C$  is longer than the sampling time  $t_S$ , which is just a portion of it, even when fixed channel continuous conversion mode is selected (fastest conversion rate at a specific channel): in conclusion it is evident that the time constant of the filter  $R_F C_F$  is definitively much higher than the sampling time  $t_S$ , so the charge level on  $C_S$  cannot be modified by the analog signal source during the time in which the sampling switch is closed.

The considerations above lead to impose new constraints on the external circuit, to reduce the accuracy error due to the voltage drop on  $C_S$ ; from the two charge balance equations above, it is simple to derive Equation 11 between the ideal and real sampled voltage on  $C_S$ :

Eqn. 11

$$\frac{V_{A}}{V_{A2}} = \frac{C_{P1} + C_{P2} + C_{F}}{C_{P1} + C_{P2} + C_{F} + C_{S}}$$

From this formula, in the worst case (when  $V_A$  is maximum, that is for instance 5 V), assuming to accept a maximum error of half a count, a constraint is evident on  $C_F$  value:

Eqn. 12

$$C_F > 2048 \bullet C_S$$

#### 3.14.2 **ADC** conversion characteristics

Table 28. ADC conversion characteristics

| Symbo                         | ol.  | С | Parameter                                                                                                       | Conditions <sup>1</sup>                                                                                |                | Value |      | Unit  |
|-------------------------------|------|---|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------|-------|------|-------|
| Syllib                        | OI . | J | raiailletei                                                                                                     | Conditions                                                                                             | Min            | Тур   | Max  | Oilit |
| f <sub>CK</sub>               | SR   | _ | ADC clock frequency (depends on ADC configuration) (The duty cycle depends on ADC clock <sup>2</sup> frequency) | _                                                                                                      | 3 <sup>3</sup> |       | 60   | MHz   |
| f <sub>s</sub>                | SR   | _ | Sampling frequency                                                                                              | _                                                                                                      |                |       | 1.53 | MHz   |
| t <sub>s</sub>                | —    | D | Sampling time <sup>4</sup>                                                                                      | f <sub>ADC</sub> = 20 MHz, INPSAMP = 3                                                                 | 125            | _     | _    | ns    |
|                               |      |   |                                                                                                                 | f <sub>ADC</sub> = 9 MHz, INPSAMP = 255                                                                | _              | _     | 28.2 | μs    |
| t <sub>c</sub>                |      | Р | Conversion time <sup>5</sup>                                                                                    | $f_{ADC} = 20 \text{ MHz}^6$ , INPCMP = 1                                                              | 0.650          | _     | _    | μs    |
| t <sub>ADC_PU</sub>           | SR   |   | ADC power-up delay (time needed for ADC to settle exiting from software power down; PWDN bit = 0)               | _                                                                                                      | _              | _     | 1.5  | μs    |
| C <sub>S</sub> <sup>7</sup>   |      | D | ADC input sampling capacitance                                                                                  | _                                                                                                      |                | _     | 2.5  | pF    |
| C <sub>P1</sub> <sup>7</sup>  | _    | D | ADC input pin capacitance 1                                                                                     | _                                                                                                      | _              | _     | 3    | pF    |
| C <sub>P2</sub> <sup>7</sup>  | _    | D | ADC input pin capacitance 2                                                                                     | _                                                                                                      | _              | _     | 1    | pF    |
| R <sub>SW1</sub> <sup>7</sup> | _    | D | Internal resistance of analog source                                                                            | V <sub>DD_HV_ADC0</sub> = 5 V ± 10%                                                                    | _              | _     | 0.6  | kΩ    |
|                               |      |   |                                                                                                                 | $V_{DD_{HV}\_ADC0} = 3.3 \text{ V} \pm 10\%$                                                           |                | _     | 3    | kΩ    |
| R <sub>AD</sub> <sup>7</sup>  | _    | D | Internal resistance of analog source                                                                            | _                                                                                                      | _              | _     | 2    | kΩ    |
| I <sub>INJ</sub>              |      | T | Input current injection                                                                                         | Current injection on one ADC input, different from the converted one. Remains within TUE specification | -5             | _     | 5    | mA    |
| INL                           | СС   | Р | Integral non-linearity                                                                                          | No overload                                                                                            | -1.5           | _     | 1.5  | LSB   |
| DNL                           | СС   | Р | Differential non-linearity                                                                                      | No overload                                                                                            | -1.0           | _     | 1.0  | LSB   |
| E <sub>O</sub>                | СС   | Т | Offset error                                                                                                    | _                                                                                                      | _              | ±1    | _    | LSB   |
| E <sub>G</sub>                | СС   | Т | Gain error                                                                                                      | _                                                                                                      |                | ±1    | _    | LSB   |
| TUE                           | CC   | Р | Total unadjusted error without current injection                                                                | _                                                                                                      | -2.5           | _     | 2.5  | LSB   |
| TUE                           | СС   | Т | Total unadjusted error with current injection                                                                   | _                                                                                                      | -3             | _     | 3    | LSB   |

 $V_{DD}$  = 3.3 V to 3.6 V / 4.5 V to 5.5 V,  $T_A$  = -40 °C to  $T_{A\ MAX}$ , unless otherwise specified and analog input voltage from V<sub>SS\_HV\_ADC0</sub> to V<sub>DD\_HV\_ADC0</sub>.

AD\_clk clock is always half of the ADC module input clock defined via the auxiliary clock divider for the ADC.

<sup>&</sup>lt;sup>3</sup> When configured to allow 60 MHz ADC, the minimum ADC clock speed is 9 MHz, below which the precision is lost.

 $<sup>^4</sup>$  During the sampling time the input capacitance  $C_S$  can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within t<sub>s</sub>. After the end of the sampling time t<sub>s</sub>, changes of the analog input voltage have no effect on the conversion result. Values for the sample clock t<sub>s</sub> depend on programming.

<sup>&</sup>lt;sup>5</sup> This parameter includes the sampling time t<sub>s</sub>.

# 3.15 Flash memory electrical characteristics

### 3.15.1 Program/Erase characteristics

Table 29. Program and erase specifications

|                          |   |                                                              |     | Va               | lue                         |                  |      |
|--------------------------|---|--------------------------------------------------------------|-----|------------------|-----------------------------|------------------|------|
| Symbol                   | С | Parameter                                                    | Min | Typ <sup>1</sup> | Initial<br>Max <sup>2</sup> | Max <sup>3</sup> | Unit |
| T <sub>wprogram</sub>    | Р | Word Program Time for data flash memory <sup>4</sup>         | _   | 30               | 70                          | 500              | μs   |
| T <sub>dwprogram</sub>   | Р | Double Word Program Time for code flash memory <sup>4</sup>  | _   | 22               | 50                          | 500              | μs   |
| T <sub>BKPRG</sub>       | Ρ | Bank Program (256 KB) <sup>4,5</sup>                         |     | 0.73             | 0.83                        | 17.5             | s    |
|                          | Ρ | Bank Program (64 KB) <sup>4,5</sup>                          | _   | 0.49             | 1.2                         | 4.1              | S    |
| T <sub>16kpperase</sub>  | Р | 16 KB Block Pre-program and Erase Time for code flash memory | _   | 300              | 500                         | 5000             | ms   |
|                          |   | 16 KB Block Pre-program and Erase Time for data flash memory | _   | 700              | 800                         | 5000             | =    |
| T <sub>32kpperase</sub>  | Р | 32 KB Block Pre-program and Erase Time                       | _   | 400              | 600                         | 5000             | ms   |
| T <sub>128kpperase</sub> | Р | 128 KB Block Pre-program and Erase Time                      | _   | 800              | 1300                        | 7500             | ms   |

<sup>&</sup>lt;sup>1</sup> Typical program and erase times assume nominal supply values and operation at 25 °C. All times are subject to change pending device characterization.

<sup>&</sup>lt;sup>6</sup> 20 MHz ADC clock. Specific prescaler is programmed on MC PLL CLK to provide 20 MHz clock to the ADC.

<sup>&</sup>lt;sup>7</sup> See Figure 14.

<sup>&</sup>lt;sup>2</sup> Initial factory condition: < 100 program/erase cycles, 25 °C, typical supply voltage.

<sup>&</sup>lt;sup>3</sup> The maximum program and erase times occur after the specified number of program/erase cycles. These maximum values are characterized but not guaranteed.

<sup>&</sup>lt;sup>4</sup> Actual hardware programming times. This does not include software overhead.

<sup>&</sup>lt;sup>5</sup> Typical Bank programming time assumes that all cells are programmed in a single pulse. In reality some cells will require more than one pulse, adding a small overhead to total bank programming time (see "Initial Max" column).

Table 30. Flash memory module life

| Symbol    | С | Parameter                                                                                                              | Conditions                     | Va      | lue     | Unit   |
|-----------|---|------------------------------------------------------------------------------------------------------------------------|--------------------------------|---------|---------|--------|
| - Cymber  |   | r didiliotoi                                                                                                           | Conditions                     | Min     | Тур     | O.I.I. |
| P/E       | С | Number of program/erase cycles per<br>block for 16 KB blocks over the operating<br>temperature range (T <sub>J</sub> ) | _                              | 100,000 | _       | cycles |
| P/E       | С | Number of program/erase cycles per block for 32 KB blocks over the operating temperature range $(T_{\rm J})$           | _                              | 10,000  | 100,000 | cycles |
| P/E       | С | Number of program/erase cycles per block for 128 KB blocks over the operating temperature range $(T_{\rm J})$          | _                              | 1,000   | 100,000 | cycles |
| Retention | С | Minimum data retention at 85 °C average                                                                                | Blocks with 0-1,000 P/E cycles | 20      | _       | years  |
|           |   | ambient temperature <sup>1</sup>                                                                                       | Blocks with 10,000 P/E cycles  | 10      | _       | years  |
|           |   |                                                                                                                        | Blocks with 100,000 P/E cycles | 5       | _       | years  |

Ambient temperature averaged over duration of application, not to exceed recommended product operating temperature range.

Table 31. Flash memory read access timing

| Symbol           | С | Parameter                                                                                          | Conditions <sup>1</sup> | Max value | Unit |
|------------------|---|----------------------------------------------------------------------------------------------------|-------------------------|-----------|------|
| f <sub>max</sub> | С | Maximum working frequency for code flash memory at given                                           | 2 wait states           | 66        | MHz  |
|                  |   | number of wait states in worst conditions                                                          | 0 wait states           | 18        |      |
| f <sub>max</sub> | С | Maximum working frequency for data flash memory at given number of wait states in worst conditions | 8 wait states           | 66        | MHz  |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

## 3.15.2 Flash memory power supply DC characteristics

Table 32 shows the power supply DC characteristics on external supply.

Table 32. Flash memory power supply DC electrical characteristics

| Syml              | hol | C | Parameter                                                                                        | Conditions <sup>1</sup> |     | Value |     | Unit |
|-------------------|-----|---|--------------------------------------------------------------------------------------------------|-------------------------|-----|-------|-----|------|
| ) Oyiiii          | JO1 |   | i didilictei                                                                                     | Conditions              | Min | Тур   | Max |      |
| I <sub>FLPW</sub> | CC  | D | Sum of the current consumption on $V_{DD\_HV\_IOx}$ and $V_{DD\_LV\_CORx}$ during low-power mode | Code flash memory       | _   |       | 900 | μΑ   |
| I <sub>FPWD</sub> | СС  | D | Sum of the current consumption on V <sub>DD_HV_IOx</sub>                                         | Code flash memory       | _   | _     | 150 | μA   |
|                   |     |   | and V <sub>DD_LV_CORx</sub> during power-down mode                                               | Data flash memory       | _   | _     | 150 |      |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified.

# 3.15.3 Start-up/Switch-off timings

Table 33. Start-up time/Switch-off time

| Symbol                  |    | C Parameter | Conditions <sup>1</sup>                        |                   | Unit |     |     |    |
|-------------------------|----|-------------|------------------------------------------------|-------------------|------|-----|-----|----|
| - Cymbol                |    |             | i diametei                                     | Conditions        | Min  | Тур | Max |    |
| T <sub>FLARSTEXIT</sub> | СС | Τ           | Delay for Flash module to exit reset mode      | Code flash memory | _    | _   | 125 | μs |
|                         |    | Т           |                                                | Data flash memory | _    | _   | 125 |    |
| T <sub>FLALPEXIT</sub>  | СС | D           | Delay for Flash module to exit low-power mode  | Code flash memory | _    | _   | 0.5 |    |
| T <sub>FLAPDEXIT</sub>  | СС | Τ           | Delay for Flash module to exit power-down      | Code flash memory | _    | _   | 30  |    |
|                         |    | Т           | mode                                           | Data flash memory | _    | _   | 30  |    |
| T <sub>FLALPENTRY</sub> | СС | D           | Delay for Flash module to enter low-power mode | Code flash memory | _    | _   | 0.5 |    |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified.

# 3.16 AC specifications

# 3.16.1 Pad AC specifications

Table 34. Output pin transition times

| Syml            | hol | С | Parameter                                      | Co                      | onditions <sup>1</sup>             |     | Value | •   | Unit  |
|-----------------|-----|---|------------------------------------------------|-------------------------|------------------------------------|-----|-------|-----|-------|
| Joynn           | 001 |   | i didilietei                                   |                         | mantons                            | Min | Тур   | Max | Oille |
| t <sub>tr</sub> | CC  | D | Output transition time output pin <sup>2</sup> | C <sub>L</sub> = 25 pF  | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ |     | _     | 50  | ns    |
|                 |     | Т | SLOW configuration                             | C <sub>L</sub> = 50 pF  | PAD3V5V = 0                        |     | _     | 100 |       |
|                 |     | D |                                                | C <sub>L</sub> = 100 pF |                                    |     | _     | 125 |       |
|                 |     | D |                                                | C <sub>L</sub> = 25 pF  | $V_{DD} = 3.3 \text{ V} \pm 10\%,$ |     | _     | 40  |       |
|                 |     | Т |                                                | C <sub>L</sub> = 50 pF  | PAD3V5V = 1                        |     | _     | 50  |       |
|                 |     | D |                                                | C <sub>L</sub> = 100 pF |                                    |     | _     | 75  |       |
| t <sub>tr</sub> | СС  | D | Output transition time output pin <sup>2</sup> | C <sub>L</sub> = 25 pF  | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ | _   | _     | 10  | ns    |
|                 |     | Т | MEDIUM configuration                           | C <sub>L</sub> = 50 pF  | PAD3V5V = 0<br>SIUL.PCRx.SRC = 1   | _   | _     | 20  |       |
|                 |     | D |                                                | C <sub>L</sub> = 100 pF |                                    | _   | _     | 40  |       |
|                 |     | D |                                                | C <sub>L</sub> = 25 pF  | $V_{DD} = 3.3 \text{ V} \pm 10\%,$ | _   | _     | 12  |       |
|                 |     | Т | $IC_{i} = 50 \text{ pF}$                       |                         | PAD3V5V = 1<br>SIUL.PCRx.SRC = 1   | _   | _     | 25  |       |
|                 |     | D |                                                | C <sub>L</sub> = 100 pF |                                    | _   | _     | 40  |       |

Table 34. Output pin transition times (continued)

| Sym                           | hol | С | Parameter                                      | Co                        | onditions <sup>1</sup>             |     | Value | )   | Unit   |
|-------------------------------|-----|---|------------------------------------------------|---------------------------|------------------------------------|-----|-------|-----|--------|
| - Cynn                        |     |   | r didiliotoi                                   |                           | onditions.                         | Min | Тур   | Max | O.I.I. |
| t <sub>tr</sub>               | CC  |   | Output transition time output pin <sup>2</sup> | C <sub>L</sub> = 25 pF    | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ | _   | _     | 4   | ns     |
|                               |     |   | FAST configuration                             | C <sub>L</sub> = 50 pF    | PAD3V5V = 0<br>SIUL.PCRx.SRC = 1   | _   | _     | 6   |        |
|                               |     |   |                                                | C <sub>L</sub> = 100 pF   |                                    | _   | _     | 12  |        |
|                               |     |   |                                                | C <sub>L</sub> = 25 pF    | $V_{DD} = 3.3 \text{ V} \pm 10\%,$ | _   | _     | 4   |        |
|                               |     |   |                                                | C <sub>L</sub> = 50 pF    | PAD3V5V = 1<br>SIUL.PCRx.SRC = 1   | _   | _     | 7   |        |
|                               |     |   |                                                | C <sub>L</sub> = 100 pF   |                                    | 1   | _     | 12  |        |
| t <sub>SYM</sub> <sup>3</sup> | CC  |   | Symmetric transition time, same drive          | V <sub>DD</sub> = 5.0 V ± | 10%, PAD3V5V = 0                   | _   | _     | 4   | ns     |
|                               |     |   | strength between N and P transistor            | V <sub>DD</sub> = 3.3 V ± | 10%, PAD3V5V = 1                   | _   | _     | 5   |        |

 $<sup>^{1}~</sup>V_{DD}$  = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%,  $T_{A}$  = –40 °C to  $T_{A~MAX},$  unless otherwise specified.

<sup>&</sup>lt;sup>3</sup> Transition timing of both positive and negative slopes will differ maximum 50%.



Figure 17. Pad output delay

# 3.17 AC timing characteristics

# 3.17.1 RESET pin characteristics

The MPC5602P implements a dedicated bidirectional RESET pin.

 $<sup>^{2}</sup>$  C<sub>L</sub> includes device and package capacitances (C<sub>PKG</sub> < 5 pF).



Figure 18. Start-up reset requirements



Figure 19. Noise filtering on reset signal

Table 35. RESET electrical characteristics

| Symbo              | 2  | С | Paramotor                                                                                         | Conditions <sup>1</sup>                                                                     |                     | Value <sup>2</sup> |                       | Unit  |
|--------------------|----|---|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------|--------------------|-----------------------|-------|
| Syllib             | OI | C | Parameter                                                                                         | Conditions                                                                                  | Min                 | Тур                | Max                   | Oilit |
| V <sub>IH</sub>    | SR | Ρ | Input high level CMOS (Schmitt Trigger)                                                           | _                                                                                           | 0.65V <sub>DD</sub> | _                  | V <sub>DD</sub> + 0.4 | ٧     |
| V <sub>IL</sub>    | SR | Р | Input low level CMOS (Schmitt Trigger)                                                            | _                                                                                           | -0.4                | _                  | 0.35V <sub>DD</sub>   | V     |
| V <sub>HYS</sub>   | СС | С | Input hysteresis CMOS (Schmitt Trigger)                                                           | _                                                                                           | 0.1V <sub>DD</sub>  | _                  | _                     | V     |
| V <sub>OL</sub>    | CC | Р | Output low level                                                                                  | Push Pull, $I_{OL}$ = 2 mA,<br>$V_{DD}$ = 5.0 V ± 10%, PAD3V5V = 0<br>(recommended)         | _                   | _                  | 0.1V <sub>DD</sub>    | ٧     |
|                    |    |   |                                                                                                   | Push Pull, $I_{OL} = 1 \text{ mA}$ ,<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = $1^3$ | _                   | _                  | 0.1V <sub>DD</sub>    |       |
|                    |    |   |                                                                                                   | Push Pull, $I_{OL}$ = 1 mA,<br>$V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1<br>(recommended)         | _                   | _                  | 0.5                   |       |
| t <sub>tr</sub>    | СС | D | Output transition time output pin <sup>4</sup> MEDIUM                                             | C <sub>L</sub> = 25 pF,<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0                       | _                   | _                  | 10                    | ns    |
|                    |    |   | configuration                                                                                     | C <sub>L</sub> = 50 pF,<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0                       | _                   | _                  | 20                    |       |
|                    |    |   |                                                                                                   | C <sub>L</sub> = 100 pF,<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0                      | _                   | _                  | 40                    |       |
|                    |    |   |                                                                                                   | C <sub>L</sub> = 25 pF,<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1                       | _                   | _                  | 12                    |       |
|                    |    |   |                                                                                                   | C <sub>L</sub> = 50 pF,<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1                       | _                   | _                  | 25                    |       |
|                    |    |   |                                                                                                   | C <sub>L</sub> = 100 pF,<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1                      | _                   | _                  | 40                    | •     |
| W <sub>FRST</sub>  | SR | Ρ | RESET input filtered pulse                                                                        | _                                                                                           | _                   | _                  | 40                    | ns    |
| W <sub>NFRST</sub> | SR | Р | RESET input not filtered pulse                                                                    | _                                                                                           | 500                 | _                  | _                     | ns    |
| t <sub>POR</sub>   | CC | D | Maximum delay before internal reset is released after all V <sub>DD_HV</sub> reach nominal supply | Monotonic V <sub>DD_HV</sub> supply ramp                                                    | _                   | _                  | 1                     | ms    |
| I <sub>WPU</sub>   | СС | Ρ | Weak pull-up current absolute value                                                               | $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$                                      | 10                  | _                  | 150                   | μΑ    |
|                    |    |   | ansolute value                                                                                    | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$                                      | 10                  | _                  | 150                   |       |
|                    |    |   |                                                                                                   | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^5$                                    | 10                  |                    | 250                   |       |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified  $^{2}$  All values need to be confirmed during device validation.

<sup>&</sup>lt;sup>3</sup> This is a transient configuration during power-up, up to the end of reset PHASE2 (refer to RGM module section of device reference manual).

#### 3.17.2 **IEEE 1149.1 interface timing**

Table 36. JTAG pin AC electrical characteristics

| No.  | Symbo                | ı  | С | Parameter                                                | Conditions | Va  | lue | Unit  |
|------|----------------------|----|---|----------------------------------------------------------|------------|-----|-----|-------|
| 140. | Symbo                | •  |   | rarameter                                                | Conditions | Min | Max | Oilit |
| 1    | t <sub>JCYC</sub>    | CC | D | TCK cycle time                                           | _          | 100 | _   | ns    |
| 2    | t <sub>JDC</sub>     | CC | D | TCK clock pulse width (measured at $V_{DD\_HV\_IOx}/2$ ) | _          | 40  | 60  | ns    |
| 3    | t <sub>TCKRISE</sub> | CC | D | TCK rise and fall times (40%–70%)                        | _          | _   | 3   | ns    |
| 4    | $t_{TMSS}, t_{TDIS}$ | CC | D | TMS, TDI data setup time                                 | _          | 5   | _   | ns    |
| 5    | $t_{TMSH}, t_{TDIH}$ | CC | D | TMS, TDI data hold time                                  | _          | 25  | _   | ns    |
| 6    | t <sub>TDOV</sub>    | CC | D | TCK low to TDO data valid                                | _          | _   | 40  | ns    |
| 7    | t <sub>TDOI</sub>    | CC | D | TCK low to TDO data invalid                              | _          | 0   | _   | ns    |
| 8    | t <sub>TDOHZ</sub>   | CC | D | TCK low to TDO high impedance                            | _          | 40  | _   | ns    |
| 9    | t <sub>BSDV</sub>    | CC | D | TCK falling edge to output valid                         | _          | _   | 50  | ns    |
| 10   | t <sub>BSDVZ</sub>   | CC | D | TCK falling edge to output valid out of high impedance   | _          | _   | 50  | ns    |
| 11   | t <sub>BSDHZ</sub>   | CC | D | TCK falling edge to output high impedance                | _          | _   | 50  | ns    |
| 12   | t <sub>BSDST</sub>   | СС | D | Boundary scan input valid to TCK rising edge             | _          | 50  | —   | ns    |
| 13   | t <sub>BSDHT</sub>   | СС | D | TCK rising edge to boundary scan input invalid           | _          | 50  | _   | ns    |



Figure 20. JTAG test clock input timing

 <sup>&</sup>lt;sup>4</sup> C<sub>L</sub> includes device and package capacitance (C<sub>PKG</sub> < 5 pF).</li>
 <sup>5</sup> The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state.



Figure 21. JTAG test access port timing



Figure 22. JTAG boundary scan timing

# 3.17.3 Nexus timing

Table 37. Nexus debug port timing<sup>1</sup>

| No. | Symb               | Symbol |   | C Parameter                 |                | Value |     | Unit             |
|-----|--------------------|--------|---|-----------------------------|----------------|-------|-----|------------------|
| NO. | Syllid             | Oi.    |   | raiametei                   | Min            | Тур   | Max | Oille            |
| 1   | t <sub>TCYC</sub>  | CC     | D | TCK cycle time              | 4 <sup>2</sup> | _     | _   | t <sub>CYC</sub> |
| 2   | t <sub>NTDIS</sub> | CC     | D | TDI data setup time         | 5              | _     | _   | ns               |
|     | t <sub>NTMSS</sub> | CC     | D | TMS data setup time         | 5              | _     | _   | ns               |
| 3   | t <sub>NTDIH</sub> | CC     | D | TDI data hold time          | 25             | _     | _   | ns               |
|     | t <sub>NTMSH</sub> | CC     | D | TMS data hold time          | 25             | _     | _   | ns               |
| 4   | t <sub>TDOV</sub>  | CC     | D | TCK low to TDO data valid   | 10             | _     | 20  | ns               |
| 5   | t <sub>TDOI</sub>  | CC     | D | TCK low to TDO data invalid | _              | _     | _   | ns               |

- $^{\rm 1}\,$  All Nexus timing relative to MCKO is measured from 50% of MCKO and 50% of the respective signal.
- <sup>2</sup> Lower frequency is required to be fully compliant to standard.



Figure 23. Nexus output timing



Figure 24. Nexus event trigger and test clock timing



Figure 25. Nexus TDI, TMS, TDO timing

### 3.17.4 **External interrupt timing (IRQ pin)**

Table 38. External interrupt timing<sup>1</sup>

| No.        | Symbol C Param    |            | Parameter    | neter Conditions                   | Value |                    | Unit |                  |
|------------|-------------------|------------|--------------|------------------------------------|-------|--------------------|------|------------------|
| No. Symbol |                   | i arameter | i didilietei | Conditions                         | Min   | Max                |      |                  |
| 1          | t <sub>IPWL</sub> | CC         | D            | IRQ pulse width low                | _     | 4                  | _    | $t_{CYC}$        |
| 2          | t <sub>IPWH</sub> | CC         | D            | IRQ pulse width high               | _     | 4                  | _    | $t_{\text{CYC}}$ |
| 3          | t <sub>ICYC</sub> | СС         | D            | IRQ edge to edge time <sup>2</sup> | _     | 4 + N <sup>3</sup> | _    | $t_{CYC}$        |

<sup>1</sup> IRQ timing specified at  $f_{SYS}$  = 64 MHz and  $V_{DD\_HV\_IOx}$  = 3.0 V to 5.5 V,  $T_A$  =  $T_L$  to  $T_H$ , and  $T_L$  = 200 pF with

<sup>&</sup>lt;sup>2</sup> Applies when IRQ pins are configured for rising edge or falling edge events, but not both.  $^3\,$  N = ISR time to clear the flag



Figure 26. External interrupt timing

# 3.17.5 DSPI timing

Table 39. DSPI timing<sup>1</sup>

| No  | No. Symbol        |    | С | Parameter                  | Conditions                                    | Va                     | lue                    | Unit |
|-----|-------------------|----|---|----------------------------|-----------------------------------------------|------------------------|------------------------|------|
| NO. |                   |    | C | Parameter Conditions       |                                               | Min                    | Max                    | Unit |
| 1   | t <sub>SCK</sub>  | CC | D | DSPI cycle time            | Master (MTFE = 0)                             | 60                     | _                      | ns   |
|     |                   |    |   |                            | Slave (MTFE = 0)                              | 60                     | _                      |      |
| 2   | t <sub>CSC</sub>  | CC | D | CS to SCK delay            | _                                             | 16                     | _                      | ns   |
| 3   | t <sub>ASC</sub>  | CC | D | After SCK delay            | _                                             | 26                     | _                      | ns   |
| 4   | t <sub>SDC</sub>  | СС | D | SCK duty cycle             | _                                             | 0.4 * t <sub>SCK</sub> | 0.6 * t <sub>SCK</sub> | ns   |
| 5   | t <sub>A</sub>    | CC | D | Slave access time          | SS active to SOUT valid                       | _                      | 30                     | ns   |
| 6   | t <sub>DIS</sub>  | CC | D | Slave SOUT disable time    | SS inactive to SOUT high impedance or invalid | _                      | 16                     | ns   |
| 7   | t <sub>PCSC</sub> | CC | D | PCSx to PCSS time          | _                                             | 13                     | _                      | ns   |
| 8   | t <sub>PASC</sub> | CC | D | PCSS to PCSx time          | _                                             | 13                     | _                      | ns   |
| 9   | t <sub>SUI</sub>  | СС | D | Data setup time for inputs | Master (MTFE = 0)                             | 35                     | _                      | ns   |
|     |                   |    |   |                            | Slave                                         | 4                      | _                      |      |
|     |                   |    |   |                            | Master (MTFE = 1, CPHA = 0)                   | 35                     | _                      |      |
|     |                   |    |   |                            | Master (MTFE = 1, CPHA = 1)                   | 35                     | _                      |      |
| 10  | t <sub>HI</sub>   | CC | D | Data hold time for inputs  | Master (MTFE = 0)                             | -5                     | _                      | ns   |
|     |                   |    |   |                            | Slave                                         | 4                      | _                      |      |
|     |                   |    |   |                            | Master (MTFE = 1, CPHA = 0)                   | 11                     | _                      |      |
|     |                   |    |   |                            | Master (MTFE = 1, CPHA = 1)                   | -5                     | _                      |      |

Table 39. DSPI timing<sup>1</sup> (continued)

| No.  | Sym              | hol | С                    | Parameter                   | Value                       |     | lue | Unit |
|------|------------------|-----|----------------------|-----------------------------|-----------------------------|-----|-----|------|
| 140. | No. Symbol       |     | Tarameter Conditions |                             | Min                         | Max |     |      |
| 11   | t <sub>SUO</sub> | CC  | D                    | Data valid (after SCK edge) | Master (MTFE = 0)           | _   | 12  | ns   |
|      |                  |     |                      |                             | Slave                       |     | 36  |      |
|      |                  |     |                      |                             | Master (MTFE = 1, CPHA = 0) | _   | 12  |      |
|      |                  |     |                      |                             | Master (MTFE = 1, CPHA = 1) | _   | 12  |      |
| 12   | t <sub>HO</sub>  | CC  | D                    | Data hold time for outputs  | Master (MTFE = 0)           | -2  | _   | ns   |
|      |                  |     |                      |                             | Slave                       | 6   | _   |      |
|      |                  |     |                      |                             | Master (MTFE = 1, CPHA = 0) | 6   | _   |      |
|      |                  |     |                      |                             | Master (MTFE = 1, CPHA = 1) | -2  | _   |      |

<sup>&</sup>lt;sup>1</sup> All timing are provided with 50 pF capacitance on output, 1 ns transition time on input signal



Figure 27. DSPI classic SPI timing – Master, CPHA = 0



Figure 28. DSPI classic SPI timing – Master, CPHA = 1



Figure 29. DSPI classic SPI timing – Slave, CPHA = 0



Figure 30. DSPI classic SPI timing - Slave, CPHA = 1



Figure 31. DSPI modified transfer format timing - Master, CPHA = 0



Figure 32. DSPI modified transfer format timing - Master, CPHA = 1



Figure 33. DSPI modified transfer format timing – Slave, CPHA = 0



Figure 34. DSPI modified transfer format timing – Slave, CPHA = 1



Figure 35. DSPI PCS Strobe (PCSS) timing

- 4 Package characteristics
- 4.1 Package mechanical data
- 4.1.1 100 LQFP mechanical outline drawing



Figure 36. 100 LQFP package mechanical drawing (part 1)



Figure 37. 100 LQFP package mechanical drawing (part 2)

| *                                                                                                                                                                                                                                                      | MECHANICA       | AL OUTLINES     | DOCUME     | ENT NO: 98ASS23308W | V |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|------------|---------------------|---|
| Treescale semiconductor                                                                                                                                                                                                                                | DICTIONARY      |                 | PAGE:      | 983                 |   |
| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED.<br>ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED<br>DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY, PRINTED VERSIONS<br>ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED. | DO NOT SCALE    | THIS DRAWING    | REV:       | Н                   |   |
| NOTES:                                                                                                                                                                                                                                                 |                 |                 |            |                     |   |
| 1. ALL DIMENSIONS ARE IN MILL                                                                                                                                                                                                                          | IMETERS.        |                 |            |                     |   |
| 2. INTERPRET DIMENSIONS AND                                                                                                                                                                                                                            | TOLERANCES PER  | R ASME Y14.5M-1 | 994.       |                     |   |
| 3. DATUMS B, C AND D TO BE                                                                                                                                                                                                                             | DETERMINED AT   | DATUM PLANE H.  |            |                     |   |
| 4. THE TOP PACKAGE BODY SIZ<br>BY A MAXIMUM OF 0.1 MM.                                                                                                                                                                                                 | E MAY BE SMALL  | ER THAN THE BO  | OTTOM PA   | CKAGE SIZE          |   |
| 5. DIMENSIONS DO NOT INCLUDE<br>PROTRUSION IS 0.25 mm PE<br>SIZE DIMENSIONS INCLUDING                                                                                                                                                                  | R SIDE. THE DIM | ENSIONS ARE MA  |            |                     |   |
| 6. DIMENSION DOES NOT INCLUD CAUSE THE LEAD WIDTH TO AND AN ADJACENT LEAD SH                                                                                                                                                                           | EXCEED 0.35. MI | NIMUM SPACE BE  |            |                     |   |
| 7. DIMENSIONS ARE DETERMINED                                                                                                                                                                                                                           | AT THE SEATING  | G PLANE, DATUM  | A.         |                     |   |
|                                                                                                                                                                                                                                                        |                 |                 |            |                     |   |
|                                                                                                                                                                                                                                                        |                 |                 |            |                     |   |
|                                                                                                                                                                                                                                                        |                 |                 |            |                     |   |
|                                                                                                                                                                                                                                                        |                 |                 |            |                     |   |
|                                                                                                                                                                                                                                                        |                 |                 |            |                     |   |
|                                                                                                                                                                                                                                                        |                 |                 |            |                     |   |
|                                                                                                                                                                                                                                                        |                 |                 |            |                     |   |
|                                                                                                                                                                                                                                                        |                 |                 |            |                     |   |
|                                                                                                                                                                                                                                                        |                 |                 |            |                     |   |
|                                                                                                                                                                                                                                                        |                 |                 |            |                     |   |
|                                                                                                                                                                                                                                                        |                 |                 |            |                     |   |
|                                                                                                                                                                                                                                                        |                 |                 |            |                     |   |
|                                                                                                                                                                                                                                                        |                 |                 |            |                     |   |
|                                                                                                                                                                                                                                                        |                 |                 |            |                     |   |
|                                                                                                                                                                                                                                                        |                 |                 |            |                     |   |
| TITLE:                                                                                                                                                                                                                                                 |                 | CASE NUMBER:    | <br>983–02 |                     |   |
| 100 LEAD LQF                                                                                                                                                                                                                                           |                 | STANDARD: NON   |            |                     |   |
| 14 X 14, 0.5 PITCH,                                                                                                                                                                                                                                    | I.4 IHIUK       | PACKAGE CODE:   | 8264       | SHEET: 3            |   |

Figure 38. 100 LQFP package mechanical drawing (part 3)

## 4.1.2 64 LQFP mechanical outline drawing



Figure 39. 64 LQFP package mechanical drawing (part 1)



Figure 40. 64LQFP package mechanical drawing (part 2)



# MECHANICAL OUTLINES DICTIONARY

DOCUMENT NO: 98ASS23234W

PAGE: 840F

REV: E

DO NOT SCALE THIS DRAWING

#### NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H.

 $\stackrel{\textstyle \wedge}{4}$  dimensions to be determined at seating plane c.

THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE UPPER LIMIT BY MORE THAN 0.08 mm AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07 mm.

THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. THIS DIMENSION IS MAXIMUM PLASTIC BODY SIZE DIMENSION INCLUDING MOLD MISMATCH.

riangle, exact shape of each corner is optional.

A THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 mm AND 0.25 mm FROM THE LEAD TIP.

10 X 10 X 1.4 PKG, 0.5 PITCH, CASE OUTLINE CASE NUMBER: 840F-02

STANDARD: JEDEC MS-026 BCD

PACKAGE CODE: 8426 SHEET: 3

Figure 41. 64LQFP package mechanical drawing (part 3)

# 5 Ordering information

PC F0 LL Example code: **Qualification Status** Power Architecture Core Automotive Platform Core Version Flash Size (core dependent) Product Optional Fields Fab & Mask Revision Temperature spec. Package Code Frequency R = Tape & Reel (blank if Tray) Temperature spec. V = -40 to 105 °C M = -40 to 125 °C Qualification Status M = MC status Flash Size (z0 core) 1 = 192 KB S = Automotive qualified 2 = 256 KBP = PC status Product Package Code **Automotive Platform** LH = 64 LQFP LL = 100 LQFP P = MPC560xP family 56 = Power Architecture in 90 nm Optional fields **Core Version** E = Data Flash (blank if none) Frequency 4 = 40 MHz 0 = e200z06 = 64 MHz

Figure 42. Commercial product code structure

# 6 Document revision history

Table 40 summarizes revisions to this document.

Table 40. Revision history

| Revision    | Date        | Description of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | 05 Aug 2009 | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2           | 07 Apr 2010 | Editorial updates  Updated the following items in the "MPC5602P device comparison" table:  • The heading  • The "SRAM" row  • The "FlexCAN" row  • The "FlexCAN" row  • The "FlexPWM" row  • The "LINFlex" row  • The "LINFlex" row  • The "Nexus" row  • Deleted the footnote No. 3  Added the "Wakeup unit" block in the MPC5602P block diagram  Updated the "Absolute Maximum Ratings" table  Updated the "Recommended operating conditions (5.0 V)" table  Updated the "Recommended operating conditions (5.3 V)" table  Updated the "Thermal characteristics for 100-pin LQFP" table:  • Ψ <sub>1/1</sub> changed the typical value  Updated the "EMI testing specifications" table: replaced all values in "Level (Max)" column with TBD  Updated the "Electrical characteristics" section:  • Added the "Introduction" section  • Added the "Introduction" section  • Added the "Parameter classification" section  • Added the "Pracameter classification" section  • Added the "Power supplies constraints (-0.3 V ≤ V <sub>DD_HV_IOX</sub> ≤ 6.0 V)" figure  • Added the "Independent ADC supply (-0.3 V ≤ V <sub>DD_HV_IOX</sub> ≤ 6.0 V)" figure  • Added the "Independent ADC supply (-0.3 V ≤ V <sub>DD_HV_REG</sub> ≤ 6.0 V)" figure  • Added the "Independent ADC supply (3.0 V ≤ V <sub>DD_HV_REG</sub> ≤ 5.5 V)" figure  • Added the "Independent ADC supply (3.0 V ≤ V <sub>DD_HV_REG</sub> ≤ 5.5 V)" figure  • Added the "Power supplies constraints (3.0 V ≤ V <sub>DD_HV_REG</sub> ≤ 5.5 V)" figure  • Added the "Power management electrical characteristics" section  Updated the "Power up/Down sequencing" section  Updated the "DC electrical characteristics (5.0 V, NVUSRO[PAD3V5V] = 0)" section:  • Deleted all rows concerning RESET  • Deleted "I <sub>VPP</sub> " row  • Added the max value for C <sub>IN</sub> Added the max value for C <sub>IN</sub> Added the "I/O pad current specification" section  Updated the "DC electrical characteristics (5.0 V, NVUSRO[PAD3V5V] = 0)" section:  • Deleted all rows concerning RESET  • Deleted The pri row  • Added the max value for C <sub>IN</sub> |
| (continued) | 07 Apr 2010 | Added "Appendix A"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

Table 40. Revision history (continued)

| Revision | Date        | Description of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3        | 16 Dec 2010 | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|          |             | <ul> <li>Demoted NVOSRO register section to subsection of DC electrical characteristics section</li> <li>"NVUSRO register" section: deleted "NVUSRO[WATCHDOG_EN] field description" section</li> <li>Updated "EMI testing specifications" table</li> <li>"Low voltage monitor electrical characteristics" table: updated V<sub>MLVDDOK_H</sub> max value</li> <li>"DC electrical characteristics (5.0 V, NVUSRO[PAD3V5V] = 0)" table: removed VOL_SYM, and VOH_SYM rows</li> <li>"Supply current (5.0 V, NVUSRO[PAD3V5V] = 0)" table:</li> <li>IDD_LV_CORE, RUN—Maximum mode, 40/64 MHz: updated typ/max values</li> <li>IDD_LV_CORE, RUN—Airbag mode, 40/64 MHz: updated typ/max values</li> <li>IDD_LV_CORE, RUN—Maximum mode, "P" parameter classification: removed</li> <li>IDD_FLASH: removed rows</li> </ul> |
|          |             | <ul> <li>I<sub>DD_ADC</sub>, Maximum mode: updated typ/max values</li> <li>I<sub>DD_OSC</sub>: updated max value</li> <li>Updated "DC electrical characteristics (3.3 V, NVUSRO[PAD3V5V] = 1)" table</li> <li>"Supply current (3.3 V, NVUSRO[PAD3V5V] = 1)" table:</li> <li>I<sub>DD_LV_CORE</sub>, RUN—Maximum mode, 40/64 MHz: updated typ/max values</li> <li>I<sub>DD_LV_CORE</sub>, RUN—Airbag mode, 40/64 MHz: updated typ/max values</li> <li>I<sub>DD_FLASH</sub>: removed rows</li> <li>I<sub>DD_ADC</sub>, Maximum mode: updated typ/max values</li> <li>I<sub>DD_OSC</sub>: updated max value</li> <li>Added "I/O consumption" table</li> <li>Removed "I/O weight" table</li> </ul>                                                                                                                     |
|          |             | Updated "Main oscillator electrical characteristics (5.0 V, NVUSRO[PAD3V5V] = 0)" table Updated "Main oscillator electrical characteristics (3.3 V, NVUSRO[PAD3V5V] = 1)" table "Input clock characteristics" table: updated $f_{CLK}$ max value "PLLMRFM electrical specifications ( $V_{DDPLL}$ = 1.08 V to 1.32 V, $V_{SS}$ = $V_{SSPLL}$ = 0 V, $T_A$ = $T_L$ to $T_H$ )" table:  • Updated supply voltage range for $V_{DDPLL}$ in the table title  • Updated $f_{SCM}$ max value  • Updated $f_{MOD}$ max value  Updated "16 MHz RC oscillator electrical characteristics" table  Updated "ADC conversion characteristics" table                                                                                                                                                                             |

Table 40. Revision history (continued)

| Revision      | Date        | Description of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3 (continued) | 16 Dec 2010 | <ul> <li>"Program and erase specifications" table:</li> <li>T<sub>Wprogram</sub>: updated initial max and max values</li> <li>T<sub>BKPRG</sub>, 64 KB: updated initial max and max values</li> <li>added information about "erase time" for Data Flash</li> <li>"Flash module life" table:</li> <li>P/E, 32 KB: added typ value</li> <li>P/E, 128 KB: added typ value</li> <li>Replaced "Pad AC specifications (5.0 V, NVUSRO[PAD3V5V] = 0)" and "Pad AC specifications (3.3 V, INVUSRO[PAD3V5V] = 1)" tables with "Output pin transition times" table</li> <li>"JTAG pin AC electrical characteristics" table:</li> <li>t<sub>TDOV</sub>: updated max value</li> <li>t<sub>TDOHZ</sub>: added min value and removed max value</li> <li>"Nexus debug port timing" table: removed the rows "t<sub>MCYC</sub>", "t<sub>MDOV</sub>", "t<sub>MSEOV</sub>", and "t<sub>EVTOV</sub>"</li> <li>Updated "External interrupt timing (IRQ pin)" table</li> <li>Updated "DSPI timing" table</li> <li>Updated "Ordering information" section</li> </ul> |

Table 40. Revision history (continued)

| Revision      | Date        | Description of                                                                                                                                                                                                                                                                                                                                                |
|---------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4             | 11 May 2011 | Editorial and formatting changes throughout Section 1, "Introduction: Reorganized contents                                                                                                                                                                                                                                                                    |
|               |             | MPC5602P block diagram: reorganized blocks above and below peripheral bridge; made arrow going from peripheral bridge to crossbar switch bidirectional Updated Section 1.5, "Feature list:                                                                                                                                                                    |
|               |             | changed core feature from "64 MHz" to "Up to 64 MHz"     memory organization                                                                                                                                                                                                                                                                                  |
|               |             | <ul> <li>moved "16-channel eDMA controller" item to "Interrupts and events" item</li> <li>LINFlex: changed "2 LINFlex modules" to "Up to 2 LINFlex modules"</li> <li>DSPI: changed "3 DSPI channels" to "Up to 3 DSPI channels"</li> </ul>                                                                                                                    |
|               |             | • ADC: changed "16 input channels" to "Up to 16 input channels" Added Section 1.5, "Feature details                                                                                                                                                                                                                                                           |
|               |             | 64-pin and 100-pin LQFP pinout diagrams: replaced instances of HV_AD0 with HV_ADC0                                                                                                                                                                                                                                                                            |
|               |             | System pins: updated "XTAL" and "EXTAL" rows Updated LQFP thermal characteristics Updated EMI testing specifications                                                                                                                                                                                                                                          |
|               |             | Section 3.8.1, "Voltage regulator electrical characteristics: removed BCP56 from named BJTs; replaced two configuration diagrams and two electrical characteristics tables with single diagram and single table                                                                                                                                               |
|               |             | Voltage regulator electrical characteristics: updated V <sub>DD_LV_REGCOR</sub> row Low voltage monitor electrical characteristics: updated V <sub>MLVDDOK_H</sub> max value—was 1.15 V; is 1.145 V                                                                                                                                                           |
|               |             | Supply current (5.0 V, NVUSRO[PAD3V5V] = 0): changed symbol I <sub>DD_LV_CORE</sub> to I <sub>DD_LV_CORx</sub> ; changed parameter classification from T to P for I <sub>DD_LV_CORx</sub> RUN—Maximum mode at 64 MHz; added I <sub>DD_FLASH</sub> characteristics; replaced instances of "Airbag" mode with "Typical mode"                                    |
|               |             | Supply current (3.3 V, NVUSRO[PAD3V5V] = 1): changed symbol I <sub>DD_LV_CORE</sub> to I <sub>DD_LV_CORx</sub> ; replaced instances of "Airbag" mode with "Typical mode" DC electrical characteristics (3.3 V, NVUSRO[PAD3V5V] = 1): corrected parameter description for V <sub>OL_F</sub> —was "Fast, high level output voltage"; is "Fast, low level output |
|               |             | voltage" Added Section 3.10.4, "Input DC electrical characteristics definition                                                                                                                                                                                                                                                                                |
|               |             | Main oscillator output electrical characteristics tables: replaced instances of EXTAL with XTAL; added load capacitance parameter FMPLL electrical characteristics: updated conditions and table title; removed f <sub>sys</sub> row;                                                                                                                         |
|               |             | updated f <sub>FMPLLOUT</sub> values; replaced instances of V <sub>DDPLL</sub> with V <sub>DD_LV_COR0</sub> ; replaced instances of V <sub>SSPLL</sub> with V <sub>SS_LV_COR0</sub> 16 MHz RC oscillator electrical characteristics: removed rows $\Delta_{\text{RCMTRIM}}$ and $\Delta_{\text{RCMSTEP}}$                                                     |
|               |             | ADC characteristics and error definitions: updated symbols ADC conversion characteristics: updated symbols; added row t <sub>ADC_PU</sub> Added Section 3.15.2, "Flash memory power supply DC characteristics                                                                                                                                                 |
|               |             | Added Section 3.15.3, "Start-up/Switch-off timings Removed section "Generic timing diagrams"                                                                                                                                                                                                                                                                  |
| 4<br>(cont'd) | 11 May 2011 | Updated Start-up reset requirements diagram Removed FlexCAN timing characteristics RESET electrical characteristics: added row for t <sub>POR</sub> In the range of figures "DSPI Classic SPI Timing — Master, CPHA = 0" to "DSPI PCS Strobe (PCSS) Timing": added note                                                                                       |
|               |             | Table A-1: added "DUT", "NPN", and "RISC"                                                                                                                                                                                                                                                                                                                     |

## Table 40. Revision history (continued)

| Revision | Date        | Description of                                                                                 |
|----------|-------------|------------------------------------------------------------------------------------------------|
| 4.1      | 15 Sep 2011 | Deleted the "Freescale Confidential Proprietary, NDA Required" label (the document is Public). |

# **Appendix A Abbreviations**

Table A-1 lists abbreviations used in this document.

Table A-1. Abbreviations

| Abbreviation | Meaning                                 |
|--------------|-----------------------------------------|
| CMOS         | Complementary metal-oxide-semiconductor |
| СРНА         | Clock phase                             |
| CPOL         | Clock polarity                          |
| CS           | Peripheral chip select                  |
| DUT          | Device under test                       |
| ECC          | Error code correction                   |
| EVTO         | Event out                               |
| GPIO         | General purpose input / output          |
| MC           | Modulus counter                         |
| MCKO         | Message clock out                       |
| MCU          | Microcontroller unit                    |
| MDO          | Message data out                        |
| MSEO         | Message start/end out                   |
| MTFE         | Modified timing format enable           |
| NPN          | Negative-positive-negative              |
| NVUSRO       | Non-volatile user options register      |
| PTF          | Post trimming frequency                 |
| PWM          | Pulse width modulation                  |
| RISC         | Reduced instruction set computer        |
| SCK          | Serial communications clock             |
| SOUT         | Serial data out                         |
| TBC          | To be confirmed                         |
| TBD          | To be defined                           |
| TCK          | Test clock input                        |
| TDI          | Test data input                         |
| TDO          | Test data output                        |
| TMS          | Test mode select                        |
| •            |                                         |

#### How to Reach Us:

Home Page:

www.freescale.com

Web Support:

http://www.freescale.com/support

**USA/Europe or Locations Not Listed:** 

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

Freescale Semiconductor Literature Distribution Center P.O. Box 5405
Denver, Colorado 80217
1-800-441-2447 or +1-303-675-2140
Fax: +1-303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

Document Number: MPC5602P

Rev. 4.1 09/2011

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2010-2011. All rights reserved.



