

## **FEATURES**

- Fast 35 ns Read/Write Cycle
- SRAM Compatible Timing, Uses Existing SRAM Controllers Without Redesign
- Unlimited Read & Write Endurance
- Data Non-volatile for >20 years at Temperature
- One Memory Replaces Flash, SRAM, EEPROM and BBSRAM in System for Simpler, More Efficient Design
- Replace battery-backed SRAM solutions with MRAM to improve reliability
- 3.3 Volt Power Supply
- Automatic Data Protection on Power Loss
- Commercial, Industrial, Extended Temperatures
- RoHS-Compliant SRAM TSOP2 and BGA Packages MSL Level 3
- AEC-Q100 Grade 1 option

## INTRODUCTION

The **MR2A16A** is a 4,194,304-bit magnetoresistive random access memory (MRAM) device organized as 262,144 words of 16 bits. The **MR2A16A** offers SRAM compatible 35 ns read/write timing with unlimited endurance. Data is always non-volatile for greater than 20 years. Data is automatically protected on power loss by low-voltage inhibit circuitry to prevent writes with voltage out of specification. The **MR2A16A** is the ideal memory solution for applications that must permanently store and retrieve critical data and programs quickly.

The **M24A16B** is available in a small footprint 48-pin ball grid array (BGA) package and a 44-pin thin small outline package (TSOP Type 2). These packages are compatible with similar low-power SRAM products and other nonvolatile RAM products.

The **MR2A16A** provides highly reliable data storage over a wide range of temperatures. The product is offered with commercial (0 to +70 °C), industrial (-40 to +85 °C), extended (-40 to +105 °C) and AEC-Q100 Grade 1 (-40 to +125 °C) operating temperature range options.

## CONTENTS

| 1. DEVICE PIN ASSIGNMENT     | .2   |
|------------------------------|------|
| 2. ELECTRICAL SPECIFICATIONS | . 4  |
| 3. TIMING SPECIFICATIONS     | 7    |
| 4. ORDERING INFORMATION      | 12   |
| 5. MECHANICAL DRAWING        | 13   |
| 6. REVISION HISTORY          | . 15 |
| How to Reach Us              | . 15 |
|                              |      |

# 256K x 16 MRAM Memory

**MR2A16A** 





### **1. DEVICE PIN ASSIGNMENT**





Figure 1. Block Diagram

| Signal Name     | Function          |
|-----------------|-------------------|
| A               | Address Input     |
| Ē               | Chip Enable       |
| W               | Write Enable      |
| G               | Output Enable     |
| UB              | Upper Byte Enable |
| LB              | Lower Byte Enable |
| DQ              | Data I/O          |
| V <sub>DD</sub> | Power Supply      |
| V <sub>SS</sub> | Ground            |
| DC              | Do Not Connect    |
| NC              | No Connection     |

6

DQL0 B

(DQL2) C

(V<sub>ss</sub>) E

(DQL6) F

(DQL7) G

Н

Α

(A2)

Ē

(DQL1)

(DQL3)

(DQL4)

(DQL5)

 $\overline{W}$ 

(A11)

|                     | 44 🗔 A <sub>17</sub> |
|---------------------|----------------------|
| A <sub>1</sub> _ 2  | 43 🗔 A <sub>16</sub> |
| A <sub>2</sub> 3    | 42 📖 A <sub>15</sub> |
| A <sub>3</sub> 4    | 41 🖽 G               |
| A <sub>4</sub> 5    | 40 🗔 ŪB              |
| Ē6                  | 39 🗔 LB              |
| DQL0 T7             | 38 DQU15             |
| DQL1 🔤 8            | 37 🗔 DQU14           |
| DQL2 19             | 36 🗔 DQU13           |
| DQL3 10             | 35 🗔 DQU12           |
|                     | 34 🗔 V <sub>ss</sub> |
| V <sub>ss</sub> 12  | 33 VDD               |
| DQL4 13             | 32 🗔 DQU11           |
| DQL514              | 31 🔲 DQU10           |
| DQL6 15             | 30 🗔 DQU9            |
| DQL7 [16]           | 29 🗔 DQU8            |
| ₩ 🖽 17              | 28 🗔 DC              |
| A <sub>5</sub> 18   | 27 🗔 A <sub>14</sub> |
| A <sub>6</sub> 19   | 26 🗔 A <sub>13</sub> |
| A <sub>7</sub> 20   | 25 🗔 A <sub>12</sub> |
| A <sub>8</sub> 🛄 21 | 24 🗔 A <sub>11</sub> |
| A <sub>9</sub> 🖂 22 | 23 🗔 A <sub>10</sub> |

#### Figure 1.2 Pin Diagrams for Available Packages (Top View)

#### 44-Pin TSOP Type2

#### 48-Pin BGA

G

DQU10

(DQU11)

(DQU12)

DQU13

( a8 )

(IB)

Vss

VDD

DQU14

(DQU15)

(nc)

(A0)

(A3)

(A5)

(A17)

(NC)

(A14)

(A12)

(A9)

(A1)

(A4)

(A6)

(A7)

(A16)

(A15)

(A13)

(A10)

| E <sup>1</sup> | <b>G</b> <sup>1</sup> | $\overline{\mathbf{W}}^{1}$ | LB <sup>1</sup> | UB <sup>1</sup> | Mode             | V <sub>DD</sub> Current             | DQL[7:0] <sup>2</sup> | DQU[15:8] <sup>2</sup> |
|----------------|-----------------------|-----------------------------|-----------------|-----------------|------------------|-------------------------------------|-----------------------|------------------------|
| Н              | Х                     | Х                           | Х               | Х               | Not selected     | I <sub>SB1</sub> , I <sub>SB2</sub> | Hi-Z                  | Hi-Z                   |
| L              | Н                     | Н                           | Х               | Х               | Output disabled  | I <sub>DDR</sub>                    | Hi-Z                  | Hi-Z                   |
| L              | Х                     | Х                           | н               | н               | Output disabled  | I <sub>DDR</sub>                    | Hi-Z                  | Hi-Z                   |
| L              | L                     | Н                           | L               | Н               | Lower Byte Read  | I <sub>DDR</sub>                    | D <sub>Out</sub>      | Hi-Z                   |
| L              | L                     | Н                           | н               | L               | Upper Byte Read  | I <sub>DDR</sub>                    | Hi-Z                  | D <sub>Out</sub>       |
| L              | L                     | Н                           | L               | L               | Word Read        | I <sub>DDR</sub>                    | D <sub>Out</sub>      | D <sub>Out</sub>       |
| L              | Х                     | L                           | L               | н               | Lower Byte Write | I <sub>DDW</sub>                    | D <sub>in</sub>       | Hi-Z                   |
| L              | Х                     | L                           | Н               | L               | Upper Byte Write | I <sub>DDW</sub>                    | Hi-Z                  | D <sub>in</sub>        |
| L              | Х                     | L                           | L               | L               | Word Write       | I <sub>DDW</sub>                    | D <sub>in</sub>       | D <sub>in</sub>        |

#### **Table 1.2 Operating Modes**

<sup>1</sup> H = high, L = low, X = don't care

<sup>2</sup> Hi-Z = high impedance

## **2. ELECTRICAL SPECIFICATIONS**

#### Absolute Maximum Ratings

This device contains circuitry to protect the inputs against damage caused by high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage greater than maximum rated voltages to these high-impedance (Hi-Z) circuits.

The device also contains protection against external magnetic fields. Precautions should be taken to avoid application of any magnetic field more intense than the maximum field intensity specified in the maximum ratings.

| Symbol                 | Parameter                                        | Temp Range           | Package    | Value                         | Unit |  |
|------------------------|--------------------------------------------------|----------------------|------------|-------------------------------|------|--|
| V <sub>DD</sub>        | Supply voltage <sup>2</sup>                      | -                    | -          | -0.5 to 4.0                   | v    |  |
| V <sub>IN</sub>        | Voltage on any pin <sup>2</sup>                  | -                    | -          | -0.5 to V <sub>DD</sub> + 0.5 | v    |  |
| I <sub>OUT</sub>       | Output current per pin                           | -                    | -          | ±20                           | mA   |  |
| P <sub>D</sub>         | Package power dissipation <sup>3</sup>           | -                    | Note 3     | 0.600                         | w    |  |
|                        |                                                  | Commercial           | -          | -10 to 85                     |      |  |
| т                      | Temperature under bias                           | Industrial           | -          | -45 to 95                     | °C   |  |
| T <sub>BIAS</sub>      |                                                  | Extended             | -          | -45 to 110                    |      |  |
|                        |                                                  | AEC-Q100 Grade 1     | -          | -45 to 130                    |      |  |
| T <sub>stg</sub>       | Storage Temperature                              | -                    | -          | -55 to 150                    | °C   |  |
| T <sub>Lead</sub>      | Lead temperature during solder<br>(3 minute max) | -                    | -          | 260                           | °C   |  |
|                        |                                                  | Commercial           | TSOP2, BGA | 2,000                         |      |  |
|                        | Maximum magnetic field during                    |                      | BGA        | 2,000                         |      |  |
| H <sub>max_write</sub> | write                                            | Industrial, Extended | TSOP2      | 10,000                        | A/m  |  |
|                        |                                                  | AEC-Q100 Grade 1     | TSOP2      | 2,000                         |      |  |
|                        |                                                  | Commercial           | TSOP2, BGA | 8,000                         |      |  |
|                        | Maximum magnetic field during                    | Inductrial Extended  | BGA        | 8,000                         |      |  |
| H <sub>max_read</sub>  | read or standby                                  | Industrial, Extended | TSOP2      | 10,000                        | A/m  |  |
|                        |                                                  | AEC-Q100 Grade 1     | TSOP2      | 8,000                         |      |  |

#### Table 2.1 Absolute Maximum Ratings<sup>1</sup>

Notes:

1. Permanent device damage may occur if absolute maximum ratings are exceeded. Functional operation should be restricted to recommended operating conditions. Exposure to excessive voltages or magnetic fields could affect device reliability.

2. All voltages are referenced to V<sub>SS</sub>.

3. Power dissipation capability depends on package characteristics and use environment.

| Parameter                                                                                                                                  | Symbol          | Min                    | Typical | Max                                | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|---------|------------------------------------|------|
| Power supply voltage <sup>1</sup>                                                                                                          | V <sub>DD</sub> | 3.0                    | 3.3     | 3.6                                | V    |
| Write inhibit voltage                                                                                                                      | V <sub>WI</sub> | 2.5                    | 2.7     | 3.0 <sup>1</sup>                   | V    |
| Input high voltage                                                                                                                         | V <sub>IH</sub> | 2.2                    | -       | V <sub>DD</sub> + 0.3 <sup>2</sup> | V    |
| Input low voltage                                                                                                                          | V <sub>IL</sub> | -0.5 <sup>3</sup>      | -       | 0.8                                | V    |
| Temperature under bias<br>MR2A16A (Commercial)<br>MR2A16AC (Industrial)<br>MR2A16AV (Extended)<br>MR2A16AM (AEC-Q100 Grade 1) <sup>4</sup> | T <sub>A</sub>  | 0<br>-40<br>-40<br>-40 |         | 70<br>85<br>105<br>125             | °C   |

### Table 2.2 Operating Conditions

<sup>1</sup> There is a 2 ms startup time once V<sub>DD</sub> exceeds V<sub>DD</sub> (max). See **Power Up and Power Down Sequencing** below.

 $^{2}$  V<sub>IH</sub>(max) = V<sub>DD</sub> + 0.3 V<sub>DC</sub>; V<sub>IH</sub>(max) = V<sub>DD</sub> + 2.0 V<sub>AC</sub> (pulse width  $\leq$  10 ns) for I  $\leq$  20.0 mA.

 $^{3}$  V<sub>IL</sub>(min) = -0.5 V<sub>DC</sub>; V<sub>IL</sub>(min) = -2.0 V<sub>AC</sub> (pulse width  $\leq$  10 ns) for I  $\leq$  20.0 mA.

<sup>4</sup> AEC-Q100 Grade 1 temperature profile assumes 10% duty cycle at maximum temperature (2 years out of 20 years life.)

### Power Up and Power Down Sequencing

The MRAM is protected from write operations whenever  $V_{DD}$  is less than  $V_{WI}$ . As soon as  $V_{DD}$  exceeds  $V_{DD}$  (min), there is a startup time of 2 ms before read or write operations can start. This time allows memory power supplies to stabilize.

The  $\overline{E}$  and  $\overline{W}$  control signals should track  $V_{DD}$  on power up to  $V_{DD}$ - 0.2 V or  $V_{IH}$  (whichever is lower) and remain high for the startup time. In most systems, this means that these signals should be pulled up with a resistor so that signal remains high if the driving signal is Hi-Z during power up. Any logic that drives E and W should hold the signals high with a power-on reset signal for longer than the startup time.

During power loss or brownout where  $V_{DD}$  goes below  $V_{WI'}$  writes are protected and a startup time must be observed when power returns above  $V_{DD}$  (min).

Figure 2.1 Power Up and Power Down Diagram



### Table 2.3 DC Characteristics

| Parameter                                                                         | Symbol              | Min                          | Typical | Max                          | Unit |
|-----------------------------------------------------------------------------------|---------------------|------------------------------|---------|------------------------------|------|
| Input leakage current                                                             | l <sub>lkg(l)</sub> | -                            | -       | ±1                           | μΑ   |
| Output leakage current                                                            | I <sub>lkg(O)</sub> | -                            | -       | ±1                           | μA   |
| Output low voltage<br>$(I_{OL} = +4 \text{ mA})$<br>$(I_{OL} = +100 \mu\text{A})$ | V <sub>OL</sub>     | -                            | -       | 0.4<br>V <sub>SS</sub> + 0.2 | V    |
| Output high voltage<br>(I <sub>OH</sub> = -4 mA)<br>(I <sub>OH</sub> = -100 μA)   | V <sub>OH</sub>     | 2.4<br>V <sub>DD</sub> - 0.2 | -       | -                            | V    |

### **Table 2.4 Power Supply Characteristics**

| Parameter                                                                                                                                                                         | Symbol           | Typical                  | Max                      | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------|--------------------------|------|
| AC active supply current - read modes <sup>1</sup><br>(I <sub>OUT</sub> = 0 mA, V <sub>DD</sub> = max)                                                                            | I <sub>DDR</sub> | 55                       | 80                       | mA   |
| AC active supply current - write modes <sup>1</sup><br>(V <sub>DD</sub> = max)<br>Commercial Grade<br>Industrial Grade<br>Extended Grade<br>AEC-Q100 Grade                        | I <sub>DDW</sub> | 105<br>105<br>105<br>105 | 155<br>165<br>165<br>165 | mA   |
| AC standby current<br>$(V_{DD} = \max, \overline{E} = V_{IH})$<br><i>no other restrictions on other inputs</i>                                                                    | I <sub>SB1</sub> | 18                       | 28                       | mA   |
| CMOS standby current<br>$(\overline{E} \ge V_{DD} - 0.2 \text{ V and } V_{In} \le V_{SS} + 0.2 \text{ V or } \ge V_{DD} - 0.2 \text{ V})$<br>$(V_{DD} = \max, f = 0 \text{ MHz})$ | I <sub>SB2</sub> | 9                        | 12                       | mA   |

<sup>1</sup> All active current measurements are measured with one address transition per cycle and at minimum cycle time.

## **3. TIMING SPECIFICATIONS**

## Table 3.1 Capacitance<sup>1</sup>

| Parameter                 | Symbol           | Typical | Max | Unit |
|---------------------------|------------------|---------|-----|------|
| Address input capacitance | C <sub>In</sub>  | -       | 6   | pF   |
| Control input capacitance | C <sub>In</sub>  | -       | б   | pF   |
| Input/Output capacitance  | C <sub>I/O</sub> | -       | 8   | pF   |

 $^1~f$  = 1.0 MHz, dV = 3.0 V,  $T_{A}$  = 25 °C, periodically sampled rather than 100% tested.

#### **Table 3.2 AC Measurement Conditions**

| Parameter                                         | Value    | Unit |
|---------------------------------------------------|----------|------|
| Logic input timing measurement reference level    | 1.5      | V    |
| Logic output timing measurement reference level   | 1.5      | V    |
| Logic input pulse levels                          | 0 or 3.0 | V    |
| Input rise/fall time                              | 2        | ns   |
| Output load for low and high impedance parameters |          | 3.1  |
| Output load for all other timing parameters       |          | 3.2  |

### Figure 3.1 Output Load Test Low and High



### Figure 3.2 Output Load Test All Others



### Read Mode

| Table 3.3 Read Cycle Timing <sup>1</sup>        |                   |     |     |      |  |  |
|-------------------------------------------------|-------------------|-----|-----|------|--|--|
| Parameter                                       | Symbol            | Min | Max | Unit |  |  |
| Read cycle time                                 | t <sub>AVAV</sub> | 35  | -   | ns   |  |  |
| Address access time                             | t <sub>AVQV</sub> | -   | 35  | ns   |  |  |
| Enable access time <sup>2</sup>                 | t <sub>ELQV</sub> | -   | 35  | ns   |  |  |
| Output enable access time                       | t <sub>GLQV</sub> | -   | 15  | ns   |  |  |
| Byte enable access time                         | t <sub>BLQV</sub> | -   | 15  | ns   |  |  |
| Output hold from address change                 | t <sub>AXQX</sub> | 3   | -   | ns   |  |  |
| Enable low to output active <sup>3</sup>        | t <sub>ELQX</sub> | 3   | -   | ns   |  |  |
| Output enable low to output active <sup>3</sup> | t <sub>GLQX</sub> | 0   | -   | ns   |  |  |
| Byte enable low to output active <sup>3</sup>   | t <sub>BLQX</sub> | 0   | -   | ns   |  |  |
| Enable high to output Hi-Z <sup>3</sup>         | t <sub>EHQZ</sub> | 0   | 15  | ns   |  |  |
| Output enable high to output Hi-Z <sup>3</sup>  | t <sub>GHQZ</sub> | 0   | 10  | ns   |  |  |
| Byte high to output Hi-Z <sup>3</sup>           | t <sub>BHQZ</sub> | 0   | 10  | ns   |  |  |

<sup>1</sup> W is high for read cycle. Power supplies must be properly grounded and decoupled, and bus contention conditions must be minimized or eliminated during read or write cycles.

<sup>2</sup> Addresses valid before or at the same time  $\overline{E}$  goes low.

<sup>3</sup> This parameter is sampled and not 100% tested. Transition is measured  $\pm$ 200 mV from the steady-state voltage.



#### Figure 3.3A Read Cycle 1

| Table 3.4 Write Cycle Timing 1 (W Controlled)' |                                        |            |    |      |  |  |
|------------------------------------------------|----------------------------------------|------------|----|------|--|--|
| Parameter                                      | Symbol                                 | Symbol Min |    | Unit |  |  |
| Write cycle time <sup>2</sup>                  | t <sub>AVAV</sub>                      | 35         | -  | ns   |  |  |
| Address set-up time                            | t <sub>AVWL</sub>                      | 0          | -  | ns   |  |  |
| Address valid to end of write (G high)         | t <sub>AVWH</sub>                      | 18         | -  | ns   |  |  |
| Address valid to end of write (G low)          | t <sub>AVWH</sub>                      | 20         | -  | ns   |  |  |
| Write pulse width (G high)                     | t <sub>WLWH</sub><br>t <sub>WLEH</sub> | 15         | -  | ns   |  |  |
| Write pulse width (G low)                      | t <sub>WLWH</sub><br>t <sub>WLEH</sub> | 15         | -  | ns   |  |  |
| Data valid to end of write                     | t <sub>DVWH</sub>                      | 10         | -  | ns   |  |  |
| Data hold time                                 | t <sub>WHDX</sub>                      | 0          | -  | ns   |  |  |
| Write low to data Hi-Z <sup>3</sup>            | t <sub>WLQZ</sub>                      | 0          | 12 | ns   |  |  |
| Write high to output active <sup>3</sup>       | t <sub>WHQX</sub>                      | 3          | -  | ns   |  |  |
| Write recovery time                            | t <sub>WHAX</sub>                      | 12         | -  | ns   |  |  |

Table 3.4 Write Cycle Timing 1 ( $\overline{W}$  Controlled)<sup>1</sup>

<sup>1</sup> All write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low. Power supplies must be properly grounded and decoupled and bus contention conditions must be minimized or eliminated during read and write cycles. If  $\overline{G}$  goes low at the same time or after  $\overline{W}$  goes low, the output will remain in a high impedance state. After  $\overline{W}$ ,  $\overline{E}$  or  $\overline{UB}/\overline{LB}$  has been brought high, the signal must remain in steady-state high for a minimum of 2 ns. The minimum time between  $\overline{E}$  being asserted low in one cycle to E being asserted low in a subsequent cycle is the same as the minimum cycle time allowed for the device.

<sup>2</sup> All write cycle timings are referenced from the last valid address to the first transition address.

<sup>3</sup> This parameter is sampled and not 100% tested. Transition is measured ±200 mV from the steady-state voltage. At any given voltage or temperate,  $t_{WLOZ}(max) < t_{WHOX}(min)$ 



## Figure 3.4 Write Cycle Timing 1 ( $\overline{W}$ Controlled)

|                 |                 | —                             |
|-----------------|-----------------|-------------------------------|
| Table 2 C Multe | Could Time in a | 2 (E Controlled) <sup>1</sup> |
| Lable 3.5 Write | ( vcie i imina  | / (F ( Ontrolled)'            |
|                 | cycic mining    |                               |
|                 |                 |                               |

| Parameter                                             | Symbol                                 | Min | Max | Unit |
|-------------------------------------------------------|----------------------------------------|-----|-----|------|
| Write cycle time <sup>2</sup>                         | t <sub>AVAV</sub>                      | 35  | -   | ns   |
| Address set-up time                                   | t <sub>AVEL</sub>                      | 0   | -   | ns   |
| Address valid to end of write (G high)                | t <sub>AVEH</sub>                      | 18  | -   | ns   |
| Address valid to end of write (G low)                 | t <sub>AVEH</sub>                      | 20  | -   | ns   |
| Enable to end of write (G high)                       | t <sub>ELEH</sub><br>t <sub>ELWH</sub> | 15  | -   | ns   |
| Enable to end of write $(\overline{G} \text{ low})^3$ | t <sub>ELEH</sub><br>t <sub>ELWH</sub> | 15  | -   | ns   |
| Data valid to end of write                            | t <sub>DVEH</sub>                      | 10  | -   | ns   |
| Data hold time                                        | t <sub>EHDX</sub>                      | 0   | -   | ns   |
| Write recovery time                                   | t <sub>ehax</sub>                      | 12  | -   | ns   |

<sup>1</sup> All write occurs during the overlap of E low and W low. Power supplies must be properly grounded and decoupled and bus contention conditions must be minimized or eliminated during read and write cycles. If G goes low at the same time or after W goes low, the output will remain in a high impedance state. After W, E or UB/LB has been brought high, the signal must remain in steady-state high for a minimum of 2 ns. The minimum time between E being asserted low in one cycle to E being asserted low in a subsequent cycle is the same as the minimum cycle time allowed for the device.

<sup>2</sup> All write cycle timings are referenced from the last valid address to the first transition address.

<sup>3</sup> If  $\overline{E}$  goes low at the same time or after  $\overline{W}$  goes low, the output will remain in a high-impedance state. If  $\overline{E}$  goes high at the same time or before  $\overline{W}$  goes high, the output will remain in a high-impedance state.

## Figure 3.5 Write Cycle Timing 2 ( $\overline{E}$ Controlled)<sup>1</sup>



## Timing Specifications

| Parameter                               | Symbol                                 | Min | Мах | Unit |
|-----------------------------------------|----------------------------------------|-----|-----|------|
| Write cycle time <sup>2</sup>           | t <sub>AVAV</sub>                      | 35  | -   | ns   |
| Address set-up time                     | t <sub>AVBL</sub>                      | 0   | -   | ns   |
| Address valid to end of write (G high)  | t <sub>AVBH</sub>                      | 18  | -   | ns   |
| Address valid to end of write (G low)   | t <sub>AVBH</sub>                      | 20  | -   | ns   |
| Write pulse width (G high)              | t <sub>BLEH</sub><br>t <sub>BLWH</sub> | 15  | -   | ns   |
| Write pulse width ( $\overline{G}$ low) | t <sub>BLEH</sub><br>t <sub>BLWH</sub> | 15  | -   | ns   |
| Data valid to end of write              | t <sub>DVBH</sub>                      | 10  | -   | ns   |
| Data hold time                          | t <sub>BHDX</sub>                      | 0   | -   | ns   |
| Write recovery time                     | t <sub>BHAX</sub>                      | 12  | -   | ns   |

## Table 3.6 Write Cycle Timing 3 ( $\overline{LB}$ / $\overline{UB}$ Controlled)<sup>1</sup>

<sup>1</sup> All write occurs during the overlap of E low and W low. Power supplies must be properly grounded and decoupled and bus contention conditions must be minimized or eliminated during read and write cycles. If G goes low at the same time or after W goes low, the output will remain in a high impedance state. After W, E or LB/UB has been brought high, the signal must remain in steady-state high for a minimum of 2 ns. If both byte control signals are asserted, the two signals must have no more than 2 ns skew between them. The minimum time between E being asserted low in one cycle to E being asserted low in a subsequent cycle is the same as the minimum cycle time allowed for the device.

<sup>2</sup> All write cycle timings are referenced from the last valid address to the first transition address.



## Figure 3.6 Write Cycle Timing 3 ( $\overline{LB}$ / $\overline{UB}$ Controlled)

### **4. ORDERING INFORMATION**

| MR | 2 | Α | 16 | Α | V | YS | 35 | R |                |                                                                                                                   |
|----|---|---|----|---|---|----|----|---|----------------|-------------------------------------------------------------------------------------------------------------------|
|    |   |   |    |   |   |    |    |   | Carrier        | Blank = Tray, R = Tape & Reel                                                                                     |
|    |   |   |    |   |   |    |    |   | Speed          | 35 ns                                                                                                             |
|    |   |   |    |   |   |    |    |   | Package        | (YS = TSOP2, MA = FBGA)                                                                                           |
|    |   |   |    |   |   |    |    |   | C = V<br>V = E | Commercial 0 to + 70 °C<br>Industrial -40 to + 85°C<br>Extended -40 to +105 °C<br>AEC-Q100 Grade 1 -40 to +125 °C |
|    |   |   |    |   |   |    |    |   | 08 = 8-Bit     | t, 16 = 16-bit                                                                                                    |
|    |   |   |    |   |   |    |    |   | A = 3.3 v V    | $V_{\rm DD}$ , D = 3.3v V_{\rm DD} and 1.8v. V <sub>DDQ</sub>                                                     |
|    |   |   |    |   |   |    |    |   | Density        | 256 = 256 Kb, 0 = 1Mb, 1 = 2Mb,<br>2 = 4Mb, 4 = 16Mb                                                              |
|    |   |   |    |   |   |    |    |   | Magnetore      | esistive RAM (MR)                                                                                                 |

### Figure 4.1 Part Numbering System

#### **Table 4.1 Available Parts**

| Part Number                | Description - Operating Temperature Grade | Package  | Ship Pack   | Temp Range     |
|----------------------------|-------------------------------------------|----------|-------------|----------------|
| MR2A16AYS35                | 3.3v 256Kx16 MRAM Commercial              | 44-TSOP2 | Tray        | 0 to +70 °C    |
| MR2A16ACYS35               | 3.3v 256Kx16 MRAM Industrial              | 44-TSOP2 | Tray        | -40 to +85 °C  |
| MR2A16AVYS35               | 3.3v 256Kx16 MRAM Extended                | 44-TSOP2 | Tray        | -40 to +105 °C |
| MR2A16AMYS35 <sup>1</sup>  | 3.3v 256Kx16 MRAM AEC-Q100 Grade 1        | 44-TSOP2 | Tray        | -40 to +125 °C |
| MR2A16AYS35R               | 3.3v 256Kx16 MRAM Commercial              | 44-TSOP2 | Tape & Reel | 0 to +70 °C    |
| MR2A16ACYS35R              | 3.3v 256Kx16 MRAM Industrial              | 44-TSOP2 | Tape & Reel | -40 to +85 °C  |
| MR2A16AVYS35R              | 3.3v 256Kx16 MRAM Extended                | 44-TSOP2 | Tape & Reel | -40 to +105 °C |
| MR2A16AMYS35R <sup>1</sup> | 3.3v 256Kx16 MRAM AEC-Q100 Grade 1        | 44-TSOP2 | Tape & Reel | -40 to +125 ℃  |
| MR2A16AMA35                | 3.3v 256Kx16 MRAM Commercial              | 48-BGA   | Tray        | 0 to +70 °C    |
| MR2A16ACMA35               | 3.3v 256Kx16 MRAM Industrial              | 48-BGA   | Tray        | -40 to +85 °C  |
| MR2A16AVMA35               | 3.3v 256Kx16 MRAM Extended                | 48-BGA   | Tray        | -40 to +105 °C |
| MR2A16AMA35R               | 3.3v 256Kx16 MRAM Commercial              | 48-BGA   | Tape & Reel | 0 to +70 °C    |
| MR2A16ACMA35R              | 3.3v 256Kx16 MRAM Industrial              | 48-BGA   | Tape & Reel | -40 to +85 °C  |
| MR2A16AVMA35R              | 3.3v 256Kx16 MRAM Extended                | 48-BGA   | Tape & Reel | -40 to +105 °C |

<sup>1</sup> Preliminary Products: These products are classified as Preliminary until the completion of all qualification tests. The specifications in this data sheet are intended to be final but are subject to change. Please check the Everspin web site www.everspin.com for the latest information on product status.

### **5. MECHANICAL DRAWING**



- 2. Dimensions in Millimeters.
- 3. Dimensions do not include mold protrusion.
- A. Dimension does not include DAM bar protrusions. DAM Bar protrusion shall not cause the lead width to exceed 0.58.

Figure 5.2 48-FBGA



Notes:

- 1. Dimensions in Millimeters.
- Dimensions and tolerances per ASME Y14.5M - 1994.
- 3. Maximum solder ball diameter measured parallel to DATUM A
- 4. DATUM A, the seating plane is determined by the spherical crowns of the solder balls.
- 5. Parallelism measurement shall exclude any effect of mark on top surface of package.

### **6. REVISION HISTORY**

| Revision | Date            | Description of Change                                                                                                                                                                                                                                                                                      |
|----------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5        | Sept 21, 2007   | Changed MR2A16ATS35C product description to Legacy Commercial. Added the New Com-<br>merical temperature product (MR2A16AYS35) information. Table 3: MR2A16AYS35 Hmax-<br>write=25 Oe. Table 4: MR2A16AYS35 has a 2 ms power up waiting period. Table 6: Applied<br>values to TBD's in IDD specifications. |
| 6        | Nov 12, 2007    | Table 2: Changed IDDA to IDDR or IDDW. Table 13: Added noteindicating that TS and YS are both valid package codes. Current Part Numbering System: Added commercial (missing letter) temperature range.                                                                                                     |
| 7        | Sep 12, 2008    | Reformat Datasheet for EverSpin, Add BGA Packaging Information, Add Tape & Reel Part<br>Numbers, Add Power Sequencing Info, Correct IOH spec of VOH to -100 uA, Correct ac Test<br>Conditions.                                                                                                             |
| 8        | July 22, 2009   | Add TSOP2 Lead Cross-Section, Add Production Note. Converted to new document format.                                                                                                                                                                                                                       |
| 9        | Dec 16, 2011    | Added AEC-Q100 Grade 1 product option for TSOP2 package to Table 4.1. Revised Tables 2.1, 2.2 and 4.1 to include AEC-Q100 Grade 1 specifications. New logo design.                                                                                                                                         |
| 10       | August 29, 2012 | Corrected error in Table 1.1. Corrected Figure 2.1. Improved magnetic immunity for Indus-<br>trial and Extended Grades. Corrected minor errors in Table 4.1 Product Numbering.                                                                                                                             |
| 10.1     | July 30, 2013   | Corrected G to read $\overline{G}$ for 44-TSOP Type2 in Figure 1.2.                                                                                                                                                                                                                                        |

#### How to Reach Us:

Home Page: www.everspin.com

#### E-Mail:

support@everspin.com orders@everspin.com sales@everspin.com

#### USA/Canada/South and Central America

Everspin Technologies 1347 N. Alma School Road, Suite 220 Chandler, Arizona 85224 +1-877-347-MRAM (6726) +1-480-347-1111

#### Europe, Middle East and Africa

support.europe@everspin.com

#### Japan

support.japan@everspin.com

#### **Asia Pacific**

support.asia@everspin.com

#### Filename:

EST00193\_MR2A16B\_Datasheet\_Rev10.pdf

Information in this document is provided solely to enable system and software implementers to use Everspin Technologies products. There are no express or implied licenses granted hereunder to design or fabricate any integrated circuit or circuits based on the information in this document. Everspin Technologies reserves the right to make changes without further notice to any products herein. Everspin makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Everspin Technologies assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters, which may be provided in Everspin Technologies data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters including "Typicals" must be validated for each customer application by customer's technical experts. Everspin Technologies does not convey any license under its patent rights nor the rights of others. Everspin Technologies products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Everspin Technologies product could create a situation where personal injury or death may occur. Should Buyer purchase or use Everspin Technologies products for any such unintended or unauthorized application, Buyer shall indemnify and hold Everspin Technologies and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Everspin Technologies was negligent regarding the design or manufacture of the part. Everspin™ and the Everspin logo are trademarks of Everspin Technologies, Inc. All other product or service names are the property of their respective owners.

©Everspin Technologies, Inc. 2012

