FEATURES

4-quadrant multiplication
Low cost, 8-lead SOIC and PDIP packages
Complete—no external components required
Laser-trimmed accuracy and stability
Total error within 2% of full scale
Differential high impedance X and Y inputs
High impedance unity-gain summing input
Laser-trimmed 10 V scaling reference

APPLICATIONS

Multiplication, division, squaring
Modulation/demodulation, phase detection
Voltage-controlled amplifiers/attenuators/filters

GENERAL DESCRIPTION

The AD633 is a functionally complete, four-quadrant, analog multiplier. It includes high impedance, differential X and Y inputs, and a high impedance summing input (Z). The low impedance output voltage is a nominal 10 V full scale provided by a buried Zener. The AD633 is the first product to offer these features in modestly priced 8-lead PDIP and SOIC packages.

The AD633 is laser calibrated to a guaranteed total accuracy of 2% of full scale. Nonlinearity for the Y input is typically less than 0.1% and noise referred to the output is typically less than 100 μV rms in a 10 Hz to 10 kHz bandwidth. A 1 MHz bandwidth, 20 V/μs slew rate, and the ability to drive capacitive loads make the AD633 useful in a wide variety of applications where simplicity and cost are key concerns.

The versatility of the AD633 is not compromised by its simplicity. The Z input provides access to the output buffer amplifier, enabling the user to sum the outputs of two or more multipliers, increase the multiplier gain, convert the output voltage to a current, and configure a variety of applications.

FUNCTIONAL BLOCK DIAGRAM

The AD633 is available in 8-lead PDIP and SOIC packages. It is specified to operate over the 0°C to 70°C commercial temperature range (J Grade) or the −40°C to +85°C industrial temperature range (A Grade).

PRODUCT HIGHLIGHTS

1. The AD633 is a complete four-quadrant multiplier offered in low cost 8-lead SOIC and PDIP packages. The result is a product that is cost effective and easy to apply.
2. No external components or expensive user calibration are required to apply the AD633.
3. Monolithic construction and laser calibration make the device stable and reliable.
4. High (10 MΩ) input resistances make signal source loading negligible.
5. Power supply voltages can range from ±8 V to ±18 V. The internal scaling voltage is generated by a stable Zener diode; multiplier accuracy is essentially supply insensitive.
IMPORTANT LINKS for the **AD633**

Last content update 09/16/2013 11:35 am

---

**PARAMETRIC SELECTION TABLES**
Find Similar Products By Operating Parameters

---

**DOCUMENTATION**
- **AN-348**: Avoiding Passive-Component Pitfalls
- **AN-213**: Low Cost, Two-Chip, Voltage-Controlled Amplifier and Video Switch

---

**DESIGN TOOLS, MODELS, DRIVERS & SOFTWARE**
- AD633 SPICE Macro-Model Analog Multiplier
- AD633J SPICE Macro-Model Analog Multiplier

---

**EVALUATION KITS & SYMBOLS & FOOTPRINTS**
View the Evaluation Boards and Kits page for documentation and purchasing
Symbols and Footprints

---

**DESIGN COLLABORATION COMMUNITY**
Collaborate Online with the ADI support team and other designers about select ADI products.

Follow us on Twitter: [www.twitter.com/ADI_News](http://www.twitter.com/ADI_News)
Like us on Facebook: [www.facebook.com/AnalogDevicesInc](http://www.facebook.com/AnalogDevicesInc)

---

**DESIGN SUPPORT**
Submit your support request here:
- Linear and Data Converters
- Embedded Processing and DSP

Telephone our Customer Interaction Centers toll free:
- Americas: 1-800-262-5643
- Europe: 0800-266-822-82
- China: 4006-100-006
- India: 1800-419-0108
- Russia: 8-800-555-45-90

[Quality and Reliability Lead(Pb)-Free Data](#)

---

**SAMPLE & BUY**
**AD633**
- View Price & Packaging
- Request Evaluation Board
- Request Samples Check Inventory & Purchase

[Find Local Distributors](#)

---

* This page was dynamically generated by Analog Devices, Inc. and inserted into this data sheet.
Note: Dynamic changes to the content on this page (labeled 'Important Links') does not constitute a change to the revision number of the product data sheet. This content may be frequently modified.
TABLE OF CONTENTS

Features ................................................................. 1
Applications........................................................................ 1
Functional Block Diagram ............................................... 1
General Description ......................................................... 1
Product Highlights .......................................................... 1
Revision History .............................................................. 2
Specifications ................................................................. 3
Absolute Maximum Ratings ............................................. 4
  Thermal Resistance ......................................................... 4
  ESD Caution .................................................................. 4
Pin Configurations and Function Descriptions ............... 5
Typical Performance Characteristics ............................... 6
Functional Description ..................................................... 8
  Error Sources ................................................................. 8
Applications Information ................................................... 9
  Multiplier Connections .................................................. 9
  Squaring and Frequency Doubling ................................. 9
  Generating Inverse Functions ........................................ 9
  Variable Scale Factor ..................................................... 10
  Current Output .............................................................. 10
  Linear Amplitude Modulator ......................................... 10
  Voltage-Controlled, Low-Pass and High-Pass Filters ........ 10
  Voltage-Controlled Quadrature Oscillator ....................... 11
  Automatic Gain Control (AGC) Amplifiers ..................... 11
Evaluation Board ........................................................... 13
Outline Dimensions ......................................................... 16
Ordering Guide .............................................................. 17

REVISION HISTORY

8/13—Rev. I to Rev. J
  Reorganized Layout ......................................................... Universal
  Change to Table 1 ............................................................... 3
  Changes to Figure 4 ............................................................. 6
  Added Figure 10, Renumbered Sequentially .................... 7
  Changes to Figure 15 ........................................................... 9
  Changes to Figure 20 .......................................................... 10
  Changes to Figure 31 .......................................................... 14
  Added Figure 32 ............................................................... 15

2/12—Rev. H to Rev. I
  Changes to Figure 1 ............................................................... 1
  Changes to Figure 2 ............................................................... 5
  Changes to Generating Inverse Functions Section ............ 8
  Changes to Figure 15 ........................................................... 9
  Added Evaluation Board Section and Figure 23 to Figure 29,
    Renumbered Sequentially ................................................ 12
  Changes to Ordering Guide ................................................. 15

  Changes to Figure 1, Deleted Figure 2 .............................. 1
  Added Figure 2, Figure 3, Table 4, Table 5 ......................... 5
  Deleted Figure 9, Renumbered Subsequent Figures ............ 6
  Changes to Figure 15 ........................................................... 9

4/10—Rev. F to Rev. G
  Changes to Equation 1 ....................................................... 6
  Changes to Equation 5 and Figure 14 ............................... 7
  Changes to Figure 21 .......................................................... 9

10/09—Rev. E to Rev. F
  Changes to Format ............................................................. Universal
  Changes to Figure 21 .......................................................... 9
  Updated Outline Dimensions ............................................ 11
  Changes to Ordering Guide ................................................. 12

10/02—Rev. D to Rev. E
  Edits to Title of 8-Lead Plastic SOIC Package (RN-8) .......... 1
  Edits to Ordering Guide ..................................................... 2
  Change to Figure 13 ........................................................... 7
  Updated Outline Dimensions ............................................ 8
### SPECIFICATIONS

\( T_A = 25^\circ C, V_S = \pm 15 \text{ V}, R_L \geq 2 \text{ k\Omega}. \)

Table 1.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Conditions</th>
<th>( W = \frac{X_1 - X_2}{10 \text{ V}} [Y_1 - Y_2] + Z )</th>
<th>( \text{AD633J, AD633A} )</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>TRANSFER FUNCTION</td>
<td></td>
<td></td>
<td></td>
<td>±1</td>
<td>±2</td>
<td>±2&lt;sup&gt;1&lt;/sup&gt;</td>
<td>% full scale</td>
</tr>
<tr>
<td>MULTIPLIER PERFORMANCE</td>
<td></td>
<td></td>
<td></td>
<td>±3</td>
<td>±3</td>
<td>±3</td>
<td>% full scale</td>
</tr>
<tr>
<td>Total Error</td>
<td>( -10 \text{ V} \leq X, Y \leq +10 \text{ V} )</td>
<td></td>
<td></td>
<td>±0.25%</td>
<td>±1</td>
<td>±1</td>
<td>% full scale</td>
</tr>
<tr>
<td>Scale Voltage Error</td>
<td>( V_S = \pm 14 \text{ V} \text{ to } \pm 16 \text{ V} )</td>
<td></td>
<td></td>
<td>±0.01</td>
<td>±0.1</td>
<td>±0.1</td>
<td>% full scale</td>
</tr>
<tr>
<td>Nonlinearity, X</td>
<td>( X = \pm 10 \text{ V}, Y = \pm 10 \text{ V} )</td>
<td></td>
<td></td>
<td>±0.4</td>
<td>±0.4</td>
<td>±0.4</td>
<td>% full scale</td>
</tr>
<tr>
<td>Nonlinearity, Y</td>
<td>( Y = \pm 10 \text{ V}, X = \pm 10 \text{ V} )</td>
<td></td>
<td></td>
<td>±0.1</td>
<td>±0.3</td>
<td>±0.3</td>
<td>% full scale</td>
</tr>
<tr>
<td>X Feedthrough</td>
<td>( Y \text{ nulled, } X = \pm 10 \text{ V} )</td>
<td></td>
<td></td>
<td>±0.1</td>
<td>±0.1</td>
<td>±0.1</td>
<td>% full scale</td>
</tr>
<tr>
<td>Y Feedthrough</td>
<td>( Y \text{ nulled, } Y = \pm 10 \text{ V} )</td>
<td></td>
<td></td>
<td>±0.1</td>
<td>±0.1</td>
<td>±0.1</td>
<td>% full scale</td>
</tr>
<tr>
<td>Output Offset Voltage&lt;sup&gt;2&lt;/sup&gt;</td>
<td></td>
<td></td>
<td></td>
<td>±5</td>
<td>±50</td>
<td>±50&lt;sup&gt;1&lt;/sup&gt;</td>
<td>mV</td>
</tr>
<tr>
<td>DYNAMICS</td>
<td></td>
<td></td>
<td></td>
<td>1</td>
<td>20</td>
<td>20</td>
<td>MHz</td>
</tr>
<tr>
<td>Small Signal Bandwidth</td>
<td>( V_O = 0.1 \text{ V rms} )</td>
<td></td>
<td></td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>V/µs</td>
</tr>
<tr>
<td>Slew Rate</td>
<td>( V_O = 20 \text{ V} \text{ p-p} )</td>
<td></td>
<td></td>
<td>20</td>
<td>20</td>
<td>20</td>
<td>V/µs</td>
</tr>
<tr>
<td>Settling Time to 1%</td>
<td>( \Delta V_O = 20 \text{ V} )</td>
<td></td>
<td></td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>µs</td>
</tr>
<tr>
<td>OUTPUT NOISE</td>
<td></td>
<td></td>
<td></td>
<td>0.8</td>
<td>1</td>
<td>1</td>
<td>µV/√Hz</td>
</tr>
<tr>
<td>Spectral Density</td>
<td>( f = 10 \text{ Hz to } 5 \text{ MHz} )</td>
<td></td>
<td></td>
<td></td>
<td>90</td>
<td>90</td>
<td>µV rms</td>
</tr>
<tr>
<td>Wideband Noise</td>
<td>( f = 10 \text{ Hz to } 10 \text{ kHz} )</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>µV rms</td>
</tr>
<tr>
<td>OUTPUT</td>
<td></td>
<td></td>
<td></td>
<td>±11&lt;sup&gt;1&lt;/sup&gt;</td>
<td>30</td>
<td>40&lt;sup&gt;1&lt;/sup&gt;</td>
<td>V</td>
</tr>
<tr>
<td>Output Voltage Swing</td>
<td>( R_L = 0 \text{ Ω} )</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>Short Circuit Current</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>INPUT AMPLIFIERS</td>
<td></td>
<td></td>
<td></td>
<td>±0&lt;sup&gt;1&lt;/sup&gt;</td>
<td>±0&lt;sup&gt;1&lt;/sup&gt;</td>
<td>±0&lt;sup&gt;1&lt;/sup&gt;</td>
<td>V</td>
</tr>
<tr>
<td>Signal Voltage Range</td>
<td>Differential</td>
<td></td>
<td></td>
<td>±10&lt;sup&gt;1&lt;/sup&gt;</td>
<td>±10&lt;sup&gt;1&lt;/sup&gt;</td>
<td>±10&lt;sup&gt;1&lt;/sup&gt;</td>
<td>V</td>
</tr>
<tr>
<td>Common mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Offset Voltage (X, Y)</td>
<td>( V_{CM} = \pm 10 \text{ V}, f = 50 \text{ Hz} )</td>
<td></td>
<td></td>
<td>±5</td>
<td>±30&lt;sup&gt;1&lt;/sup&gt;</td>
<td>±30&lt;sup&gt;1&lt;/sup&gt;</td>
<td>mV</td>
</tr>
<tr>
<td>CMRR (X, Y)</td>
<td></td>
<td></td>
<td></td>
<td>60&lt;sup&gt;1&lt;/sup&gt;</td>
<td>80</td>
<td>80</td>
<td>dB</td>
</tr>
<tr>
<td>Bias Current (X, Y, Z)</td>
<td></td>
<td></td>
<td></td>
<td>0.8</td>
<td>2.0&lt;sup&gt;1&lt;/sup&gt;</td>
<td>2.0&lt;sup&gt;1&lt;/sup&gt;</td>
<td>µA</td>
</tr>
<tr>
<td>Differential Resistance</td>
<td></td>
<td></td>
<td></td>
<td>10</td>
<td>10</td>
<td>10</td>
<td>MΩ</td>
</tr>
<tr>
<td>POWER SUPPLY</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Supply Voltage</td>
<td>Rated Performance</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Operating Range</td>
<td></td>
<td></td>
<td></td>
<td>±15</td>
<td>±15</td>
<td>±15</td>
<td>V</td>
</tr>
<tr>
<td>Supply Current</td>
<td>Quiescent</td>
<td></td>
<td></td>
<td>4</td>
<td>4</td>
<td>4</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>6&lt;sup&gt;1&lt;/sup&gt;</td>
<td>6&lt;sup&gt;1&lt;/sup&gt;</td>
<td>6&lt;sup&gt;1&lt;/sup&gt;</td>
<td>mA</td>
</tr>
</tbody>
</table>

<sup>1</sup> This specification was tested on all production units at electrical test. Results from those tests are used to calculate outgoing quality levels. All minimum and maximum specifications are guaranteed; however, only this specification was tested on all production units.

<sup>2</sup> Allow approximately 0.5 ms for settling following power on.
ABSOLUTE MAXIMUM RATINGS

Table 2.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage</td>
<td>±18 V</td>
</tr>
<tr>
<td>Internal Power Dissipation</td>
<td>500 mW</td>
</tr>
<tr>
<td>Input Voltages(^1)</td>
<td>±18 V</td>
</tr>
<tr>
<td>Output Short-Circuit Duration</td>
<td>Indefinite</td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td>−65°C to +150°C</td>
</tr>
<tr>
<td>Operating Temperature Range</td>
<td></td>
</tr>
<tr>
<td>AD633J</td>
<td>0°C to 70°C</td>
</tr>
<tr>
<td>AD633A</td>
<td>−40°C to +85°C</td>
</tr>
<tr>
<td>Lead Temperature (Soldering, 60 sec)</td>
<td>300°C</td>
</tr>
<tr>
<td>ESD Rating</td>
<td>1000 V</td>
</tr>
</tbody>
</table>

\(^1\) For supply voltages less than ±18 V, the absolute maximum input voltage is equal to the supply voltage.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

THERMAL RESISTANCE

\(\theta_{JA}\) is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 3.

<table>
<thead>
<tr>
<th>Package Type</th>
<th>(\theta_{JA})</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>8-Lead PDIP</td>
<td>90</td>
<td>°C/W</td>
</tr>
<tr>
<td>8-Lead SOIC</td>
<td>155</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

ESD CAUTION

**ESD (electrostatic discharge) sensitive device.** Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.
PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS

Table 4. 8-Lead PDIP Pin Function Descriptions

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>X1</td>
<td>X Multiplicand Noninverting Input</td>
</tr>
<tr>
<td>2</td>
<td>X2</td>
<td>X Multiplicand Inverting Input</td>
</tr>
<tr>
<td>3</td>
<td>Y1</td>
<td>Y Multiplicand Noninverting Input</td>
</tr>
<tr>
<td>4</td>
<td>Y2</td>
<td>Y Multiplicand Inverting Input</td>
</tr>
<tr>
<td>5</td>
<td>–VS</td>
<td>Negative Supply Rail</td>
</tr>
<tr>
<td>6</td>
<td>Z</td>
<td>Summing Input</td>
</tr>
<tr>
<td>7</td>
<td>W</td>
<td>Product Output</td>
</tr>
<tr>
<td>8</td>
<td>+VS</td>
<td>Positive Supply Rail</td>
</tr>
</tbody>
</table>

Table 5. 8-Lead SOIC Pin Function Descriptions

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Y1</td>
<td>Y Multiplicand Noninverting Input</td>
</tr>
<tr>
<td>2</td>
<td>Y2</td>
<td>Y Multiplicand Inverting Input</td>
</tr>
<tr>
<td>3</td>
<td>–VS</td>
<td>Negative Supply Rail</td>
</tr>
<tr>
<td>4</td>
<td>Z</td>
<td>Summing Input</td>
</tr>
<tr>
<td>5</td>
<td>W</td>
<td>Product Output</td>
</tr>
<tr>
<td>6</td>
<td>+VS</td>
<td>Positive Supply Rail</td>
</tr>
<tr>
<td>7</td>
<td>X1</td>
<td>X Multiplicand Noninverting Input</td>
</tr>
<tr>
<td>8</td>
<td>X2</td>
<td>X Multiplicand Inverting Input</td>
</tr>
</tbody>
</table>

Figure 2. 8-Lead PDIP

Figure 3. 8-Lead SOIC
TYPICAL PERFORMANCE CHARACTERISTICS

![Figure 4. Frequency Response](image1)

![Figure 7. CMRR vs. Frequency](image2)

![Figure 5. Input Bias Current vs. Temperature](image3)

![Figure 8. Noise Spectral Density vs. Frequency](image4)

![Figure 6. Input and Output Signal Ranges vs. Supply Voltages](image5)

![Figure 9. AC Feedthrough vs. Frequency](image6)
Figure 10. Typical VOS vs. Time, For Five Minutes Following Power Up
FUNCTIONAL DESCRIPTION

The AD633 is a low cost multiplier comprising a translinear core, a buried Zener reference, and a unity-gain connected output amplifier with an accessible summing node. Figure 1 shows the functional block diagram. The differential X and Y inputs are converted to differential currents by voltage-to-current converters. The product of these currents is generated by the multiplying core. A buried Zener reference provides an overall scale factor of 10 V. The sum of (X × Y)/10 + Z is then applied to the output amplifier. The amplifier summing node Z allows the user to add two or more multiplier outputs, convert the output voltage to a current, and configure various analog computational functions.

Inspection of the block diagram shows the overall transfer function is

\[ W = \frac{(X_1 - X_2)(Y_1 - Y_2)}{10V} + Z \]  

(1)

ERROR SOURCES

Multiplier errors consist primarily of input and output offsets, scale factor error, and nonlinearity in the multiplying core. The input and output offsets can be eliminated by using the optional trim of Figure 11. This scheme reduces the net error to scale factor errors (gain error) and an irreducible nonlinearity component in the multiplying core. The X and Y nonlinearities are typically 0.4% and 0.1% of full scale, respectively. Scale factor error is typically 0.25% of full scale. The high impedance Z input should always reference the ground point of the driven system, particularly if it is remote. Likewise, the differential X and Y inputs should reference their respective grounds to realize the full accuracy of the AD633.
APPLICATIONS INFORMATION

The AD633 is well suited for such applications as modulation and demodulation, automatic gain control, power measurement, voltage-controlled amplifiers, and frequency doublers. These applications show the pin connections for the AD633JN (8-lead PDIP), which differs from the AD633JR (8-lead SOIC).

MULTIPLIER CONNECTIONS

Figure 12 shows the basic connections for multiplication. The X and Y inputs normally have their negative nodes grounded, but they are fully differential, and in many applications, the grounded inputs may be reversed (to facilitate interfacing with signals of a particular polarity while achieving some desired output polarity), or both may be driven.

\[ W = \left( \frac{(X - X_2)(Y - Y_2) + Z}{10V} \right) \]

Figure 12. Basic Multiplier Connections

SQUARING AND FREQUENCY DOUBLING

As is shown in Figure 13, squaring of an input signal, E, is achieved simply by connecting the X and Y inputs in parallel to produce an output of \( E^2/10V \). The input can have either polarity, but the output is positive. However, the output polarity can be reversed by interchanging the X or Y inputs. The Z input can be used to add a further signal to the output.

\[ W = E^2 \]

Figure 13. Connections for Squaring

When the input is a sine wave \( E \sin \omega t \), this squarer behaves as a frequency doubler, because

\[ \left( \frac{E \sin \omega t}{10 V} \right)^2 = \frac{E^2}{20 V} (1 - \cos 2 \omega t) \]

Equation 2 shows a dc term at the output that varies strongly with the amplitude of the input, E. This can be avoided using the connections shown in Figure 14, where an RC network is used to generate two signals whose product has no dc term. It uses the identity

\[ \cos \theta \sin \theta = \frac{1}{2} (\sin 2 \theta) \]

Figure 14. Bounceless Frequency Doubler

At \( \omega_o = 1/CR \), the X input leads the input signal by \( 45^\circ \) (and is attenuated by \( \sqrt{2} \)), and the Y input lags the X input by \( 45^\circ \) (and is also attenuated by \( \sqrt{2} \)). Because the X and Y inputs are \( 90^\circ \) out of phase, the response of the circuit is (satisfying Equation 3)

\[ W = \frac{1}{\sqrt{2}} \frac{E}{10V} (\sin \omega_o t + 45^\circ) \frac{E}{\sqrt{2}} (\sin \omega_o t + 45^\circ) \]

\[ = \frac{E^2}{40V} (\sin 2 \omega_o t) \]

which has no dc component. Resistors R1 and R2 are included to restore the output amplitude to 10 V for an input amplitude of 10 V.

The amplitude of the output is only a weak function of frequency; the output amplitude is 0.5% too low at \( \omega = 0.9 \omega_o \) and \( \omega = 1.1 \omega_o \).

GENERATING INVERSE FUNCTIONS

Inverse functions of multiplication, such as division and square rooting, can be implemented by placing a multiplier in the feedback loop of an op amp. Figure 15 shows how to implement square rooting with the transfer function for the condition \( E < 0 \). The 1N4148 diode is required to prevent latchup, which can occur in such applications if the input were to change polarity, even momentarily.

\[ W = \sqrt{-10E} \]

Figure 15. Connections for Square Rooting
Likewise, Figure 16 shows how to implement a divider using a multiplier in a feedback loop. The transfer function for the divider is

\[ W' = -\left(10 \, \text{V}\right) \frac{E}{E_X} \]  

(6)

This arrangement forms the basis of voltage-controlled integrators and oscillators as is shown later in this section. The transfer function of this circuit has the form

\[ I_0 = \frac{1}{R} \left(\frac{X_1 - X_2}{Y_1 - Y_2}\right) \left(10 \, \text{V}\right) \]  

(7)

**LINEAR AMPLITUDE MODULATOR**

The AD633 can be used as a linear amplitude modulator with no external components. Figure 19 shows the circuit. The carrier and modulation inputs to the AD633 are multiplied to produce a double sideband signal. The carrier signal is fed forward to the Z input of the AD633 where it is summed with the double sideband signal to produce a double sideband with the carrier output.

**VARIABLE SCALE FACTOR**

In some instances, it may be desirable to use a scaling voltage other than 10 V. The connections shown in Figure 17 increase the gain of the system by the ratio \((R_1 + R_2)/R_1\). This ratio is limited to 100 in practical applications. The summing input, \(S\), can be used to add an additional signal to the output, or it can be grounded.

**CURRENT OUTPUT**

The voltage output of the AD633 can be converted to a current output by the addition of a resistor, \(R\), between the W and Z pins of the AD633 as shown in Figure 18.

\[ IO = \frac{1}{R} \left(\frac{X_1 - X_2}{Y_1 - Y_2}\right) \left(10 \, \text{V}\right) \]  

(8)

and the roll-off is 6 dB per octave. This output, which is at a high impedance point, may need to be buffered.
For example, if R = 8 kΩ and C = 0.002 µF, then Output A has a pole at frequencies from 100 Hz to 10 kHz for EC ranging from 100 mV to 10 V. Output B has an additional 0 at 10 kHz (and can be loaded because it is the low impedance output of the multiplier). The circuit can be changed to a high-pass filter Z interchanging the resistor and capacitor as shown in Figure 21.

VOLTAGE-CONTROLLED QUADRATURE OSCILLATOR

Figure 22 shows two multipliers being used to form integrators with controllable time constants in second-order differential equation feedback loop. R2 and R5 provide controlled current output operation. The currents are integrated in capacitors C1 and C2, and the resulting voltages at high impedance are applied to the X inputs of the next AD633. The frequency control input, EC, connected to the Y inputs, varies the integrator gains with a calibration of 100 Hz/V. The accuracy is limited by the Y input offsets. The practical tuning range of this circuit is 100:1. C2 (proportional to C1 and C3), R3, and R4 provide regenerative feedback to start and maintain oscillation. The diode bridge, D1 through D4 (1N914s), and Zener diode D5 provide economical temperature stabilization and amplitude stabilization at ±8.5 V by degenerative damping. The output from the second integrator (10 V sin ωt) has the lowest distortion.

AUTOMATIC GAIN CONTROL (AGC) AMPLIFIERS

Figure 23 shows an AGC circuit that uses an rms-to-dc converter to measure the amplitude of the output waveform. The AD633 and A1, ½ of an AD712 dual op amp, form a voltage-controlled amplifier. The rms-to-dc converter, an AD736, measures the rms value of the output signal. Its output drives A2, an integrator/comparator whose output controls the gain of the voltage-controlled amplifier. The 1N4148 diode prevents the output of A2 from going negative. R8, a 50 kΩ variable resistor, sets the output level of the circuit. Feedback around the loop forces the voltages at the inverting and noninverting inputs of A2 to be equal, thus the AGC.
Figure 23. Connections for Use in Automatic Gain Control Circuit
EVALUATION BOARD

The evaluation board of the AD633 enables simple bench-top experimenting to be performed with easy control of the AD633. Built-in flexibility allows convenient configuration to accommodate most operating configurations. Figure 24 is a photograph of the AD633 evaluation board.

Any dual-polarity power supply capable of providing 10 mA or greater is all that is required, in addition to whatever test equipment the user wishes to perform the intended tests.

Referring to the schematic in Figure 31, inputs to the multiplier are differential and dc-coupled. Three-position slide switches enhance flexibility by enabling the multiplier inputs to be connected to an active signal source, to ground, or to a test loop connected directly to the device pin for direct measurements, such as bias current. Inputs may be connected single ended or differentially, but must have a dc path to ground for bias current. If an input source's impedance is non-zero, an equal value impedance must be connected to the opposite polarity input to avoid introducing additional offset voltage.

The AD633-EVALZ can be configured for multiplier or divider operation by switch S1. Refer to Figure 16 for divider circuit connections.

Figure 25 through Figure 28 are the signal, power, and ground-plane artworks, and Figure 29 shows the component and circuit side silkscreen. Figure 30 shows the assembly.
Figure 28. Inner Layer Power Plane

Figure 29. Component Side Silk Screen

Figure 30. AD633-EVALZ Assembly

Figure 31. Schematic of the AD633 Evaluation Board
Figure 32. AD633-EVALZ Configured for Bench Experiments
OUTLINE DIMENSIONS

Figure 33. 8-Lead Plastic Dual-in-Line Package (PDIP) (N-8)
Dimensions shown in inches and (millimeters)

Figure 34. 8-Lead Standard Small Outline Package (SOIC_N) Narrow Body (R-8)
Dimensions shown in millimeters and (inches)
## ORDERING GUIDE

<table>
<thead>
<tr>
<th>Model</th>
<th>Temperature Range</th>
<th>Package Description</th>
<th>Package Option</th>
</tr>
</thead>
<tbody>
<tr>
<td>AD633ANZ</td>
<td>−40°C to +85°C</td>
<td>8-Lead Plastic Dual-in-Line Package [PDIP]</td>
<td>N-8</td>
</tr>
<tr>
<td>AD633ARZ</td>
<td>−40°C to +85°C</td>
<td>8-Lead Standard Small Outline Package [SOIC_N]</td>
<td>R-8</td>
</tr>
<tr>
<td>AD633ARZ-R7</td>
<td>−40°C to +85°C</td>
<td>8-Lead Standard Small Outline Package [SOIC_N], 7” Tape and Reel</td>
<td>R-8</td>
</tr>
<tr>
<td>AD633ARZ-RL</td>
<td>−40°C to +85°C</td>
<td>8-Lead Standard Small Outline Package [SOIC_N], 13” Tape and Reel</td>
<td>R-8</td>
</tr>
<tr>
<td>AD633JN</td>
<td>0°C to 70°C</td>
<td>8-Lead Plastic Dual-in-Line Package [PDIP]</td>
<td>N-8</td>
</tr>
<tr>
<td>AD633JNZ</td>
<td>0°C to 70°C</td>
<td>8-Lead Plastic Dual-in-Line Package [PDIP]</td>
<td>N-8</td>
</tr>
<tr>
<td>AD633JR</td>
<td>0°C to 70°C</td>
<td>8-Lead Standard Small Outline Package [SOIC_N]</td>
<td>R-8</td>
</tr>
<tr>
<td>AD633JR-REEL</td>
<td>0°C to 70°C</td>
<td>8-Lead Standard Small Outline Package [SOIC_N], 13” Tape and Reel</td>
<td>R-8</td>
</tr>
<tr>
<td>AD633JR-REEL7</td>
<td>0°C to 70°C</td>
<td>8-Lead Standard Small Outline Package [SOIC_N], 7” Tape and Reel</td>
<td>R-8</td>
</tr>
<tr>
<td>AD633JRZ</td>
<td>0°C to 70°C</td>
<td>8-Lead Standard Small Outline Package [SOIC_N]</td>
<td>R-8</td>
</tr>
<tr>
<td>AD633JRZ-R7</td>
<td>0°C to 70°C</td>
<td>8-Lead Standard Small Outline Package [SOIC_N], 7” Tape and Reel</td>
<td>R-8</td>
</tr>
<tr>
<td>AD633JRZ-RL</td>
<td>0°C to 70°C</td>
<td>8-Lead Standard Small Outline Package [SOIC_N], 13” Tape and Reel</td>
<td>R-8</td>
</tr>
<tr>
<td>AD633-EVALZ</td>
<td></td>
<td>Evaluation Board</td>
<td></td>
</tr>
</tbody>
</table>

1 Z = RoHS Compliant Part.