

July 2014

# FDZ197PZ

# P-Channel 1.5 V Specified PowerTrench<sup>®</sup> Thin WL-CSP MOSFET -20 V, -3.8 A, 64 m $\Omega$

#### **Features**

- Max  $r_{DS(on)} = 64 \text{ m}\Omega$  at  $V_{GS} = -4.5 \text{ V}$ ,  $I_D = -2.0 \text{ A}$
- Max  $r_{DS(on)} = 71 \text{ m}\Omega$  at  $V_{GS} = -2.5 \text{ V}$ ,  $I_D = -2.0 \text{ A}$
- Max  $r_{DS(on)} = 79 \text{ m}\Omega$  at  $V_{GS} = -1.8 \text{ V}$ ,  $I_D = -1.0 \text{ A}$
- Max  $r_{DS(on)}$  = 95 m $\Omega$  at  $V_{GS}$  = -1.5 V,  $I_D$  = -1.0 A
- Occupies only 1.5 mm<sup>2</sup> of PCB area.Less than 50% of the area of 2 x 2 BGA
- Ultra-thin package: less than 0.65 mm height when mounted to PCR
- HBM ESD protection level > 4400V (Note3)
- RoHS Compliant



#### **General Description**

Designed on Fairchild's advanced 1.5 V PowerTrench® process with state of the art "fine pitch" WLCSP packaging process, the FDZ197PZ minimizes both PCB space and  $r_{\text{DS(on)}}.$  This advanced WLCSP MOSFET embodies a breakthrough in packaging technology which enables the device to combine excellent thermal transfer characteristics, ultra-low profile packaging, low gate charge, and low  $r_{\text{DS(on)}}.$ 

# **Applications**

- Battery management
- Load switch
- Battery protection



WL-CSP 1x1.5 Thin

# MOSFET Maximum Ratings T<sub>A</sub> = 25 °C unless otherwise noted

| Symbol                            | Param                                 | neter                                            |           | Ratings | Units |
|-----------------------------------|---------------------------------------|--------------------------------------------------|-----------|---------|-------|
| $V_{DS}$                          | Drain to Source Voltage               |                                                  |           | -20     | V     |
| $V_{GS}$                          | Gate to Source Voltage                |                                                  |           | ±8      | V     |
| 1                                 | -Continuous                           | T <sub>A</sub> = 25°C                            | (Note 1a) | -3.8    | ^     |
| I <sub>D</sub>                    | -Pulsed                               |                                                  |           | -15     | — A   |
| D                                 | Power Dissipation                     | T <sub>A</sub> = 25°C                            | (Note 1a) | 1.9     | 10/   |
| $P_{D}$                           | Power Dissipation                     | $T_A = 25$ °C                                    | (Note 1b) | 0.9     | W     |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temper | Operating and Storage Junction Temperature Range |           |         | °C    |

#### Thermal Characteristics

| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient | (Note 1a) | 65  | °C/W |
|-----------------|-----------------------------------------|-----------|-----|------|
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient | (Note 1b) | 133 | C/VV |

## **Package Marking and Ordering Information**

| Device Marking | Device   | Package           | Reel Size | Tape Width | Quantity   |
|----------------|----------|-------------------|-----------|------------|------------|
| 7              | FDZ197PZ | WL-CSP 1x1.5 Thin | 7 "       | 8 mm       | 5000 units |

# Electrical Characteristics T<sub>J</sub> = 25 °C unless otherwise noted

| Symbol                               | Parameter                                    | Test Conditions                                  | Min | Тур | Max | Units |
|--------------------------------------|----------------------------------------------|--------------------------------------------------|-----|-----|-----|-------|
| Off Chara                            | ncteristics                                  |                                                  |     |     |     |       |
| BV <sub>DSS</sub>                    | Drain to Source Breakdown Voltage            | $I_D = -250 \mu A, V_{GS} = 0 V$                 | -20 |     |     | V     |
| $\frac{\Delta BV_{DSS}}{\Delta T_J}$ | Breakdown Voltage Temperature<br>Coefficient | $I_D$ = -250 μA, referenced to 25 °C             |     | -10 |     | mV/°C |
| I <sub>DSS</sub>                     | Zero Gate Voltage Drain Current              | V <sub>DS</sub> = -16 V, V <sub>GS</sub> = 0 V   |     |     | -1  | μΑ    |
| I <sub>GSS</sub>                     | Gate to Source Leakage Current               | $V_{GS} = \pm 8 \text{ V}, V_{DS} = 0 \text{ V}$ |     |     | ±10 | μА    |

#### On Characteristics

| V <sub>GS(th)</sub>                    | Gate to Source Threshold Voltage                         | $V_{GS} = V_{DS}, I_{D} = -250 \mu A$                                            | -0.4 | -0.5 | -1.0 | V     |  |
|----------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------|------|------|------|-------|--|
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage Temperature Coefficient | $I_D$ = -250 $\mu$ A, referenced to 25 °C                                        |      | 2.7  |      | mV/°C |  |
|                                        |                                                          | $V_{GS} = -4.5 \text{ V}, I_D = -2.0 \text{ A}$                                  |      | 46   | 64   |       |  |
|                                        | Static Drain to Source On Resistance                     | $V_{GS} = -2.5 \text{ V}, I_D = -2.0 \text{ A}$                                  |      | 53   | 71   | mΩ    |  |
| rno( )                                 |                                                          | $V_{GS} = -1.8 \text{ V}, I_D = -1.0 \text{ A}$                                  |      | 59   | 79   |       |  |
| r <sub>DS(on)</sub>                    |                                                          | $V_{GS} = -1.5 \text{ V}, I_D = -1.0 \text{ A}$                                  |      | 68   | 95   | 11132 |  |
|                                        |                                                          | $V_{GS} = -4.5 \text{ V}, I_D = -2.0 \text{ A},$<br>$T_J = 125 ^{\circ}\text{C}$ |      | 54   | 84   |       |  |
| g <sub>FS</sub>                        | Forward Transconductance                                 | $V_{DD} = -5 \text{ V}, I_{D} = -3.8 \text{ A}$                                  |      | 21   |      | S     |  |

# **Dynamic Characteristics**

| C <sub>iss</sub> | Input Capacitance            | V 40 V V 0 V                                                        | 1180 | 1570 | pF |
|------------------|------------------------------|---------------------------------------------------------------------|------|------|----|
| C <sub>oss</sub> | Output Capacitance           | $V_{DS} = -10 \text{ V}, V_{GS} = 0 \text{ V},$ $f = 1 \text{ MHz}$ | 190  | 255  | pF |
| C <sub>rss</sub> | Reverse Transfer Capacitance | 1 - 1 1011 12                                                       | 160  | 225  | pF |

# **Switching Characteristics**

| t <sub>d(on)</sub>  | Turn-On Delay Time            |                                                   |      | 5.8 | 12  | ns |
|---------------------|-------------------------------|---------------------------------------------------|------|-----|-----|----|
| t <sub>r</sub>      | Rise Time                     | V <sub>DD</sub> = -10 V, I <sub>D</sub> = -3.8 A, |      | 5.9 | 12  | ns |
| t <sub>d(off)</sub> | Turn-Off Delay Time           | $V_{GS} = -4.5 \text{ V}, R_{GEN} = 6 \Omega$     |      | 311 | 498 | ns |
| t <sub>f</sub>      | Fall Time                     |                                                   |      | 280 | 448 | ns |
| $Q_g$               | Total Gate Charge             | $V_{GS} = 0V \text{ to } -4.5V$ $V_{DD} = -1$     | 0.17 | 18  | 25  | nC |
| $Q_{gs}$            | Gate to Source Charge         | $V_{DD} = -1$ $I_{D} = -3.8$                      | Ο V, | 1.5 |     | nC |
| $Q_{gd}$            | Gate to Drain "Miller" Charge | ID = -3.8                                         |      | 4.7 |     | nC |

### **Drain-Source Diode Characteristics**

| $V_{SD}$        | Source to Drain Diode Forward Voltage | $V_{GS} = 0 \text{ V}, I_S = -1.1 \text{ A}$ (Note 2) |  | -0.6 | -1.2 | V  |
|-----------------|---------------------------------------|-------------------------------------------------------|--|------|------|----|
| t <sub>rr</sub> | Reverse Recovery Time                 | I <sub>F</sub> = -3.8 A, di/dt = 100 A/μs             |  | 194  | 310  | ns |
| Q <sub>rr</sub> | Reverse Recovery Charge               |                                                       |  | 344  | 550  | nC |

<sup>1.</sup>  $R_{\theta,IA}$  is determined with the device mounted on a 1 in 2 pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material.  $R_{\theta,IC}$  is guaranteed by design while  $R_{\theta,CA}$  is determined by the user's board design.



a. 65 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper.



b. 133 °C/W when mounted on a minimum pad of 2 oz copper.

<sup>2.</sup> Pulse Test: Pulse Width <  $300\mu\text{s},$  Duty cycle < 2.0%.

<sup>3.</sup> The diode connected between the gate and source serves only as protection ESD. No gate overvoltage rating is implied.

# Typical Characteristics T<sub>J</sub> = 25 °C unless otherwise noted



Figure 1. On-Region Characteristics



Figure 3. Normalized On-Resistance vs Junction Temperature



Figure 5. Transfer Characteristics



Figure 2. Normalized On-Resistance vs Drain Current and Gate Voltage



Figure 4. On-Resistance vs Gate to Source Voltage



Figure 6. Source to Drain Diode Forward Voltage vs Source Current

# Typical Characteristics T<sub>J</sub> = 25 °C unless otherwise noted



Figure 7. Gate Charge Characteristics



Figure 9. Unclamped Inductive Switching Capability



Figure 11. Gate Leakage Current vs Gate to Source Voltage



Figure 8. Capacitance vs Drain to Source Voltage



Figure 10. Forward Bias Safe Operating Area



Figure 12. Single Pulse Maximum Power Dissipation

# Typical Characteristics T<sub>J</sub> = 25 °C unless otherwise noted



Figure 13. Transient Thermal Response Curve

# **Dimensional Outline and Pad Layout**











NOTES: UNLESS OTHERWISE SPECIFIED

- ALL DIMENSIONS ARE IN MILLIMETERS.
- B) NO JEDEC REGISTRATION REFERENCE AS OF OCTOBER 2005.
- DRAWING CONFORMS TO ASME Y14.5M-1994 C)
- TERMINAL CONFIGURATION TABLE.

| GATE | SOURCE     | DRAIN  |
|------|------------|--------|
| A1   | A2, B1, B2 | C1, C2 |

DRAWING FILENAME: MKT-UC006AArev4

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/package/packageDetails.html?id=PN\_UCBAU-006





#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

 AccuPower™
 F

 AX-CAP®\*
 F

 BitSiC™
 C

 Build it Now™
 C

 CorePLUS™
 C

 CorePOWER™
 C

 CROSSVOLT™
 C

 CTL™
 C

 Current Transfer Logic™
 I

DEUXPEED<sup>®</sup>
Dual Cool™
EcoSPARK<sup>®</sup>
EfficentMax™

ESBC™

®
Fairchild®
Fairchild Semiconductor®
FACT Quiet Series™
FACT®

FACT Quiet Se FACT® FAST® FastvCore<sup>TM</sup> FETBench<sup>TM</sup> FPS<sup>TM</sup> F-PFS™ FRFET®

Global Power Resource<sup>SM</sup> GreenBridge<sup>TM</sup> Green FPS<sup>TM</sup> Green FPS<sup>TM</sup> e-Series<sup>TM</sup>

Gmax<sup>™</sup> GTO<sup>™</sup> IntelliMAX<sup>™</sup> ISOPLANAR<sup>™</sup>

Marking Small Speakers Sound Louder

and Better<sup>TM</sup>
MegaBuck<sup>TM</sup>
MICROCOUPLER<sup>TM</sup>
MicroFET<sup>TM</sup>
MicroPak<sup>TM</sup>
MicroPak2<sup>TM</sup>

MicroPak2™ MillerDrive™ MotionMax™ mWSaver® OptoHiT™ OPTOLOGIC® OPTOPLANAR® PowerTrench<sup>®</sup> PowerXS<sup>™</sup>

Programmable Active Droop™

QFĒT®
QS™
Quiet Series™
RapidConfigure™

™

ng our world, 1mW/W/kW at a time™ SignalWise™

SmartMax<sup>™</sup> SMART START<sup>™</sup> Solutions for Your Success<sup>™</sup> SPM<sup>®</sup>

STEALTH™
SUPERFET®
SuperSOT™-3
SuperSOT™-6
SuperSOT™-8
SupreMOS®
SyncFET™
Sync-Lock™

SYSTEM ®\*
GENERAL
TinyBoost®
TinyBuck®
TinyCalc™
TinyLogic®
TINYOPTO™
TinyPower™
TinyPower™
TinyPWM™
TinyWire™
TranSiC™
TriFault Detect™
TRUECURRENT®\*

SerDes
UHC®
Ultra FRFET™
UniFET™
VCX™
VisualMax™
VoltagePlus™
XS™

仙童™

uSerDes™

\*Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used here in:

- Life support devices or systems are devices or systems which, (a) are
  intended for surgical implant into the body or (b) support or sustain life,
  and (c) whose failure to perform when properly used in accordance with
  instructions for use provided in the labeling, can be reasonably
  expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.Fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handing and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors

# PRODUCT STATUS DEFINITIONS Definition of Terms

| Datasheet Identification | Product Status    | Definition                                                                                                                                                                                          |
|--------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                          |                   | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production  | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production   | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |

Rev. 168