

32-bit  $ARM^{TM}$  Cortex $^{TM}$ -M3 based Microcontroller MB9BF121J

Data Sheet (Full Production)







# 32-bit ARM<sup>™</sup> Cortex<sup>™</sup>-M3 based Microcontroller MB9BF121J



Data Sheet (Full Production)

#### **■ DESCRIPTION**

The MB9B120J Series are highly integrated 32-bit microcontrollers dedicated for embedded controllers with low-power consumption mode and competitive cost.

These series are based on the ARM Cortex-M3 Processor with on-chip Flash memory and SRAM, and have peripheral functions such as various timers, ADCs and Communication Interfaces (UART, CSIO, I<sup>2</sup>C, LIN).

The products which are described in this data sheet are placed into TYPE10 product categories in "FM3 Family PERIPHERAL MANUAL".

Note: ARM and Cortex are the trademarks of ARM Limited in the EU and other countries.





#### **■ FEATURES**

#### 32-bit ARM Cortex-M3 Core

- Processor version: r2p1
- Up to 72 MHz Frequency Operation
- Integrated Nested Vectored Interrupt Controller (NVIC): 1 NMI (non-maskable interrupt) and 48 peripheral interrupts and 16 priority levels
- 24-bit System timer (Sys Tick): System timer for OS task management

#### On-chip Memories

#### [Flash memory]

- · 64 Kbytes
- Read cycle: 0 wait-cycle
- · Security function for code protection

#### [SRAM]

This Series on-chip SRAM is composed of two independent SRAM (SRAM0, SRAM1). SRAM0 is connected to I-code bus or D-code bus of Cortex-M3 core. SRAM1 is connected to System bus.

SRAM0: 4 KbytesSRAM1: 4 Kbytes

#### Multi-function Serial Interface (Max 4channels)

- 2 channels with 16steps×9-bit FIFO (ch.0/ch.1), 2 channels without FIFO (ch.2/ch.5)
- Operation mode is selectable from the followings for each channel.
  - · UART
  - · CSIO
  - · LIN
  - I<sup>2</sup>C

#### [UART]

- · Full-duplex double buffer
- · Selection with or without parity supported
- · Built-in dedicated baud rate generator
- · External clock available as a serial clock
- · Various error detection functions available (parity errors, framing errors, and overrun errors)

#### [CSIO]

- Full-duplex double buffer
- · Built-in dedicated baud rate generator
- · Overrun error detection function available

#### [LIN]

- · LIN protocol Rev.2.1 supported
- · Full-duplex double buffer
- · Master/Slave mode supported
- LIN break field generate (can be changed 13-bit to 16-bit length)
- LIN break delimiter generate (can be changed 1-bit to 4-bit length)
- Various error detect functions available (parity errors, framing errors, and overrun errors)

#### [I<sup>2</sup>C]

Standard-mode (Max 100kbps) / Fast-mode (Max 400kbps) supported



#### • DMA Controller (4channels)

The DMA Controller has an independent bus from the CPU, so CPU and DMA Controller can process simultaneously.

- 4 independently configured and operated channels
- Transfer can be started by software or request from the built-in peripherals
- Transfer address area: 32-bit (4 Gbytes)
- Transfer mode: Block transfer/Burst transfer/Demand transfer
- · Transfer data type: byte/half-word/word
- Transfer block count: 1 to 16Number of transfers: 1 to 65536

#### A/D Converter (Max 8channels)

#### [12-bit A/D Converter]

- · Successive Approximation type
- Conversion time: 1.0µs @ 5V
- Priority conversion available (priority at 2levels)

Not included the function to activate A/D by external trigger input

- · Scanning conversion mode
- Built-in FIFO for conversion data storage (for SCAN conversion: 16steps, for Priority conversion: 4steps)

#### Base Timer (Max 8channels)

Operation mode is selectable from the followings for each channel.

- 16-bit PWM timer
- 16-bit PPG timer
- 16/32-bit reload timer
- 16/32-bit PWC timer

#### General-Purpose I/O Port

This series can use its pins as general-purpose I/O ports when they are not used for peripherals. Moreover, the port relocate function is built-in. It can set which I/O port the peripheral function can be allocated to.

- · Capable of pull-up control per pin
- · Capable of reading pin level directly
- Built-in the port relocate function
- Up to 23 fast general-purpose I/O Ports@32pin Package
- Some ports are 5V tolerant

See "■LIST OF PIN FUNCTIONS" and "■I/O CIRCUIT TYPE" to confirm the corresponding pins.

#### Dual Timer (32/16-bit Down Counter)

The Dual Timer consists of two programmable 32/16-bit down counters.

Operation mode is selectable from the followings for each channel.

- · Free-running
- Periodic (=Reload)
- · One-shot

#### Quadrature Position/Revolution Counter (QPRC) (1channel)

The Quadrature Position/Revolution Counter (QPRC) is used to measure the position of the position encoder. Moreover, it is possible to use as the up/down counter.

- The detection edge of the three external event input pins AIN, BIN and ZIN is configurable.
- 16-bit position counter
- 16-bit revolution counter
- Two 16-bit compare registers



#### Multi-function Timer

The Multi-function timer is composed of the following blocks.

- 16-bit free-run timer × 3ch.
- Input capture × 4ch.
- Output compare × 6ch.
- A/D activation compare × 1ch.
- Waveform generator × 3ch.
- 16-bit PPG timer × 3ch.

The following function can be used to achieve the motor control.

- · PWM signal output function
- DC chopper waveform output function
- Dead time function
- Input capture function
- · A/D convertor activate function
- DTIF (Motor emergency stop) interrupt function

#### • Real-time clock (RTC)

The Real-time clock can count Year/Month/Day/Hour/Minute/Second/A day of the week from 01 to 99.

- The interrupt function with specifying date and time (Year/Month/Day/Hour/Minute/Second/A day of the week.) is available. This function is also available by specifying only Year, Month, Day, Hour or Minute.
- Timer interrupt function after set time or each set time.
- Capable of rewriting the time with continuing the time count.
- · Leap year automatic count is available.

#### • External Interrupt Controller Unit

- Up to 7 external interrupt input pins@32pin Package
- Include one non-maskable interrupt (NMI) input pin

#### Watchdog Timer (2channels)

A watchdog timer can generate interrupts or a reset when a time-out value is reached.

This series consists of two different watchdogs, a "Hardware" watchdog and a "Software" watchdog.

The "Hardware" watchdog timer is clocked by the built-in low-speed CR oscillator. Therefore, the "Hardware" watchdog is active in any low-power consumption modes except RTC, STOP modes.

#### Clock and Reset

#### [Clocks]

Selectable from five clock sources (2 external oscillators, 2 built-in CR oscillator, and Main PLL).

Main Clock
Sub Clock
Built-in high-speed CR Clock
Built-in low-speed CR Clock
100 kHz

· Main PLL Clock

#### [Resets]

- Reset requests from INITX pin
- · Power on reset
- · Software reset
- · Watchdog timers reset
- · Low-Voltage detection reset
- · Clock Super Visor reset



#### Clock Super Visor (CSV)

Clocks generated by built-in CR oscillators are used to supervise abnormality of the external clocks.

- If external clock failure (clock stop) is detected, reset is asserted.
- If external frequency anomaly is detected, interrupt or reset is asserted.

#### • Low-Voltage Consumption Detector (LVD)

This Series includes 2-stage monitoring of voltage on the VCC pins. When the voltage falls below the voltage that has been set, Low-Voltage Detector generates an interrupt or reset.

- LVD1: error reporting via interrupt
- LVD2: auto-reset operation

#### Low-Power Consumption Mode

Four low-power consumption modes supported.

- · SLEEP
- TIMER
- RTC
- · STOP

#### Debug

Serial Wire Debug Port (SW-DP)

#### Unique ID

Unique value of the device (41-bit) is set.

#### Power Supply

Wide range voltage: VCC=2.7V to 5.5V



# **■ PRODUCT LINEUP**

#### Memory size

| Product name         |       | MB9BF121J |
|----------------------|-------|-----------|
| On-chip Flash memory |       | 64 Kbytes |
| On-chip<br>SRAM      | SRAM0 | 4 Kbytes  |
|                      | SRAM1 | 4 Kbytes  |
|                      | Total | 8 Kbytes  |

#### Function

| Product name   |                                                  |               | MB9BF121J |                                                                            |  |
|----------------|--------------------------------------------------|---------------|-----------|----------------------------------------------------------------------------|--|
| Pin cou        | Pin count                                        |               |           | 32                                                                         |  |
| CDV            |                                                  |               | Cortex-M3 |                                                                            |  |
| CPU            | Fr                                               | eq.           |           | 72 MHz                                                                     |  |
| Power          | Power supply voltage range 2.7V to 5.5V          |               |           | 2.7V to 5.5V                                                               |  |
| DMAC           | 7                                                |               |           | 4ch.                                                                       |  |
| Multi_f        | function 9                                       | Serial Inter  | face      | 4ch. (Max)                                                                 |  |
|                | Γ/CSIO/I                                         |               | acc       | ch.0/ch.1: FIFO                                                            |  |
| `              |                                                  | C)            |           | ch.2/ch.5: No FIFO                                                         |  |
| Base T         |                                                  |               |           | 8ch. (Max)                                                                 |  |
| (PWC/          | 1                                                | mer/PWM       | PPG)      | oen. (Max)                                                                 |  |
|                | A/D ac compar                                    | tivation<br>e | 1ch.      |                                                                            |  |
|                | Input c                                          | •             | 4ch.      |                                                                            |  |
| MF-            | MF- Free-run timer Timer Output compare Waveform | n timer       | 3ch.      | 1 unit                                                                     |  |
| Timer          |                                                  |               | 6ch.      | 1 unit                                                                     |  |
|                |                                                  |               | 3ch.      |                                                                            |  |
|                | generat                                          | or            |           |                                                                            |  |
|                | PPG                                              |               | 3ch.      |                                                                            |  |
| QPRC           |                                                  |               | 1ch.      |                                                                            |  |
| Dual T         | imer                                             |               |           | 1 unit                                                                     |  |
| Real-T         | ime Cloc                                         | k             |           | 1 unit                                                                     |  |
| Watch          | dog timer                                        | :             |           | 1ch. (SW) + 1ch. (HW)                                                      |  |
| Externa        | al Interru                                       | pts           |           | 7pins (Max) + NMI $\times$ 1                                               |  |
| I/O por        | rts                                              |               |           | 23pins (Max)                                                               |  |
|                | A/D conv                                         |               |           | 8ch. (1 unit)                                                              |  |
| CSV (          | CSV (Clock Super Visor)                          |               |           | Yes                                                                        |  |
| LVD (          | LVD (Low-Voltage Detector)                       |               | or)       | 2ch.                                                                       |  |
| Built-ii       | n CR                                             | High-spe      |           | 4 MHz                                                                      |  |
|                |                                                  | Low-spee      | ed        | 100 kHz (Typ)                                                              |  |
| Debug Function |                                                  |               | SW-DP     |                                                                            |  |
| Unique         | Unique ID                                        |               |           | Yes                                                                        |  |
| Note: Al       | Il cionale                                       | of the nari   | sharal fu | nction in each product cannot be allocated by limiting the pins of package |  |

Note: All signals of the peripheral function in each product cannot be allocated by limiting the pins of package. It is necessary to use the port relocate function of the I/O port according to your function use. See "■ ELECTRICAL CHARACTERISTICS 4.AC Characteristics (3)Built-in CR Oscillation

Characteristics" for accuracy of built-in CR.



# **■ PACKAGES**

| Product name Package            | MB9BF121J |
|---------------------------------|-----------|
| LQFP: FPT-32P-M30 (0.8mm pitch) | O         |
| QFN: LCC-32P-M73 (0.5mm pitch)  | O         |

**O**: Supported

Note: See "■PACKAGE DIMENSIONS" for detailed information on each package.



#### **■ PIN ASSIGNMENT**

#### • FPT-32P-M30



#### <Note>



#### • LCC-32P-M73



#### <Note>



# ■ LIST OF PIN FUNCTIONS

# · List of pin numbers

| Pin No | Pin name                                                               | I/O circuit type | Pin state type |
|--------|------------------------------------------------------------------------|------------------|----------------|
|        | P3A<br>RTO00_0<br>(PPG00_0)<br>FRCK0_0                                 |                  |                |
| 1      | INT07_0 TIOA0_1 SCK2_0 (SCL2_0) SUBOUT_2 RTCCO_2                       | F                | K              |
| 2      | P3B<br>RTO01_0<br>(PPG00_0)<br>IC00_0<br>TIOA1_1<br>SOT2_0<br>(SDA2_0) | F                | J              |
| 3      | P3C<br>RTO02_0<br>(PPG02_0)<br>IC01_0<br>INT18_2<br>TIOA2_1<br>SIN2_0  | F                | K              |
| 4      | P3D  RTO03_0 (PPG02_0)  IC02_0  TIOA3_1  SCK5_1 (SCL5_1)  AIN1_0       | F                | J              |
| 5      | P3E  RTO04_0 (PPG04_0)  INT19_2  TIOA4_1  SOT5_1 (SDA5_1)  BIN1_0      | - F              | K              |



| Pin No | Pin name                                                   | I/O circuit type | Pin state type |
|--------|------------------------------------------------------------|------------------|----------------|
| 6      | P3F<br>RTO05_0<br>(PPG04_0)<br>TIOA5_1<br>SIN5_1<br>ZIN1_0 | F                | J              |
| 7      | VCC                                                        | -                | -              |
| 8      | С                                                          | -                | -              |
| 9      | VSS                                                        | -                | -              |
| 10     | PE2<br>X0                                                  | A                | A              |
| 11     | PE3<br>X1                                                  | A                | В              |
| 12     | INITX                                                      | В                | С              |
| 13     | P46 X0A DTTI0X_0 INT07_1                                   | D                | F              |
| 14     | P47 X1A INT14_2                                            | D                | G              |
| 15     | MD0                                                        | Н                | D              |
| 16     | PE0<br>MD1                                                 | C                | E              |
| 17     | P11 AN01 SIN1_1 INT02_1 FRCK0_2 AIN1_2                     | $\mathbf{G}^*$   | М              |
| 18     | P12  AN02  SOT1_1 (SDA1_1)  TIOA6_2  IC00_2  BIN1_2        | $\mathbf{G}^*$   | L              |



| Pin No | Pin name              | I/O circuit type | Pin state type |
|--------|-----------------------|------------------|----------------|
|        | P13<br>AN03<br>SCK1_1 |                  |                |
| 19     | (SCL1_1)<br>SUBOUT_1  | $	extbf{G}^*$    | L              |
|        | TIOB6_2<br>IC01_2     | _                |                |
|        | RTCCO_1 ZIN1_2        | _                |                |
|        | P14                   |                  |                |
|        | AN04                  |                  |                |
|        | SINO_1                |                  |                |
| 20     | INT03_1               | $G^*$            | M              |
|        | SCK0_1<br>(SCL0_1)    |                  |                |
|        | IC02_2                |                  |                |
|        | P15                   |                  |                |
|        | AN05                  |                  |                |
| 21     | SOT0_1<br>(SDA0_1)    | $G^*$            | M              |
|        | INT14_0               |                  |                |
|        | IC03_2                |                  |                |
|        | P23                   |                  |                |
|        | AN12                  |                  |                |
|        | SCK0_0                | *                |                |
| 22     | (SCL0_0)              | $G^*$            | L              |
|        | TIOA7_1               | _                |                |
|        | DTTIOX_1              | _                |                |
|        | AIN1_1<br>P22         |                  |                |
|        |                       | -                |                |
|        | AN13<br>SOT0_0        |                  |                |
| 23     | (SDA0_0)              | $G^*$            | L              |
|        | TIOB7_1               |                  |                |
|        | ZIN1_1                | ]                |                |
|        | P21                   |                  |                |
|        | AN14                  |                  |                |
| 24     | SINO_0                | $G^*$            | M              |
|        | INT06_1               |                  |                |
|        | BIN1_1                |                  |                |
| 25     | VCC                   | -                | -              |
| 26     | VSS                   | -                | -              |

| Pin No | Pin name | I/O circuit type | Pin state type |  |
|--------|----------|------------------|----------------|--|
| 27     | AVRL     | -                | -              |  |
| 28     | AVRH     | -                | -              |  |
| 29     | P01      | Е                | т              |  |
| 29     | SWCLK    | E                | I              |  |
| 30     | P03      | Е                | I              |  |
| 30     | SWDIO    | E                | 1              |  |
| 31     | P04      | Е                | ī              |  |
| 31     | SWO      | E                | I              |  |
|        | POF      |                  |                |  |
|        | NMIX     |                  |                |  |
| 32     | SUBOUT_0 | E                | Н              |  |
|        | CROUT_1  | 1                |                |  |
|        | RTCCO_0  |                  |                |  |

<sup>\*: 5</sup>V tolerant I/O



# · List of pin functions

| Pin function  | Pin name | Function description                                | Pin No |
|---------------|----------|-----------------------------------------------------|--------|
|               | AN01     |                                                     | 17     |
|               | AN02     |                                                     | 18     |
|               | AN03     |                                                     | 19     |
| ADC           | AN04     | A/D converter analog input pin.                     | 20     |
| ADC           | AN05     | ANxx describes ADC ch.xx.                           | 21     |
|               | AN12     |                                                     | 22     |
|               | AN13     |                                                     | 23     |
|               | AN14     |                                                     | 24     |
| Base Timer 0  | TIOA0_1  | Base timer ch.0 TIOA pin                            | 1      |
| Base Timer 1  | TIOA1_1  | Base timer ch.1 TIOA pin                            | 2      |
| Base Timer 2  | TIOA2_1  | Base timer ch.2 TIOA pin                            | 3      |
| Base Timer 3  | TIOA3_1  | Base timer ch.3 TIOA pin                            | 4      |
| Base Timer 4  | TIOA4_1  | Base timer ch.4 TIOA pin                            | 5      |
| Base Timer 5  | TIOA5_1  | Base timer ch.5 TIOA pin                            | 6      |
| Base Timer 6  | TIOA6_2  | Base timer ch.6 TIOA pin                            | 18     |
| base Tiller o | TIOB6_2  | Base timer ch.6 TIOB pin                            | 19     |
| Base Timer 7  | TIOA7_1  | Base timer ch.7 TIOA pin                            | 22     |
| Base Timer /  | TIOB7_1  | Base timer ch.7 TIOB pin                            | 23     |
|               | SWCLK    | Serial wire debug interface clock input pin         | 29     |
| Debugger      | SWDIO    | Serial wire debug interface data input / output pin | 30     |
|               | SWO      | Serial wire viewer output pin                       | 31     |
|               | INT02_1  | External interrupt request 02 input pin             | 17     |
|               | INT03_1  | External interrupt request 03 input pin             | 20     |
|               | INT06_1  | External interrupt request 06 input pin             | 24     |
|               | INT07_0  | F 4 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 -           | 1      |
| External      | INT07_1  | External interrupt request 07 input pin             | 13     |
| Interrupt     | INT14_0  | E description of the section                        | 21     |
|               | INT14-2  | External interrupt request 14 input pin             | 14     |
|               | INT18_2  | External interrupt request 18 input pin             | 3      |
|               | INT19_2  | External interrupt request 19 input pin             | 5      |
|               | NMIX     | Non-Maskable Interrupt input pin                    | 32     |

| Pin function   | Pin name           | Function description                                                                                    | Pin No |
|----------------|--------------------|---------------------------------------------------------------------------------------------------------|--------|
|                | P01                |                                                                                                         | 29     |
|                | P03                |                                                                                                         | 30     |
|                | P04                | General-purpose I/O port 0                                                                              | 31     |
|                | P0F                |                                                                                                         | 32     |
|                | P11                |                                                                                                         | 17     |
|                | P12                |                                                                                                         | 18     |
|                | P13                | General-purpose I/O port 1                                                                              | 19     |
|                | P14                |                                                                                                         | 20     |
|                | P15                |                                                                                                         | 21     |
|                | P21                |                                                                                                         | 24     |
|                | P22                | General-purpose I/O port 2                                                                              | 23     |
| GPIO           | P23                |                                                                                                         | 22     |
|                | P3A                |                                                                                                         | 1      |
|                | P3B                |                                                                                                         | 2      |
|                | P3C                |                                                                                                         | 3      |
|                | P3D                | General-purpose I/O port 3  General-purpose I/O port 4                                                  | 4      |
|                | P3E                |                                                                                                         | 5      |
|                | P3F                | General-purpose I/O port 4                                                                              | 6      |
|                | P46                | General-purpose I/O port 4                                                                              | 13     |
|                | P47                |                                                                                                         | 14     |
|                | PE0                |                                                                                                         | 16     |
|                | PE2                | General-purpose I/O port E                                                                              | 10     |
|                | PE3                |                                                                                                         | 11     |
|                | SIN0_0             |                                                                                                         | 24     |
|                | <br>SIN0_1         | Multi-function serial interface ch.0 input pin                                                          | 20     |
|                | SOT0_0             | Multi-function serial interface ch.0 output pin.                                                        | 23     |
|                | (SDA0_0)<br>SOT0_1 | This pin operates as SOT0 when it is used in a UART/CSIO/LIN (operation modes 0 to 3) and as SDA0       | _      |
|                | (SDA0_1)           | when it is used in an $I^2C$ (operation mode 4).                                                        | 21     |
| Multi-function | _ /                | Multi-function serial interface ch.0 clock I/O pin.                                                     |        |
| Serial 0       | SCK0_0             | This pin operates as SCK0 when it is used in a CSIO                                                     | 22     |
|                | (SCL0_0)           | (operation mode 2) and as SCL0 when it is used in an I <sup>2</sup> C (operation mode 4).               |        |
|                |                    | Multi-function serial interface ch.0 clock I/O pin.                                                     |        |
|                | SCK0_1             | This pin operates as SCK0 when it is used in a CSIO                                                     | 20     |
|                | (SCL0_1)           | (operation mode 2) and as SCL0 when it is used in an I <sup>2</sup> C                                   | 20     |
|                | SIN1_1             | (operation mode 4).                                                                                     | 17     |
|                | 211/1-1            | Multi-function serial interface ch.1 input pin  Multi-function serial interface ch.1 output pin.        | 1 /    |
|                | SOT1_1             | This pin operates as SOT1 when it is used in a                                                          | 10     |
| Multi-function | (SDA1_1)           | UART/CSIO/LIN (operation modes 0 to 3) and as SDA1                                                      | 18     |
| Serial 1       |                    | when it is used in an I <sup>2</sup> C (operation mode 4).                                              |        |
|                | SCK1_1             | Multi-function serial interface ch.1 clock I/O pin. This pin operates as SCK1 when it is used in a CSIO |        |
|                | (SCL1_1)           | (operation mode 2) and as SCL1 when it is used in a $I^2C$                                              | 19     |
|                | - /                | (operation mode 4).                                                                                     |        |



| Pin function               | Pin name             | Function description                                                                                                                                                                                          | Pin No |
|----------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
|                            | SIN2_0               | Multi-function serial interface ch.2 input pin                                                                                                                                                                | 3      |
| Multi-function<br>Serial 2 | SOT2_0<br>(SDA2_0)   | Multi-function serial interface ch.2 output pin. This pin operates as SOT2 when it is used in a UART/CSIO/LIN (operation modes 0 to 3) and as SDA2 when it is used in an I <sup>2</sup> C (operation mode 4). | 2      |
| Serial 2                   | SCK2_0<br>(SCL2_0)   | Multi-function serial interface ch.2 clock I/O pin.  This pin operates as SCK2 when it is used in a CSIO (operation mode 2) and as SCL2 when it is used in an I <sup>2</sup> C (operation mode 4).            | 1      |
|                            | SIN5_1               | Multi-function serial interface ch.5 input pin                                                                                                                                                                | 6      |
| Multi-function<br>Serial 5 | SOT5_1<br>(SDA5_1)   | Multi-function serial interface ch.5 output pin. This pin operates as SOT5 when it is used in a UART/CSIO/LIN (operation modes 0 to 3) and as SDA5 when it is used in an I <sup>2</sup> C (operation mode 4). | 5      |
| Schar 3                    | SCK5_1<br>(SCL5_1)   | Multi-function serial interface ch.5 clock I/O pin. This pin operates as SCK5 when it is used in a CSIO (operation mode 2) and as SCL5 when it is used in an I <sup>2</sup> C (operation mode 4).             | 4      |
|                            | DTTI0X_0             | Input signal of waveform generator to control outputs                                                                                                                                                         | 13     |
|                            | DTTI0X_1             | RTO00 to RTO05 of Multi-function timer 0.                                                                                                                                                                     | 22     |
|                            | FRCK0_0              | 16 hit free man timen oh 0 eyternel eleek innyt nin                                                                                                                                                           | 1      |
|                            | FRCK0_2              | 16-bit free-run timer ch.0 external clock input pin                                                                                                                                                           | 17     |
|                            | IC00_0               |                                                                                                                                                                                                               | 2      |
|                            | IC00_2               |                                                                                                                                                                                                               | 18     |
|                            | IC01_0               |                                                                                                                                                                                                               | 3      |
|                            | IC01_2               | 16-bit input capture input pin of Multi-function timer 0.  ICxx describes channel number.                                                                                                                     | 19     |
|                            | IC02_0               | TCAX describes chainler number.                                                                                                                                                                               | 4      |
|                            | IC02_2               |                                                                                                                                                                                                               | 20     |
|                            | IC03_2               |                                                                                                                                                                                                               | 21     |
| Multi-function<br>Timer 0  | RTO00_0<br>(PPG00_0) | Waveform generator output pin of Multi-function timer 0. This pin operates as PPG00 when it is used in PPG0 output mode.                                                                                      | 1      |
|                            | RTO01_0<br>(PPG00_0) | Waveform generator output pin of Multi-function timer 0. This pin operates as PPG00 when it is used in PPG0 output mode.                                                                                      | 2      |
|                            | RTO02_0<br>(PPG02_0) | Waveform generator output pin of Multi-function timer 0. This pin operates as PPG02 when it is used in PPG0 output mode.                                                                                      | 3      |
|                            | RTO03_0<br>(PPG02_0) | Waveform generator output pin of Multi-function timer 0. This pin operates as PPG02 when it is used in PPG0 output mode.                                                                                      | 4      |
|                            | RTO04_0<br>(PPG04_0) | Waveform generator output pin of Multi-function timer 0. This pin operates as PPG04 when it is used in PPG0 output mode.                                                                                      | 5      |
|                            | RTO05_0<br>(PPG04_0) | Waveform generator output pin of Multi-function timer 0. This pin operates as PPG04 when it is used in PPG0 output mode.                                                                                      | 6      |



| Pin function            | Pin name | Function description                                                                                                           | Pin No |
|-------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------|--------|
|                         | AIN1_0   |                                                                                                                                | 4      |
|                         | AIN1_1   | QPRC ch.1 AIN input pin                                                                                                        | 22     |
|                         | AIN1_2   |                                                                                                                                | 17     |
| Quadrature              | BIN1_0   |                                                                                                                                | 5      |
| Position/<br>Revolution | BIN1_1   | QPRC ch.1 BIN input pin                                                                                                        | 24     |
| Counter                 | BIN1_2   |                                                                                                                                | 18     |
|                         | ZIN1_0   |                                                                                                                                | 6      |
|                         | ZIN1_1   | QPRC ch.1 ZIN input pin                                                                                                        | 23     |
|                         | ZIN1_2   |                                                                                                                                | 19     |
|                         | RTCCO_0  |                                                                                                                                | 32     |
|                         | RTCCO_1  | 0.5 seconds pulse output pin of Real-time clock                                                                                | 19     |
|                         | RTCCO_2  |                                                                                                                                | 1      |
| Real-time clock         | SUBOUT_0 |                                                                                                                                | 32     |
|                         | SUBOUT_1 | Sub clock output pin                                                                                                           | 19     |
|                         | SUBOUT_2 |                                                                                                                                | 1      |
| RESET                   | INITX    | External Reset Input pin. A reset is valid when INITX="L".                                                                     | 12     |
| Mode                    | MD0      | Mode 0 pin.  During normal operation, MD0="L" must be input. During serial programming to Flash memory, MD0="H" must be input. | 15     |
|                         | MD1      | Mode 1 pin. During serial programming to Flash memory, MD1="L" must be input.                                                  | 16     |
| ромир                   | VCC      | Analog/Digital Power supply Pin                                                                                                | 7      |
| POWER                   | VCC      | Analog/Digital Power supply Pin                                                                                                | 25     |
| CND                     | VSS      | Analog/Digital GND Pin                                                                                                         | 9      |
| GND                     | VSS      | Analog/Digital GND Pin                                                                                                         | 26     |
|                         | X0       | Main clock (oscillation) input pin                                                                                             | 10     |
|                         | X0A      | Sub clock (oscillation) input pin                                                                                              | 13     |
| CLOCK                   | X1       | Main clock (oscillation) I/O pin                                                                                               | 11     |
|                         | X1A      | Sub clock (oscillation) I/O pin                                                                                                | 14     |
|                         | CROUT_1  | Built-in high-speed CR-osc clock output port                                                                                   | 32     |
| Analog<br>POWER         | AVRH     | A/D converter analog reference voltage input pin                                                                               | 28     |
| Analog<br>GND           | AVRL     | A/D converter analog reference voltage input pin                                                                               | 27     |
| C pin                   | С        | Power supply stabilization capacity pin                                                                                        | 8      |



#### ■ I/O CIRCUIT TYPE





| Туре | Circuit                                                                                                                                                                                                                           | Remarks                                                                                                                                                                                                                                                                                                                                                                                                      |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С    | N-ch Digital input  Digital output                                                                                                                                                                                                | <ul> <li>Open drain output</li> <li>CMOS level hysteresis input</li> </ul>                                                                                                                                                                                                                                                                                                                                   |
| D    | N-ch Digital output  Pull-up resistor control Standby mode control Standby mode control Standby mode control Digital input Standby mode control Digital output  N-ch Digital output  Pull-up resistor control P-ch Digital output | It is possible to select the sub oscillation / GPIO function  When the sub oscillation is selected.  Oscillation feedback resistor: Approximately 5MΩ  With standby mode control  When the GPIO is selected.  CMOS level output.  CMOS level hysteresis input  With pull-up resistor control  With standby mode control  Pull-up resistor: Approximately 50kΩ  I <sub>OH</sub> = -4mA, I <sub>OL</sub> = 4mA |







| Type | Circuit                                                                                      | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| G    | Digital output  Digital output  Pull-up resistor control Digital input  Standby mode control | <ul> <li>CMOS level output</li> <li>CMOS level hysteresis input</li> <li>With input control</li> <li>Analog input</li> <li>5V tolerant</li> <li>With pull-up resistor control</li> <li>With standby mode control</li> <li>Pull-up resistor <ul> <li>: Approximately 50kΩ</li> </ul> </li> <li>I<sub>OH</sub>= -4mA, I<sub>OL</sub>= 4mA</li> <li>Available to control of PZR registers.</li> <li>When this pin is used as an I<sup>2</sup>C pin, the digital output P-ch transistor is always off</li> </ul> |  |  |
|      | Analog input                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|      | Input control                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| Н    | Mode input                                                                                   | CMOS level hysteresis input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |



#### ■ HANDLING PRECAUTIONS

Any semiconductor devices have inherently a certain rate of failure. The possibility of failure is greatly affected by the conditions in which they are used (circuit conditions, environmental conditions, etc.). This page describes precautions that must be observed to minimize the chance of failure and to obtain higher reliability from your Spansion semiconductor devices.

#### 1. Precautions for Product Design

This section describes precautions when designing electronic equipment using semiconductor devices.

#### Absolute Maximum Ratings

Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of certain established limits, called absolute maximum ratings. Do not exceed these ratings.

#### • Recommended Operating Conditions

Recommended operating conditions are normal operating ranges for the semiconductor device. All the device's electrical characteristics are warranted when operated within these ranges.

Always use semiconductor devices within the recommended operating conditions. Operation outside these ranges may adversely affect reliability and could result in device failure.

No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their sales representative beforehand.

#### · Processing and Protection of Pins

These precautions must be followed when handling the pins which connect semiconductor devices to power supply and input/output functions.

#### (1) Preventing Over-Voltage and Over-Current Conditions

Exposure to voltage or current levels in excess of maximum ratings at any pin is likely to cause deterioration within the device, and in extreme cases leads to permanent damage of the device. Try to prevent such overvoltage or over-current conditions at the design stage.

#### (2) Protection of Output Pins

Shorting of output pins to supply pins or other output pins, or connection to large capacitance can cause large current flows. Such conditions if present for extended periods of time can damage the device.

Therefore, avoid this type of connection.

#### (3) Handling of Unused Input Pins

Unconnected input pins with very high impedance levels can adversely affect stability of operation. Such pins should be connected through an appropriate resistance to a power supply pin or ground pin.

#### Latch-up

Semiconductor devices are constructed by the formation of P-type and N-type areas on a substrate. When subjected to abnormally high voltages, internal parasitic PNPN junctions (called thyristor structures) may be formed, causing large current levels in excess of several hundred mA to flow continuously at the power supply pin. This condition is called latch-up.

CAUTION: The occurrence of latch-up not only causes loss of reliability in the semiconductor device, but can cause injury or damage from high heat, smoke or flame. To prevent this from happening, do the following:

- (1) Be sure that voltages applied to pins do not exceed the absolute maximum ratings. This should include attention to abnormal noise, surge levels, etc.
- (2) Be sure that abnormal current flows do not occur during the power-on sequence.

Code: DS00-00004-3E



#### Observance of Safety Regulations and Standards

Most countries in the world have established standards and regulations regarding safety, protection from electromagnetic interference, etc. Customers are requested to observe applicable regulations and standards in the design of products.

#### · Fail-Safe Design

Any semiconductor devices have inherently a certain rate of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

#### • Precautions Related to Usage of Devices

Spansion semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.).

CAUTION: Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval.

#### 2. Precautions for Package Mounting

Package mounting may be either lead insertion type or surface mount type. In either case, for heat resistance during soldering, you should only mount under Spansion's recommended conditions. For detailed information about mount conditions, contact your sales representative.

#### • Lead Insertion Type

Mounting of lead insertion type packages onto printed circuit boards may be done by two methods: direct soldering on the board, or mounting by using a socket.

Direct mounting onto boards normally involves processes for inserting leads into through-holes on the board and using the flow soldering (wave soldering) method of applying liquid solder. In this case, the soldering process usually causes leads to be subjected to thermal stress in excess of the absolute ratings for storage temperature. Mounting processes should conform to Spansion recommended mounting conditions.

If socket mounting is used, differences in surface treatment of the socket contacts and IC lead surfaces can lead to contact deterioration after long periods. For this reason it is recommended that the surface treatment of socket contacts and IC leads be verified before mounting.

#### Surface Mount Type

Surface mount packaging has longer and thinner leads than lead-insertion packaging, and therefore leads are more easily deformed or bent. The use of packages with higher pin counts and narrower pin pitch results in increased susceptibility to open connections caused by deformed pins, or shorting due to solder bridges.

You must use appropriate mounting techniques. Spansion recommends the solder reflow method, and has established a ranking of mounting conditions for each product. Users are advised to mount packages in accordance with Spansion ranking of recommended conditions.



#### Lead-Free Packaging

CAUTION: When ball grid array (BGA) packages with Sn-Ag-Cu balls are mounted using Sn-Pb eutectic soldering, junction strength may be reduced under some conditions of use.

#### · Storage of Semiconductor Devices

Because plastic chip packages are formed from plastic resins, exposure to natural environmental conditions will cause absorption of moisture. During mounting, the application of heat to a package that has absorbed moisture can cause surfaces to peel, reducing moisture resistance and causing packages to crack. To prevent, do the following:

- (1) Avoid exposure to rapid temperature changes, which cause moisture to condense inside the product. Store products in locations where temperature changes are slight.
- (2) Use dry boxes for product storage. Products should be stored below 70% relative humidity, and at temperatures between 5°C and 30°C.

  When you open Dry Package that recommends humidity 40% to 70% relative humidity.
- (3) When necessary, Spansion packages semiconductor devices in highly moisture-resistant aluminum laminate bags, with a silica gel desiccant. Devices should be sealed in their aluminum laminate bags for storage.
- (4) Avoid storing packages where they are exposed to corrosive gases or high levels of dust.

#### Baking

Packages that have absorbed moisture may be de-moisturized by baking (heat drying). Follow the Spansion recommended conditions for baking.

Condition: 125°C/24 h

#### Static Electricity

Because semiconductor devices are particularly susceptible to damage by static electricity, you must take the following precautions:

- (1) Maintain relative humidity in the working environment between 40% and 70%. Use of an apparatus for ion generation may be needed to remove electricity.
- (2) Electrically ground all conveyors, solder vessels, soldering irons and peripheral equipment.
- (3) Eliminate static body electricity by the use of rings or bracelets connected to ground through high resistance (on the level of 1 MΩ). Wearing of conductive clothing and shoes, use of conductive floor mats and other measures to minimize shock loads is recommended.
- (4) Ground all fixtures and instruments, or protect with anti-static measures.
- (5) Avoid the use of styrofoam or other highly static-prone materials for storage of completed board assemblies.



#### 3. Precautions for Use Environment

Reliability of semiconductor devices depends on ambient temperature and other conditions as described above.

For reliable performance, do the following:

#### (1) Humidity

Prolonged use in high humidity can lead to leakage in devices as well as printed circuit boards. If high humidity levels are anticipated, consider anti-humidity processing.

#### (2) Discharge of Static Electricity

When high-voltage charges exist close to semiconductor devices, discharges can cause abnormal operation. In such cases, use anti-static measures or processing to prevent discharges.

#### (3) Corrosive Gases, Dust, or Oil

Exposure to corrosive gases or contact with dust or oil may lead to chemical reactions that will adversely affect the device. If you use devices in such conditions, consider ways to prevent such exposure or to protect the devices.

#### (4) Radiation, Including Cosmic Radiation

Most devices are not designed for environments involving exposure to radiation or cosmic radiation. Users should provide shielding as appropriate.

#### (5) Smoke, Flame

CAUTION: Plastic molded devices are flammable, and therefore should not be used near combustible substances. If devices begin to smoke or burn, there is danger of the release of toxic gases.

Customers considering the use of Spansion products in other special environmental conditions should consult with sales representatives.

Please check the latest handling precautions at the following URL. http://www.spansion.com/fjdocuments/fj/datasheet/e-ds/DS00-00004.pdf



#### **■ HANDLING DEVICES**

#### Power supply pins

In products with multiple VCC and VSS pins, respective pins at the same potential are interconnected within the device in order to prevent malfunctions such as latch-up. However, all of these pins should be connected externally to the power supply or ground lines in order to reduce electromagnetic emission levels, to prevent abnormal operation of strobe signals caused by the rise in the ground level, and to conform to the total output current rating.

Moreover, connect the current supply source with each Power supply pin and GND pin of this device at low impedance. It is also advisable that a ceramic capacitor of approximately  $0.1~\mu F$  be connected as a bypass capacitor between each Power supply pin and GND pin near this device.

#### Stabilizing supply voltage

A malfunction may occur when the power supply voltage fluctuates rapidly even though the fluctuation is within the recommended operating conditions of the VCC power supply voltage. As a rule, with voltage stabilization, suppress the voltage fluctuation so that the fluctuation in VCC ripple (peak-to-peak value) at the commercial frequency (50 Hz/60 Hz) does not exceed 10% of the VCC value in the recommended operating conditions, and the transient fluctuation rate does not exceed 0.1 V/ $\mu$ s when there is a momentary fluctuation on switching the power supply.

#### Crystal oscillator circuit

Noise near the X0/X1 and X0A/X1A pins may cause the device to malfunction. Design the printed circuit board so that X0/X1, X0A/X1A pins, the crystal oscillator, and the bypass capacitor to ground are located as close to the device as possible.

It is strongly recommended that the PC board artwork be designed such that the X0/X1 and X0A/X1A pins are surrounded by ground plane as this is expected to produce stable operation.

Evaluate oscillation of your using crystal oscillator by your mount board.

#### Sub crystal oscillator

This series sub oscillator circuit is low gain to keep the low current consumption. The crystal oscillator to fill the following conditions is recommended for sub crystal oscillator to stabilize the oscillation.

· Surface mount type

Size : More than  $3.2mm \times 1.5mm$ 

Load capacitance : Approximately 6pF to 7pF

Lead type

Load capacitance: Approximately 6pF to 7pF



#### Using an external clock

When using an external clock as an input of the main clock, set X0/X1 to the external clock input, and input the clock to X0. X1(PE3) can be used as a general-purpose I/O port.

Similarly, when using an external clock as an input of the sub clock, set X0A/X1A to the external clock input, and input the clock to X0A. X1A (P47) can be used as a general-purpose I/O port.



# Handling when using Multi-function serial pin as I<sup>2</sup>C pin If it is using the multi-function serial pin as I<sup>2</sup>C pins, P-ch transistor of digital output is always disabled. However, I<sup>2</sup>C pins need to keep the electrical characteristic like other pins and not to connect to the external I<sup>2</sup>C bus system with power OFF.

#### C Pin

This series contains the regulator. Be sure to connect a smoothing capacitor  $(C_S)$  for the regulator between the C pin and the GND pin. Please use a ceramic capacitor or a capacitor of equivalent frequency characteristics as a smoothing capacitor.

However, some laminated ceramic capacitors have the characteristics of capacitance variation due to thermal fluctuation (F characteristics and Y5V characteristics). Please select the capacitor that meets the specifications in the operating conditions to use by evaluating the temperature characteristics of a capacitor. A smoothing capacitor of about  $4.7\mu F$  would be recommended for this series.



#### • Mode pins (MD0)

Connect the MD pin (MD0) directly to VCC or VSS pins. Design the printed circuit board such that the pull-up/down resistance stays low, as well as the distance between the mode pins and VCC pins or VSS pins is as short as possible and the connection impedance is low, when the pins are pulled-up/down such as for switching the pin level and rewriting the Flash memory data. It is because of preventing the device erroneously switching to test mode due to noise.



#### Notes on power-on

Turn power on/off in the following order or at the same time.

Turning on:  $VCC \rightarrow AVRH$ Turning off:  $AVRH \rightarrow VCC$ 

#### • Serial Communication

There is a possibility to receive wrong data due to the noise or other causes on the serial communication. Therefore, design a printed circuit board so as to avoid noise.

Consider the case of receiving wrong data due to noise, perform error detection such as by applying a checksum of data at the end. If an error is detected, retransmit the data.

# • Differences in features among the products with different memory sizes and between Flash memory products and MASK products

The electric characteristics including power consumption, ESD, latch-up, noise characteristics, and oscillation characteristics among the products with different memory sizes and between Flash memory products and MASK products are different because chip layout and memory structures are different.

If you are switching to use a different product of the same series, please make sure to evaluate the electric characteristics.

#### Pull-Up function of 5V tolerant I/O

Please do not input the signal more than VCC voltage at the time of Pull-Up function use of 5V tolerant I/O.



#### **■ BLOCK DIAGRAM**



#### **■ MEMORY SIZE**

See " • Memory size" in "■PRODUCT LINEUP" to confirm the memory size.



# ■ MEMORY MAP

| Memory Map (1)           |              |                   |          |                            |                  |
|--------------------------|--------------|-------------------|----------|----------------------------|------------------|
|                          |              |                   |          |                            | Peripherals Area |
|                          |              |                   | <i></i>  | 0x41FF_FFFF                |                  |
|                          |              |                   | ;        |                            |                  |
|                          |              |                   | ;        |                            |                  |
|                          |              |                   | ;        |                            |                  |
|                          | _            |                   | . !      |                            | Reserved         |
|                          | 0xFFFF_FFFF  |                   | ļ į      |                            |                  |
|                          |              | Reserved          | <b>j</b> |                            |                  |
|                          | 0xE010_0000  | Cortex-M3 Private |          | 0x4006_1000                |                  |
|                          | 0xE000_0000  | Peripherals       | <i>!</i> | 0x4006_1000                | DMAC             |
|                          | 0XE000_0000  | 1 enpherais       | !        | 0x4000_0000                | DIVIAC           |
|                          |              |                   |          |                            |                  |
|                          |              |                   | ļ .      |                            |                  |
|                          |              |                   |          |                            | Reserved         |
|                          |              |                   | /        |                            |                  |
|                          |              | Reserved          |          |                            |                  |
|                          |              | i vesei veu       |          | 0x4003_C000                |                  |
|                          |              |                   |          | 0x4003_B000                | RTC              |
|                          |              |                   | ļ        |                            | Reserved         |
|                          |              |                   | ;        | 0x4003_9000                | MFS              |
|                          | 0×4400 0000  |                   |          | 0x4003_8000                | IMIFS            |
|                          | 0x4400_0000  | 32Mbytes          | <b>!</b> | 0x4003_6000                | Reserved         |
|                          | 0x4200_0000  | Bit band alias    |          | 0x4003_5000                | LVD/DS mode      |
|                          | 0.0.200_0000 |                   |          | 0x4003_4000                | Reserved         |
|                          | 0x4000_0000  | Peripherals       |          | 0x4003_3000                | GPIO             |
|                          |              |                   |          | 0x4003_2000                | Reserved         |
|                          |              | Reserved          |          | 0x4003_1000                | Int-Req.Read     |
|                          | 0x2400_0000  |                   | }        | 0x4003_0000                | EXTI             |
|                          |              | 32Mbytes          | 1        | 0x4002_F000                | Reserved         |
|                          | 0x2200_0000  | Bit band alias    | į        | 0x4002_E000                | CR Trim          |
|                          |              | Reserved          | 1        | 0.4000 0000                | Reserved         |
|                          | 0x2008_0000  | Reserved          | 1        | 0x4002_8000<br>0x4002_7000 | A/DC             |
|                          | 0x2000_0000  | SRAM1             | \        | 0x4002_7000<br>0x4002_6000 | QPRC             |
|                          | 0x1FF8_0000  | SRAM0             | <u> </u> | 0x4002_5000                | Base Timer       |
|                          | 5_5550       |                   |          | 0x4002_4000                | PPG              |
|                          | 0x0010_0008  | Reserved          | 1        |                            |                  |
| See "●Memory map(2)" for | 0x0010_0000  | Security/CR Trim  | \        |                            | Reserved         |
| the memory size details. |              |                   | į        | 0x4002_1000                |                  |
| ,                        |              |                   | }        | 0x4002_0000                | MFT unit0        |
|                          |              | Flash             | ,        |                            | Reserved         |
|                          |              |                   | ,        | 0×4001 5000                | Dual Timer       |
|                          | 0x0000_0000  |                   | ,        | 0x4001_5000                |                  |
|                          |              |                   | 1<br>1   | 0x4001_3000                | Reserved         |
|                          |              |                   | i        | 0x4001_3000<br>0x4001_2000 | SW WDT           |
|                          |              |                   | į        | 0x4001_1000                | HW WDT           |
|                          |              |                   | Ì        | 0x4001_0000                | Clock/Reset      |
|                          |              |                   | 1        |                            | Reserved         |
|                          |              |                   |          | 0x4000_1000                |                  |
|                          |              |                   | ι_       | 0x4000_0000                | Flash I/F        |



# Memory Map (2)

| Memory Map (2) |                             |  |
|----------------|-----------------------------|--|
|                | MB9BF121J                   |  |
| 0x2008_0000    |                             |  |
|                |                             |  |
|                | Paganad                     |  |
|                | Reserved                    |  |
|                |                             |  |
| 0x2000_1000    |                             |  |
|                | SRAM1                       |  |
| 0x2000_0000    | 4Kbytes                     |  |
| 0,4555 5000    | SRAM0<br>4Kbytes            |  |
| 0x1FFF_F000    | 4NDy tes                    |  |
|                |                             |  |
|                |                             |  |
|                | Reserved                    |  |
|                | . 10001100                  |  |
|                |                             |  |
| 0x0010_0008    |                             |  |
| 0x0010_0004    | CR trimming                 |  |
| 0x0010_0000    | Security                    |  |
|                |                             |  |
|                |                             |  |
|                |                             |  |
|                |                             |  |
|                |                             |  |
|                |                             |  |
|                |                             |  |
|                | Reserved                    |  |
|                |                             |  |
|                |                             |  |
|                |                             |  |
|                |                             |  |
|                |                             |  |
|                |                             |  |
|                |                             |  |
| 0x0000_FFF8    |                             |  |
|                |                             |  |
|                | Flash 64Kbytes <sup>*</sup> |  |
|                | ,                           |  |
| 0x0000_0000    |                             |  |
|                |                             |  |

<sup>\*:</sup> See "MB9A420L/120L/MB9B120J Series FLASH PROGRAMMING MANUAL" to confirm the detail of Flash memory.



Peripheral Address Map

| <ul> <li>Peripheral Address</li> </ul> | End address | Bus  | Peripherals                            |  |  |
|----------------------------------------|-------------|------|----------------------------------------|--|--|
| 0x4000_0000                            | 0x4000_0FFF |      | Flash memory I/F register              |  |  |
| 0x4000_1000                            | 0x4000_FFFF | AHB  | Reserved                               |  |  |
| 0x4001_0000                            | 0x4001_0FFF |      | Clock/Reset Control                    |  |  |
| 0x4001_1000                            | 0x4001_1FFF |      | Hardware Watchdog timer                |  |  |
| 0x4001_2000                            | 0x4001_2FFF | ADDO | Software Watchdog timer                |  |  |
| 0x4001_3000                            | 0x4001_4FFF | APB0 | Reserved                               |  |  |
| 0x4001_5000                            | 0x4001_5FFF |      | Dual Timer                             |  |  |
| 0x4001_6000                            | 0x4001_FFFF |      | Reserved                               |  |  |
| 0x4002_0000                            | 0x4002_0FFF |      | Multi-function timer unit0             |  |  |
| 0x4002_1000                            | 0x4002_3FFF |      | Reserved                               |  |  |
| 0x4002_4000                            | 0x4002_4FFF |      | PPG                                    |  |  |
| 0x4002_5000                            | 0x4002_5FFF |      | Base Timer                             |  |  |
| 0x4002_6000                            | 0x4002_6FFF | APB1 | Quadrature Position/Revolution Counter |  |  |
| 0x4002_7000                            | 0x4002_7FFF |      | A/D Converter                          |  |  |
| 0x4002_8000                            | 0x4002_DFFF |      | Reserved                               |  |  |
| 0x4002_E000                            | 0x4002_EFFF |      | Built-in CR trimming                   |  |  |
| 0x4002_F000                            | 0x4002_FFFF |      | Reserved                               |  |  |
| 0x4003_0000                            | 0x4003_0FFF |      | External Interrupt Controller          |  |  |
| 0x4003_1000                            | 0x4003_1FFF |      | Interrupt Request Batch-Read Function  |  |  |
| 0x4003_2000                            | 0x4003_2FFF |      | Reserved                               |  |  |
| 0x4003_3000                            | 0x4003_3FFF |      | GPIO                                   |  |  |
| 0x4003_4000                            | 0x4003_4FFF |      | Reserved                               |  |  |
| 0x4003_5000                            | 0x4003_57FF | APB2 | Low-Voltage Detector                   |  |  |
| 0x4003_5800                            | 0x4003_7FFF |      | Reserved                               |  |  |
| 0x4003_8000                            | 0x4003_8FFF |      | Multi-function serial Interface        |  |  |
| 0x4003_9000                            | 0x4003_AFFF |      | Reserved                               |  |  |
| 0x4003_B000                            | 0x4003_BFFF |      | Real-time clock                        |  |  |
| 0x4003_C000                            | 0x4003_FFFF |      | Reserved                               |  |  |
| 0x4004_0000                            | 0x4005_FFFF |      | Reserved                               |  |  |
| 0x4006_0000                            | 0x4006_0FFF | AHB  | DMAC register                          |  |  |
| 0x4006_1000                            | 0x41FF_FFFF |      | Reserved                               |  |  |
|                                        |             |      |                                        |  |  |



#### ■ PIN STATUS IN EACH CPU STATE

The terms used for pin status have the following meanings.

#### • INITX=0

This is the period when the INITX pin is the "L" level.

#### • INITX=1

This is the period when the INITX pin is the "H" level.

#### • SPL=0

This is the status that the standby pin level setting bit (SPL) in the standby mode control register (STB\_CTL) is set to "0".

#### • SPL=1

This is the status that the standby pin level setting bit (SPL) in the standby mode control register (STB\_CTL) is set to "1".

#### · Input enabled

Indicates that the input function can be used.

#### • Internal input fixed at "0"

This is the status that the input function cannot be used. Internal input is fixed at "L".

#### · Hi-Z

Indicates that the pin drive transistor is disabled and the pin is put in the Hi-Z state.

#### · Setting disabled

Indicates that the setting is disabled.

#### · Maintain previous state

Maintains the state that was immediately prior to entering the current mode. If a built-in peripheral function is operating, the output follows the peripheral function. If the pin is being used as a port, that output is maintained.

#### · Analog input is enabled

Indicates that the analog input is enabled.



# List of Pin Status

|                 | LIST OF FILL                                                           | Otatao                                                      | 1                                     |                                    | 1                                       |                                                                                                                   |                                                       |
|-----------------|------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------|------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| Pin status type | Function<br>group                                                      | Power-on reset<br>or low-voltage<br>detection state         | INITX<br>input state                  | Device internal reset state        | Run mode or<br>SLEEP mode state         | RTC m                                                                                                             | t mode,<br>node or<br>ode state                       |
|                 |                                                                        | Power supply                                                | Power supply stable                   |                                    | Power supply stable Power supply stable |                                                                                                                   | oply stable                                           |
|                 |                                                                        | unstable<br>-<br>-                                          |                                       | <u> </u>                           |                                         | * * *                                                                                                             |                                                       |
|                 |                                                                        |                                                             |                                       | INITX = 0                          |                                         | INITX = 1<br>SPL = 0                                                                                              |                                                       |
| A               | GPIO selected                                                          | Setting disabled                                            | Setting disabled                      | Setting disabled                   | Maintain previous state                 | Maintain previous state                                                                                           | Hi-Z / Internal input fixed at "0"                    |
|                 | Main crystal oscillator input pin / External main clock input selected | Input enabled                                               | Input enabled                         | Input enabled                      | Input enabled                           | Input enabled                                                                                                     | Input enabled                                         |
| В               | GPIO selected                                                          | Setting disabled                                            | Setting disabled                      | Setting disabled                   | Maintain previous state                 | Maintain previous state                                                                                           | Hi-Z / Internal input fixed at "0"                    |
|                 | External main clock input selected                                     | Setting disabled                                            | Setting disabled                      | Setting disabled                   | Maintain previous state                 | Maintain previous state                                                                                           | Hi-Z / Internal input fixed at "0"                    |
|                 | Main crystal<br>oscillator output<br>pin                               | Hi-Z /<br>Internal input<br>fixed at "0"<br>or Input enable | Hi-Z / Internal<br>input fixed at "0" | Hi-Z / Internal input fixed at "0" | state / When                            | Maintain previous<br>state / When<br>oscillation stops* <sup>1</sup> ,<br>Hi-Z/<br>Internal input fixed<br>at "0" | state / When oscillation stops* <sup>1</sup> , Hi-Z / |
| С               | INITX input pin                                                        | Pull-up / Input<br>enabled                                  | Pull-up / Input<br>enabled            | Pull-up / Input<br>enabled         | Pull-up / Input<br>enabled              | Pull-up / Input<br>enabled                                                                                        | Pull-up / Input<br>enabled                            |
| D               | Mode input pin                                                         | Input enabled                                               | Input enabled                         | Input enabled                      | Input enabled                           | Input enabled                                                                                                     | Input enabled                                         |
| Е               | Mode input pin                                                         | Input enabled                                               | Input enabled                         | Input enabled                      | Input enabled                           | Input enabled                                                                                                     | Input enabled                                         |
|                 | GPIO selected                                                          | Setting disabled                                            | Setting disabled                      | Setting disabled                   | Maintain previous state                 | Maintain previous state                                                                                           | Hi-Z /<br>Input enabled                               |



| Pin status type | Function<br>group                                                    | Power-on reset<br>or low-voltage<br>detection state         | INITX input state                     | Device internal reset state           | Run mode or<br>SLEEP mode state | RTC m                             | t mode,<br>node or<br>ode state                                                                                 |  |
|-----------------|----------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------|---------------------------------------|---------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------|--|
| Pir             |                                                                      | Power supply unstable                                       | Power supply stable                   |                                       | Power supply stable             | Power supply stable               |                                                                                                                 |  |
|                 |                                                                      | -                                                           | INITX = 0                             | INITX = 1                             | INITX = 1                       |                                   | X = 1                                                                                                           |  |
|                 | GPIO selected                                                        | Setting disabled                                            | Setting disabled                      | Setting disabled                      | Maintain previous state         | SPL = 0  Maintain previous state  | SPL = 1  Hi-Z / Internal input fixed at "0"                                                                     |  |
| F               | External interrupt enabled selected                                  | Setting disabled                                            | Setting disabled                      | Setting disabled                      | Maintain previous state         | Maintain previous state           | Maintain previous state                                                                                         |  |
|                 | Sub crystal oscillator input pin / External sub clock input selected | Input enabled                                               | Input enabled                         | Input enabled                         | Input enabled                   | Input enabled                     | Input enabled                                                                                                   |  |
|                 | GPIO selected                                                        | Setting disabled                                            | Setting disabled                      | Setting disabled                      | Maintain previous state         | Maintain previous state           | Hi-Z / Internal input fixed at "0"                                                                              |  |
|                 | External sub<br>clock input<br>selected                              | Setting disabled                                            | Setting disabled                      | Setting disabled                      | Maintain previous state         | Maintain previous state           | Hi-Z / Internal input fixed at "0"                                                                              |  |
| G               | Sub crystal<br>oscillator output<br>pin                              | Hi-Z /<br>Internal input<br>fixed at "0"<br>or Input enable | Hi-Z / Internal<br>input fixed at "0" | Hi-Z / Internal<br>input fixed at "0" | Maintain previous state         | state / When oscillation stops*2, | Maintain previous<br>state / When<br>oscillation stops* <sup>2</sup> ,<br>Hi-Z / Internal input<br>fixed at "0" |  |
|                 | NMIX selected                                                        | Setting disabled                                            | Setting disabled                      | Setting disabled                      |                                 |                                   | Maintain previous state                                                                                         |  |
| Н               | Resource other<br>than above<br>selected<br>GPIO selected            | Hi-Z                                                        | Hi-Z /<br>Input enabled               | Hi-Z /<br>Input enabled               | Maintain previous<br>state      | Maintain previous state           | Hi-Z / Internal input fixed at "0"                                                                              |  |



| Pin status type | Function<br>group                                         | Power-on reset<br>or low-voltage<br>detection state | INITX Device internal input state reset state S                       |                                                           | Run mode or<br>SLEEP mode state                           | RTC m                                                                 | t mode,<br>node or<br>ode state                                       |  |
|-----------------|-----------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------|--|
| ij              |                                                           | Power supply unstable                               | Power su                                                              | pply stable                                               | Power supply stable                                       | Power supply stable                                                   |                                                                       |  |
|                 |                                                           | -                                                   | INITX = 0                                                             | INITX = 1                                                 | INITX = 1                                                 | INITX = 1                                                             |                                                                       |  |
|                 | Serial wire debug<br>selected                             | Hi-Z                                                | Pull-up / Input<br>enabled                                            | Pull-up / Input<br>enabled                                | - Maintain previous                                       | SPL = 0  Maintain previous                                            | SPL = 1  Maintain previous state                                      |  |
| I               | GPIO selected                                             | Setting disabled                                    | Setting disabled                                                      | Setting disabled                                          | state                                                     | state                                                                 | Hi-Z / Internal input fixed at "0"                                    |  |
| J               | Resource selected                                         | Hi-Z                                                | Hi-Z /<br>Input enabled                                               | Hi-Z / Input enabled                                      | Maintain previous                                         | Maintain previous                                                     | Hi-Z / Internal<br>input fixed at "0"                                 |  |
|                 | GPIO selected                                             |                                                     | input enabled                                                         | input enabled                                             | state                                                     | state                                                                 | input fixed at 0                                                      |  |
|                 | External interrupt enabled selected                       | Setting disabled                                    | Setting disabled                                                      | Setting disabled                                          |                                                           |                                                                       | Maintain previous state                                               |  |
| K               | Resource other than above selected  GPIO selected         | Hi-Z                                                | Hi-Z /<br>Input enabled                                               | Hi-Z /<br>Input enabled                                   | Maintain previous state                                   | Maintain previous state                                               | Hi-Z / Internal input fixed at "0"                                    |  |
|                 | Analog input selected                                     | Hi-Z                                                | Hi-Z /<br>Internal input<br>fixed at "0" /<br>Analog input<br>enabled | Hi-Z / Internal input fixed at "0" / Analog input enabled | Hi-Z / Internal input fixed at "0" / Analog input enabled | Hi-Z /<br>Internal input fixed<br>at "0" /<br>Analog input<br>enabled | Hi-Z /<br>Internal input fixed<br>at "0" /<br>Analog input<br>enabled |  |
| L               | Resource other<br>than above<br>selected<br>GPIO selected | Setting disabled                                    | Setting disabled                                                      | Setting disabled                                          | Maintain previous state                                   | Maintain previous state                                               | Hi-Z / Internal input fixed at "0"                                    |  |



| Pin status type | Function<br>group                                                                      | Power-on reset<br>or low-voltage<br>detection state | ge input state Device internal reset state S                          |                                                                       | Run mode or<br>SLEEP mode state                           | RTC n                                                                 | t mode,<br>node or<br>ode state                                       |
|-----------------|----------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------|
| Ē               |                                                                                        | Power supply unstable                               | Power su                                                              | pply stable                                                           | Power supply stable                                       | Power su                                                              | oply stable                                                           |
|                 |                                                                                        | -                                                   | INITX = 0                                                             | INITX = 1                                                             | INITX = 1                                                 | INIT                                                                  | X = 1                                                                 |
|                 |                                                                                        | -                                                   | =                                                                     | =                                                                     | -                                                         | SPL = 0                                                               | SPL = 1                                                               |
|                 | Analog input selected                                                                  | Hi-Z                                                | Hi-Z /<br>Internal input<br>fixed at "0" /<br>Analog input<br>enabled | Hi-Z /<br>Internal input fixed<br>at "0" /<br>Analog input<br>enabled | Hi-Z / Internal input fixed at "0" / Analog input enabled | Hi-Z /<br>Internal input fixed<br>at "0" /<br>Analog input<br>enabled | Hi-Z /<br>Internal input fixed<br>at "0" /<br>Analog input<br>enabled |
| M               | External interrupt enabled selected  Resource other than above selected  GPIO selected | Setting disabled                                    | Setting disabled                                                      | Setting disabled                                                      | Maintain previous state                                   | Maintain previous state                                               | Maintain previous<br>state  Hi-Z / Internal<br>input fixed at "0"     |

<sup>\*1 :</sup> Oscillation is stopped at Sub TIMER mode, Low-speed CR TIMER mode, RTC mode, STOP mode. \*2 : Oscillation is stopped at STOP mode.



### **■ ELECTRICAL CHARACTERISTICS**

#### Absolute Maximum Ratings

| Parameter                                       | Symbol                 | Ra                    | ting                              | Unit  | Remarks     |
|-------------------------------------------------|------------------------|-----------------------|-----------------------------------|-------|-------------|
|                                                 | Symbol                 | Min                   | Max                               | Ullit | Remarks     |
| Power supply voltage*1, *2                      | V <sub>CC</sub>        | V <sub>SS</sub> - 0.5 | $V_{SS} + 6.5$                    | V     |             |
| Analog reference voltage*1, *3                  | AVRH                   | $V_{SS} - 0.5$        | $V_{SS} + 6.5$                    | V     |             |
| Input voltage* <sup>1</sup>                     | $V_{I}$                | V <sub>SS</sub> - 0.5 | $V_{CC} + 0.5$<br>( $\leq 6.5V$ ) | V     |             |
|                                                 |                        | $V_{SS}$ - $0.5$      | $V_{SS} + 6.5$                    | V     | 5V tolerant |
| Analog pin input voltage*1                      | $V_{IA}$               | V <sub>SS</sub> - 0.5 | $V_{CC} + 0.5$<br>( $\leq 6.5V$ ) | V     |             |
| Output voltage*1                                | Vo                     | $V_{SS}$ - $0.5$      | $Vcc + 0.5$ $(\leq 6.5V)$         | V     |             |
| "L" level maximum output current*4              | T                      |                       | 10                                | mA    | 4mA type    |
| L'ievel maximum output current                  | $I_{OL}$               | -                     | 20                                | mA    | 12mA type   |
| "L" level average output current*5              | ī                      |                       | 4                                 | mA    | 4mA type    |
| L level average output current.                 | $I_{OLAV}$             | =                     | 12                                | mA    | 12mA type   |
| "L" level total maximum output current          | $\sum$ I <sub>OL</sub> | -                     | 100                               | mA    |             |
| "L" level total average output current*6        | $\sum I_{OLAV}$        | -                     | 50                                | mA    |             |
| "II" lovel maximum autmut augment* <sup>4</sup> |                        |                       | - 10                              | mA    | 4mA type    |
| "H" level maximum output current*4              | $I_{OH}$               | -                     | - 20                              | mA    | 12mA type   |
| "H" level average output current*5              | T                      |                       | - 4                               | mA    | 4mA type    |
| Halevel average output current                  | $I_{OHAV}$             | -                     | - 12                              | mA    | 12mA type   |
| "H" level total maximum output current          | $\sum I_{OH}$          | -                     | - 100                             | mA    |             |
| "H" level total average output current*6        | $\sum I_{OHAV}$        | -                     | - 50                              | mA    |             |
| Power consumption                               | $P_{\mathrm{D}}$       | -                     | 350                               | mW    |             |
| Storage temperature                             | $T_{STG}$              | - 55                  | + 150                             | °C    |             |

<sup>\*1 :</sup> These parameters are based on the condition that  $V_{SS} = 0V$ .

#### <WARNING>

Semiconductor devices may be permanently damaged by application of stress (including, without limitation, voltage, current or temperature) in excess of absolute maximum ratings.

Do not exceed any of these ratings.

<sup>\*2 :</sup>  $V_{CC}$  must not drop below  $V_{SS}$  - 0.5V.

<sup>\*3 :</sup> Ensure that the voltage does not to exceed  $V_{CC}$  + 0.5 V, for example, when the power is turned on.

<sup>\*4:</sup> The maximum output current is the peak value for a single pin.

<sup>\*5 :</sup> The average output is the average current for a single pin over a period of 100 ms.

<sup>\*6:</sup> The total average output current is the average current for all pins over a period of 100 ms.



### 2. Recommended Operating Conditions

 $(V_{SS} = AVRL = 0.0V)$ 

| Dor                   | ameter                      | Symbol   | Conditions                                        | Va       | lue      | Unit  | Remarks        |
|-----------------------|-----------------------------|----------|---------------------------------------------------|----------|----------|-------|----------------|
| Fai                   | ametei                      | Symbol   | Conditions                                        | Min      | Max      | Offic | Remarks        |
| Power supply          | voltage                     | $V_{CC}$ | -                                                 | 2.7      | 5.5      | V     |                |
| A malag rafara        | maa valtaaa                 | AVRH     | -                                                 | 2.7      | $V_{CC}$ | V     |                |
| Analog refere         | ence voltage                | AVRL     | -                                                 | $V_{SS}$ | $V_{SS}$ | V     |                |
| Smoothing ca          | pacitor                     | $C_{S}$  | -                                                 | 1        | 10       | μF    | For regulator* |
|                       |                             |          | When<br>mounted on<br>four-layer                  | - 40     | + 105    | °C    |                |
| Operating temperature | FPT-32P-M30,<br>LCC-32P-M19 | Та       | PCB When mounted on double-sided single-layer PCB | - 40     | + 85     | °C    |                |

<sup>\* :</sup> See "• C Pin" in "■HANDLING DEVICES" for the connection of the smoothing capacitor.

#### <WARNING>

The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated under these conditions.

Any use of semiconductor devices will be under their recommended operating condition. Operation under any conditions other than these conditions may adversely affect reliability of device and could result in device failure. No warranty is made with respect to any use, operating conditions or combinations not represented on this data sheet. If you are considering application under any conditions other than listed herein, please contact sales representatives beforehand.



### 3. DC Characteristics

# (1) Current Rating

| Parameter            | Symbol           | Pin  | Conditions                                      | Val |     | Unit  | Remarks                                                            |                                                                              |
|----------------------|------------------|------|-------------------------------------------------|-----|-----|-------|--------------------------------------------------------------------|------------------------------------------------------------------------------|
| Farameter            | Syllibol         | name | Conditions                                      | Тур | Max | Offic |                                                                    |                                                                              |
|                      |                  |      |                                                 | 27  | 35  | mA    | CPU: 72MHz,<br>Peripheral: 36MHz<br>Instruction on Flash<br>*1     |                                                                              |
|                      |                  |      | Normal operation<br>(PLL)                       | -   |     | 22    | mA                                                                 | CPU:72MHz, Peripheral: the clock stops NOP operation Instruction on Flash *1 |
|                      | $I_{CC}$         |      |                                                 | 23  | 29  | mA    | CPU: 72MHz,<br>Peripheral: 36MHz<br>Instruction on RAM<br>*1       |                                                                              |
|                      |                  |      | Normal operation<br>(built-in<br>high-speed CR) | 2.2 | 3.1 | mA    | CPU/ Peripheral : 4MHz* <sup>2</sup><br>Instruction on Flash<br>*1 |                                                                              |
|                      |                  |      | Normal operation (sub oscillation)              | 73  | 910 | μА    | CPU/ Peripheral : 32kHz<br>Instruction on Flash<br>*1              |                                                                              |
|                      |                  | VCC  | Normal operation<br>(built-in<br>low-speed CR)  | 105 | 930 | μА    | CPU/ Peripheral : 100kHz<br>Instruction on Flash<br>*1             |                                                                              |
|                      | $I_{CCS}$        |      | SLEEP operation (PLL)                           | 17  | 20  | mA    | Peripheral : 36MHz<br>*1                                           |                                                                              |
| Power supply current |                  |      | SLEEP operation<br>(built-in<br>high-speed CR)  | 1.3 | 2.2 | mA    | Peripheral : 4MHz* <sup>2</sup>                                    |                                                                              |
|                      |                  |      | SLEEP operation (sub oscillation)               | 64  | 890 | μΑ    | Peripheral : 32kHz<br>*1                                           |                                                                              |
|                      |                  |      | SLEEP operation<br>(built-in<br>low-speed CR)   | 80  | 910 | μΑ    | Peripheral : 100kHz<br>*1                                          |                                                                              |
|                      | $I_{CCH}$        |      | STOP mode                                       | 12  | 33  | μА    | Ta = + 25°C,<br>When LVD is off<br>*1                              |                                                                              |
|                      | 1CCH             |      | STOT Mode                                       | -   | 550 | μΑ    | Ta = + 105°C,<br>When LVD is off<br>*1                             |                                                                              |
|                      | I <sub>CCT</sub> |      | TIMER mode                                      | 15  | 45  | μΑ    | Ta = + 25°C,<br>When LVD is off<br>*1                              |                                                                              |
|                      | <b>-</b> CC1     |      | (sub oscillation)                               | -   | 740 | μΑ    | Ta = + 105°C,<br>When LVD is off<br>*1                             |                                                                              |
|                      | Ican             |      | RTC mode                                        | 13  | 39  | μΑ    | Ta = + 25°C,<br>When LVD is off<br>*1                              |                                                                              |
|                      | $I_{CCR}$        |      | (sub oscillation)                               | -   | 580 | μA    | Ta = + 105°C,<br>When LVD is off<br>*1                             |                                                                              |



- \*1: When all ports are fixed. \*2: When setting it to 4MHz by trimming.



### • LVD current

 $(V_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AVRL = 0V, Ta = -40^{\circ}C \text{ to } + 105^{\circ}C)$ 

| Parameter                                | Symbol             | Pin  | Conditions   |      | lue | Unit | Remarks                     |  |
|------------------------------------------|--------------------|------|--------------|------|-----|------|-----------------------------|--|
| 1 dramotor                               | Cynnoo.            | name | Conditions   | Тур  | Max | 0    | rtomanto                    |  |
| Low-Voltage detection                    | ī                  | VCC  | At anomation | 0.13 | 0.3 | μΑ   | For occurrence of reset     |  |
| circuit (LVD)<br>power supply<br>current | I <sub>CCLVD</sub> | VCC  | At operation | 0.13 | 0.3 | μΑ   | For occurrence of interrupt |  |

### • Flash memory current

 $(V_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AVRL = 0V, Ta = -40^{\circ}C \text{ to } + 105^{\circ}C)$ 

| Parameter                                 | Symbol               | Pin  | Conditions     | Va  | lue  | Unit  | Remarks    |  |
|-------------------------------------------|----------------------|------|----------------|-----|------|-------|------------|--|
| Farameter                                 | Syllibol             | name | Conditions     | Тур | Max  | Offic | INCIIIaINS |  |
| Flash<br>memory<br>write/erase<br>current | I <sub>CCFLASH</sub> | VCC  | At Write/Erase | 9.5 | 11.2 | mA    |            |  |

#### • A/D convertor current

| Parameter              | Symbol              | Pin  | Conditions   | Val | lue  | Unit | Remarks   |
|------------------------|---------------------|------|--------------|-----|------|------|-----------|
| Farameter              | Syllibol            | name | Conditions   | Тур | Max  | 5    | Remarks   |
| Power supply current   | $I_{CCAD}$          | VCC  | At operation | 0.7 | 0.9  | mA   |           |
| Reference power supply | ī                   | AVRH | At operation | 1.1 | 1.97 | mA   | AVRH=5.5V |
| current (AVRH)         | I <sub>CCAVRH</sub> | АУКП | At stop      | 0.1 | 1.7  | μΑ   | AVRH=5.5V |



# (2) Pin Characteristics

| Devenuetor                                   | C: see le e l    | D:::: ::::::::::::::::::::::::::::::::       | ·                                                                                                      | V 10 3.3 V, VS        | Value |                           |      | Daves and co |
|----------------------------------------------|------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------|-------|---------------------------|------|--------------|
| Parameter                                    | Symbol           | Pin name                                     | Conditions                                                                                             | Min                   | Тур   | Max                       | Unit | Remarks      |
| "H" level<br>input<br>voltage<br>(hysteresis | V <sub>IHS</sub> | CMOS<br>hysteresis<br>input pin,<br>MD0, MD1 | -                                                                                                      | $V_{CC} \times 0.8$   | -     | V <sub>CC</sub> + 0.3     | V    |              |
| input)                                       |                  | 5V tolerant input pin                        | -                                                                                                      | $V_{CC} \times 0.8$   | -     | $V_{SS} + 5.5$            | V    |              |
| "L" level input voltage                      | $V_{ILS}$        | CMOS<br>hysteresis<br>input pin,<br>MD0, MD1 | -                                                                                                      | V <sub>SS</sub> - 0.3 | -     | $V_{CC} \times 0.2$       | V    |              |
| (hysteresis input)                           |                  | 5V tolerant input pin                        | -                                                                                                      | V <sub>SS</sub> - 0.3 | 1     | $V_{\text{CC}}\times 0.2$ | V    |              |
| "H" level                                    | $ m V_{OH}$      | 4mA type                                     | $V_{CC} \ge 4.5 \text{ V},$ $I_{OH} = -4\text{mA}$ $V_{CC} < 4.5 \text{ V},$ $I_{OH} = -2\text{mA}$    | V <sub>CC</sub> - 0.5 | -     | $V_{CC}$                  | V    |              |
| output<br>voltage                            | VOH              | 12mA type                                    | $V_{CC} \ge 4.5 \text{ V},$ $I_{OH} = -12 \text{mA}$ $V_{CC} < 4.5 \text{ V},$ $I_{OH} = -8 \text{mA}$ | V <sub>CC</sub> - 0.5 | -     | $V_{CC}$                  | V    |              |
| "L" level                                    | $ m V_{OL}$      | 4mA type                                     | $V_{CC} \ge 4.5 \text{ V},$ $I_{OL} = 4\text{mA}$ $V_{CC} < 4.5 \text{ V},$ $I_{OL} = 2\text{mA}$      | $V_{SS}$              | 1     | 0.4                       | V    |              |
| voltage                                      | VOL              | 12mA type                                    | $V_{CC} \ge 4.5 \text{ V},$ $I_{OL} = 12\text{mA}$ $V_{CC} < 4.5 \text{ V},$ $I_{OL} = 8\text{mA}$     | $ m V_{SS}$           | -     | 0.4                       | V    |              |
| Input leak current                           | $I_{IL}$         | -                                            | -                                                                                                      | - 5                   | -     | + 5                       | μΑ   |              |
| Pull-up<br>resistance<br>value               | $R_{PU}$         | Pull-up pin                                  | $V_{CC} \ge 4.5 \text{ V}$ $V_{CC} < 4.5 \text{ V}$                                                    | 33                    | 50    | 90<br>180                 | kΩ   |              |
| Input capacitance                            | C <sub>IN</sub>  | Other than<br>VCC,<br>VSS,<br>AVRH,<br>AVRL  | -                                                                                                      | -                     | 5     | 15                        | pF   |              |



### 4. AC Characteristics

### (1) Main Clock Input Characteristics

| Doromotor                                         | Cymbol                               | Pin       | Conditions           |       | lue | Unit  | Domorko                      |   |   |    |     |
|---------------------------------------------------|--------------------------------------|-----------|----------------------|-------|-----|-------|------------------------------|---|---|----|-----|
| Parameter                                         | Symbol                               | name      | Conditions           | Min   | Max | Oill  | Remarks                      |   |   |    |     |
|                                                   |                                      |           | $V_{CC} \ge 4.5V$    | 4     | 48  | MHz   | When crystal oscillator      |   |   |    |     |
| Input frequency                                   | $F_{CH}$                             |           | $V_{\rm CC}$ < 4.5 V | 4     | 20  | WILLS | is connected                 |   |   |    |     |
| input frequency                                   | 1 CH                                 |           |                      |       |     |       |                              | - | 4 | 48 | MHz |
| Input clock cycle                                 | $t_{\mathrm{CYLH}}$                  | X0,<br>X1 | -                    | 20.83 | 250 | ns    | When using external Clock    |   |   |    |     |
| Input clock pulse width                           | -                                    |           | Pwh/tcylh, Pwl/tcylh | 45    | 55  | %     | When using external Clock    |   |   |    |     |
| Input clock rise time and fall time               | $t_{\mathrm{CF,}} \ t_{\mathrm{CR}}$ |           | -                    | -     | 5   | ns    | When using external Clock    |   |   |    |     |
|                                                   | $F_{CM}$                             | -         | -                    | -     | 72  | MHz   | Master clock                 |   |   |    |     |
| Internal operating                                | F <sub>CC</sub>                      | ı         | -                    | -     | 72  | MHz   | Base clock<br>(HCLK/FCLK)    |   |   |    |     |
| clock*1 frequency                                 | $F_{CP0}$                            | -         | -                    | -     | 40  | MHz   | APB0 bus clock*2             |   |   |    |     |
|                                                   | $F_{CP1}$                            | -         | -                    | -     | 40  | MHz   | APB1 bus clock* <sup>2</sup> |   |   |    |     |
|                                                   | $F_{CP2}$                            | -         | -                    | =     | 40  | MHz   | APB2 bus clock* <sup>2</sup> |   |   |    |     |
| Internal arrant                                   | $t_{CYCC}$                           | -         | -                    | 13.8  | -   | ns    | Base clock<br>(HCLK/FCLK)    |   |   |    |     |
| Internal operating clock* <sup>1</sup> cycle time | $t_{CYCP0}$                          | -         | -                    | 25    | -   | ns    | APB0 bus clock*2             |   |   |    |     |
| clock. Cycle time                                 | $t_{CYCP1}$                          | -         | -                    | 25    | -   | ns    | APB1 bus clock* <sup>2</sup> |   |   |    |     |
|                                                   | $t_{CYCP2}$                          | -         | -                    | 25    | -   | ns    | APB2 bus clock* <sup>2</sup> |   |   |    |     |

<sup>\*1:</sup> For more information about each internal operating clock, see "Chapter : Clock" in "FM3 Family PERIPHERAL MANUAL".

<sup>\*2:</sup> For about each APB bus which each peripheral is connected to, see "■ BLOCK DIAGRAM" in this data sheet.





## (2) Sub Clock Input Characteristics

|                         |               |      |                      | ( , , , | 2.7 1 10 3 | ,,,,,,, | 01, 1 | <b>u</b> 10 0 to 100 0)               |                           |
|-------------------------|---------------|------|----------------------|---------|------------|---------|-------|---------------------------------------|---------------------------|
| Parameter               | Symbol        | Pin  | Conditions           |         | Value      |         | Unit  | Remarks                               |                           |
| Parameter               | Syllibol      | name | Conditions           | Min     | Тур        | Max     | Ullit | Remarks                               |                           |
| Input frequency         | $F_{CL}$      |      | -                    | -       | 32.768     | 1       | kHz   | When crystal oscillator is connected* |                           |
|                         |               | X0A, | X0A,<br>X1A          | -       | 32         | -       | 100   | kHz                                   | When using external clock |
| Input clock cycle       | $t_{ m CYLL}$ | AIA  | -                    | 10      | -          | 31.25   | μs    | When using external clock             |                           |
| Input clock pulse width | -             |      | Pwh/tcyll, Pwl/tcyll | 45      | -          | 55      | %     | When using external clock             |                           |

<sup>\*:</sup> See "• Sub crystal oscillator" in "

HANDLING DEVICES" for the crystal oscillator used.





### (3) Built-in CR Oscillation Characteristics

• Built-in High-speed CR

 $(V_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = 0V, Ta = -40^{\circ}\text{C to} + 105^{\circ}\text{C})$ 

| Doromotor                    | Symbol     | Conditions                                                |      | Value |      | Unit  | Domarka           |
|------------------------------|------------|-----------------------------------------------------------|------|-------|------|-------|-------------------|
| Parameter                    | Symbol     | Conditions                                                | Min  | Тур   | Max  | 5     | Remarks           |
|                              |            | $Ta = +25^{\circ}C$ ,<br>3.6V < $V_{CC} \le 5.5V$         |      |       |      |       |                   |
| Clock frequency              |            | Ta =0°C to +85°C,<br>3.6V < $V_{CC} \le 5.5V$             | 3.9  | 4     | 4.1  |       |                   |
|                              |            | Ta = - 40°C to + 105°C,<br>$3.6V < V_{CC} \le 5.5V$       | 3.88 | 4     | 4.12 |       |                   |
|                              | $F_{CRH}$  | $Ta = +25^{\circ}C,$<br>$2.7V \le V_{CC} \le 3.6V$        | 3.94 | 4     | 4.06 | MHz   | When trimming*1   |
|                              | - CKH      | Ta = $-20$ °C to $+85$ °C,<br>$2.7V \le V_{CC} \le 3.6V$  | 3.92 | 4     | 4.08 | 1,111 |                   |
|                              |            | Ta = $-20$ °C to $+105$ °C,<br>$2.7V \le V_{CC} \le 3.6V$ | 3.9  | 4     | 4.1  |       |                   |
|                              |            | Ta = - 40°C to + 105°C,<br>$2.7V \le V_{CC} \le 3.6V$     | 3.88 | 4     | 4.12 |       |                   |
|                              |            | $Ta = -40^{\circ}C \text{ to} + 105^{\circ}C$             | 2.8  | 4     | 5.2  |       | When not trimming |
| Frequency stabilization time | $t_{CRWT}$ | -                                                         | -    | -     | 30   | μs    | *2                |

<sup>\*1:</sup> In the case of using the values in CR trimming area of Flash memory at shipment for frequency trimming/temperature trimming.

· Built-in Low-speed CR

| Parameter       | Symbol Conditions |            |     | Value |     | Unit  | Remarks |
|-----------------|-------------------|------------|-----|-------|-----|-------|---------|
|                 | Syllibol          | Conditions | Min | Тур   | Max | Ullit | Remarks |
| Clock frequency | F <sub>CRL</sub>  | -          | 50  | 100   | 150 | kHz   |         |

<sup>\*2:</sup> This is time from the trim value setting to stable of the frequency of the High-speed CR clock.

After setting the trim value, the period when the frequency stability time passes can use the High-speed CR clock as a source clock.



# (4-1) Operating Conditions of Main and PLL (In the case of using main clock for input of PLL)

 $(V_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = 0V, Ta = -40^{\circ}C \text{ to } +105^{\circ}C)$ 

| Parameter                                                            | Symbol              | ,   | Value | ;   | Unit     | Remarks |
|----------------------------------------------------------------------|---------------------|-----|-------|-----|----------|---------|
| Farameter                                                            | Symbol              | Min | Тур   | Max | Offic    | Remarks |
| PLL oscillation stabilization wait time* <sup>1</sup> (LOCK UP time) | t <sub>LOCK</sub>   | 100 | -     | -   | μs       |         |
| PLL input clock frequency                                            | $F_{PLLI}$          | 4   | -     | 16  | MHz      |         |
| PLL multiple rate                                                    | -                   | 5   | -     | 37  | multiple |         |
| PLL macro oscillation clock frequency                                | $F_{PLLO}$          | 75  | -     | 150 | MHz      |         |
| Main PLL clock frequency* <sup>2</sup>                               | F <sub>CLKPLL</sub> | -   | -     | 72  | MHz      |         |

<sup>\*1:</sup> Time from when the PLL starts operating until the oscillation stabilizes.

### (4-2) Operating Conditions of Main PLL

(In the case of using built-in high-speed CR for input clock of main PLL)

 $(V_{CC} = 2.7 \text{V to } 5.5 \text{V}, V_{SS} = 0 \text{V}, \text{Ta} = -40 ^{\circ}\text{C to} + 105 ^{\circ}\text{C})$ 

| Darameter                                                | Cumbal              | Value |     |     | Unit     | Domorko |
|----------------------------------------------------------|---------------------|-------|-----|-----|----------|---------|
| Parameter                                                | Symbol              | Min   | Тур | Max | Offic    | Remarks |
| PLL oscillation stabilization wait time*¹ (LOCK UP time) | $t_{LOCK}$          | 100   | -   | -   | μs       |         |
| PLL input clock frequency                                | $F_{PLLI}$          | 3.8   | 4   | 4.2 | MHz      |         |
| PLL multiple rate                                        | -                   | 19    | -   | 35  | multiple |         |
| PLL macro oscillation clock frequency                    | $F_{PLLO}$          | 72    | -   | 150 | MHz      |         |
| Main PLL clock frequency* <sup>2</sup>                   | F <sub>CLKPLL</sub> | -     | -   | 72  | MHz      |         |

<sup>\*1:</sup> Time from when the PLL starts operating until the oscillation stabilizes.

Note: Make sure to input to the main PLL source clock, the high-speed CR clock (CLKHC) that the frequency has been trimmed.

<sup>\*2:</sup> For more information about Main PLL clock (CLKPLL), see "Chapter: Clock" in "FM3 Family PERIPHERAL MANUAL".

<sup>\*2:</sup> For more information about Main PLL clock (CLKPLL), see "Chapter: Clock" in "FM3 Family PERIPHERAL MANUAL".



### (5) Reset Input Characteristics

 $(V_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = 0V, Ta = -40^{\circ}\text{C to} + 105^{\circ}\text{C})$ 

| Parameter        | Symbol             | Pin   | Conditions | Va  | lue | Unit  | Remarks |
|------------------|--------------------|-------|------------|-----|-----|-------|---------|
| Farameter        | Cymbol             | name  | Conditions | Min | Max | Offic |         |
| Reset input time | t <sub>INITX</sub> | INITX | -          | 500 | -   | ns    |         |

### (6) Power-on Reset Timing

 $(V_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = 0V, Ta = -40^{\circ}C \text{ to } + 105^{\circ}C)$ 

| Parameter                           | Symbol | Pin  | Valu | Je   | Unit  | Remarks |
|-------------------------------------|--------|------|------|------|-------|---------|
| Farameter                           | Symbol | name | Min  | Max  | Offic | Remarks |
| Power supply rising time            | Tr     |      | 0    | -    | ms    |         |
| Power supply shut down time         | Toff   | VCC  | 1    | -    | ms    |         |
| Time until releasing Power-on reset | Tprt   |      | 0.34 | 3.15 | ms    |         |



### Glossary

• LVDL\_minimum : Minimum detection voltage of Low-Voltage detection reset.

See "6. Low-Voltage Detection Characteristics".



# (7) Base Timer Input Timing

• Timer input timing

| ( | $V_{\rm CC} = 2.7V$ | to 5.5V.  | $V_{ss} =$ | 0V. $Ta = -$ | - 40°C to + | 105°C) |
|---|---------------------|-----------|------------|--------------|-------------|--------|
| ١ | * (() 2.7 *         | 10 5.5 1, | * 55       | o , 1u       | 10 0 10     | 105 0  |

| Parameter         | Symbol                       | Pin name                                   | Conditions | Value              |     | Unit  | Remarks |
|-------------------|------------------------------|--------------------------------------------|------------|--------------------|-----|-------|---------|
| Parameter         | Syllibol                     | Fill Haille                                | Conditions | Min                | Max | Offic | Remarks |
| Input pulse width | $t_{ m TIWH}, \ t_{ m TIWL}$ | TIOAn/TIOBn<br>(when using as<br>ECK, TIN) | -          | 2t <sub>CYCP</sub> | -   | ns    |         |

| [C GO-39, 8688 CHS. |  |  |  |
|---------------------|--|--|--|
| ECK                 |  |  |  |
| TIN                 |  |  |  |
|                     |  |  |  |

· Trigger input timing

$$(V_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = 0V, Ta = -40^{\circ}C \text{ to } + 105^{\circ}C)$$

| Parameter         | Symbol                       | Pin name                               | Conditions | Value              |     | Unit | Domarka |
|-------------------|------------------------------|----------------------------------------|------------|--------------------|-----|------|---------|
|                   | Symbol                       | FIII Haille                            | Conditions | Min                | Max | Oill | Remarks |
| Input pulse width | $t_{ m TRGH}, \ t_{ m TRGL}$ | TIOAn/TIOBn<br>(when using as<br>TGIN) | -          | 2t <sub>CYCP</sub> | -   | ns   |         |



Note:  $t_{CYCP}$  indicates the APB bus clock cycle time.

About the APB bus number which Base Timer is connected to, see "BLOCK DIAGRAM" in this data sheet.



### (8) CSIO Timing

• Synchronous serial (SPI = 0, SCINV = 0)

 $(V_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = 0V, Ta = -40^{\circ}\text{C to} + 105^{\circ}\text{C})$ 

| Darameter                                        | Symbol             | Pin           | Conditions                     | V <sub>CC</sub> < 4     |      | V <sub>CC</sub> ≥       | 4.5V | Unit  |
|--------------------------------------------------|--------------------|---------------|--------------------------------|-------------------------|------|-------------------------|------|-------|
| Parameter                                        | Symbol             | name          | Conditions                     | Min                     | Max  | Min                     | Max  | Ullit |
| Serial clock cycle time                          | $t_{SCYC}$         | SCKx          |                                | $4t_{CYCP}$             | -    | $4t_{CYCP}$             | ı    | ns    |
| $SCK \downarrow \rightarrow SOT$ delay time      | $t_{SLOVI}$        | SCKx,<br>SOTx | Internal shift clock operation | - 30                    | + 30 | - 20                    | + 20 | ns    |
| $SIN \rightarrow SCK \uparrow setup time$        | $t_{IVSHI}$        | SCKx,<br>SINx |                                | 50                      | -    | 30                      | -    | ns    |
| $SCK \uparrow \rightarrow SIN \text{ hold time}$ | $t_{ m SHIXI}$     | SCKx,<br>SINx |                                | 0                       | -    | 0                       | 1    | ns    |
| Serial clock "L" pulse width                     | $t_{SLSH}$         | SCKx          |                                | 2t <sub>CYCP</sub> - 10 | -    | 2t <sub>CYCP</sub> - 10 | ı    | ns    |
| Serial clock "H" pulse width                     | $t_{SHSL}$         | SCKx          |                                | $t_{CYCP} + 10$         | -    | $t_{CYCP} + 10$         | -    | ns    |
| $SCK \downarrow \rightarrow SOT$ delay time      | $t_{\rm SLOVE}$    | SCKx,<br>SOTx | External shift                 | -                       | 50   | -                       | 30   | ns    |
| $SIN \rightarrow SCK \uparrow setup time$        | t <sub>IVSHE</sub> | SCKx,<br>SINx | clock<br>operation             | 10                      | -    | 10                      | ı    | ns    |
| $SCK \uparrow \rightarrow SIN \text{ hold time}$ | $t_{ m SHIXE}$     | SCKx,<br>SINx |                                | 20                      | -    | 20                      | -    | ns    |
| SCK falling time                                 | tF                 | SCKx          |                                | -                       | 5    | -                       | 5    | ns    |
| SCK rising time                                  | tR                 | SCKx          |                                | -                       | 5    | -                       | 5    | ns    |

- t<sub>CYCP</sub> indicates the APB bus clock cycle time.
   About the APB bus number which Multi-function Serial is connected to, see "■BLOCK DIAGRAM" in this data sheet.
- These characteristics only guarantee the same relocate port number. For example, the combination of SCLKx\_0 and SOTx\_1 is not guaranteed.
- When the external load capacitance  $C_L = 30 \text{pF}$ .









Synchronous serial (SPI = 0, SCINV = 1)

 $(V_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = 0V, Ta = -40^{\circ}C \text{ to } + 105^{\circ}C)$ 

| Parameter                                          | Symbol             | Pin           | Conditions                     | V <sub>CC</sub> < 4     | 4.5V | V <sub>CC</sub> ≥       | 4.5V | Unit  |
|----------------------------------------------------|--------------------|---------------|--------------------------------|-------------------------|------|-------------------------|------|-------|
| Farameter                                          | Syllibol           | name          | Conditions                     | Min                     | Max  | Min                     | Max  | Offic |
| Serial clock cycle time                            | $t_{SCYC}$         | SCKx          |                                | $4t_{CYCP}$             | -    | $4t_{CYCP}$             | 1    | ns    |
| $SCK \uparrow \rightarrow SOT$ delay time          | $t_{ m SHOVI}$     | SCKx,<br>SOTx | Internal shift clock operation | - 30                    | + 30 | - 20                    | + 20 | ns    |
| $SIN \rightarrow SCK \downarrow setup time$        | t <sub>IVSLI</sub> | SCKx,<br>SINx |                                | 50                      | -    | 30                      | 1    | ns    |
| $SCK \downarrow \rightarrow SIN \text{ hold time}$ | $t_{\rm SLIXI}$    | SCKx,<br>SINx |                                | 0                       | -    | 0                       | 1    | ns    |
| Serial clock "L" pulse width                       | $t_{\rm SLSH}$     | SCKx          |                                | 2t <sub>CYCP</sub> - 10 | -    | 2t <sub>CYCP</sub> - 10 | ı    | ns    |
| Serial clock "H" pulse width                       | $t_{ m SHSL}$      | SCKx          |                                | $t_{CYCP} + 10$         | -    | t <sub>CYCP</sub> + 10  | 1    | ns    |
| $SCK \uparrow \rightarrow SOT$ delay time          | $t_{SHOVE}$        | SCKx,<br>SOTx | External shift                 | -                       | 50   | -                       | 30   | ns    |
| $SIN \rightarrow SCK \downarrow setup time$        | $t_{IVSLE}$        | SCKx,<br>SINx | clock<br>operation             | 10                      | -    | 10                      | ı    | ns    |
| $SCK \downarrow \rightarrow SIN \text{ hold time}$ | $t_{\rm SLIXE}$    | SCKx,<br>SINx |                                | 20                      | -    | 20                      | -    | ns    |
| SCK falling time                                   | tF                 | SCKx          |                                | -                       | 5    | -                       | 5    | ns    |
| SCK rising time                                    | tR                 | SCKx          |                                | -                       | 5    | =                       | 5    | ns    |

- t<sub>CYCP</sub> indicates the APB bus clock cycle time.
   About the APB bus number which Multi-function Serial is connected to, see "■BLOCK DIAGRAM" in this data sheet.
- These characteristics only guarantee the same relocate port number. For example, the combination of SCLKx\_0 and SOTx\_1 is not guaranteed.
- When the external load capacitance  $C_L$  = 30pF.









• Synchronous serial (SPI = 1, SCINV = 0)

 $(V_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = 0V, Ta = -40^{\circ}C \text{ to } + 105^{\circ}C)$ 

| Doromotor                                          | Cymbol             | Pin           | Conditions           | V <sub>CC</sub> < 4     | 4.5V | V <sub>CC</sub> ≥       | 4.5V | Linit |
|----------------------------------------------------|--------------------|---------------|----------------------|-------------------------|------|-------------------------|------|-------|
| Parameter                                          | Symbol             | name          | Conditions           | Min                     | Max  | Min                     | Max  | Unit  |
| Serial clock cycle time                            | $t_{SCYC}$         | SCKx          |                      | 4t <sub>CYCP</sub>      | -    | 4t <sub>CYCP</sub>      | -    | ns    |
| $SCK \uparrow \rightarrow SOT$ delay time          | $t_{SHOVI}$        | SCKx,<br>SOTx |                      | - 30                    | + 30 | - 20                    | + 20 | ns    |
| $SIN \rightarrow SCK \downarrow setup time$        | t <sub>IVSLI</sub> | SCKx,<br>SINx | Internal shift clock | 50                      | -    | 30                      | -    | ns    |
| $SCK \downarrow \rightarrow SIN \text{ hold time}$ | $t_{ m SLIXI}$     | SCKx,<br>SINx | operation            | 0                       | -    | 0                       | -    | ns    |
| $SOT \rightarrow SCK \downarrow delay time$        | $t_{\rm SOVLI}$    | SCKx,<br>SOTx |                      | 2t <sub>CYCP</sub> - 30 | -    | 2t <sub>CYCP</sub> - 30 | -    | ns    |
| Serial clock "L" pulse width                       | $t_{\rm SLSH}$     | SCKx          |                      | 2t <sub>CYCP</sub> - 10 | -    | 2t <sub>CYCP</sub> - 10 | -    | ns    |
| Serial clock "H" pulse width                       | $t_{ m SHSL}$      | SCKx          |                      | t <sub>CYCP</sub> + 10  | -    | t <sub>CYCP</sub> + 10  | -    | ns    |
| $SCK \uparrow \rightarrow SOT$ delay time          | $t_{ m SHOVE}$     | SCKx,<br>SOTx | External shift       | -                       | 50   | -                       | 30   | ns    |
| $SIN \rightarrow SCK \downarrow setup time$        | t <sub>IVSLE</sub> | SCKx,<br>SINx | clock<br>operation   | 10                      | -    | 10                      | -    | ns    |
| $SCK \downarrow \rightarrow SIN \text{ hold time}$ | $t_{\rm SLIXE}$    | SCKx,<br>SINx |                      | 20                      | -    | 20                      | -    | ns    |
| SCK falling time                                   | tF                 | SCKx          |                      | ı                       | 5    | -                       | 5    | ns    |
| SCK rising time                                    | tR                 | SCKx          |                      | -                       | 5    | -                       | 5    | ns    |

- t<sub>CYCP</sub> indicates the APB bus clock cycle time.
   About the APB bus number which Multi-function Serial is connected to, see "■BLOCK DIAGRAM" in this data sheet.
- These characteristics only guarantee the same relocate port number. For example, the combination of SCLKx\_0 and SOTx\_1 is not guaranteed.
- When the external load capacitance  $C_L = 30 pF$ .









• Synchronous serial (SPI = 1, SCINV = 1)

 $(V_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = 0V, Ta = -40^{\circ}C \text{ to } + 105^{\circ}C)$ 

| Darameter                                        | Cymabal             | Pin           |                      | $V_{\rm CC} < 4$        |      | V <sub>CC</sub> ≥       | 4.5V |      |
|--------------------------------------------------|---------------------|---------------|----------------------|-------------------------|------|-------------------------|------|------|
| Parameter                                        | Symbol              | name          | Conditions           | Min                     | Max  | Min                     | Max  | Unit |
| Serial clock cycle time                          | $t_{SCYC}$          | SCKx          |                      | $4t_{CYCP}$             | -    | $4t_{CYCP}$             | -    | ns   |
| $SCK \downarrow \rightarrow SOT$ delay time      | $t_{ m SLOVI}$      | SCKx,<br>SOTx |                      | - 30                    | + 30 | - 20                    | + 20 | ns   |
| $SIN \rightarrow SCK \uparrow setup time$        | t <sub>IVSHI</sub>  | SCKx,<br>SINx | Internal shift clock | 50                      | -    | 30                      | -    | ns   |
| $SCK \uparrow \rightarrow SIN \text{ hold time}$ | t <sub>SHIXI</sub>  | SCKx,<br>SINx | operation            | 0                       | -    | 0                       | -    | ns   |
| $SOT \rightarrow SCK \uparrow delay time$        | $t_{ m SOVHI}$      | SCKx,<br>SOTx |                      | 2t <sub>CYCP</sub> - 30 | -    | 2t <sub>CYCP</sub> - 30 | -    | ns   |
| Serial clock "L" pulse width                     | t <sub>SLSH</sub>   | SCKx          |                      | 2t <sub>CYCP</sub> - 10 | -    | 2t <sub>CYCP</sub> - 10 | -    | ns   |
| Serial clock "H" pulse width                     | $t_{\mathrm{SHSL}}$ | SCKx          |                      | $t_{CYCP} + 10$         | -    | $t_{CYCP} + 10$         | -    | ns   |
| $SCK \downarrow \rightarrow SOT$ delay time      | $t_{SLOVE}$         | SCKx,<br>SOTx | External shift       | -                       | 50   | -                       | 30   | ns   |
| $SIN \rightarrow SCK \uparrow setup time$        | t <sub>IVSHE</sub>  | SCKx,<br>SINx | clock<br>operation   | 10                      | -    | 10                      | -    | ns   |
| $SCK \uparrow \rightarrow SIN \text{ hold time}$ | $t_{ m SHIXE}$      | SCKx,<br>SINx |                      | 20                      | -    | 20                      | -    | ns   |
| SCK falling time                                 | tF                  | SCKx          |                      | -                       | 5    | -                       | 5    | ns   |
| SCK rising time                                  | tR                  | SCKx          |                      | -                       | 5    | -                       | 5    | ns   |

- t<sub>CYCP</sub> indicates the APB bus clock cycle time.
   About the APB bus number which Multi-function Serial is connected to, see "■BLOCK DIAGRAM" in this data sheet.
- These characteristics only guarantee the same relocate port number. For example, the combination of SCLKx\_0 and SOTx\_1 is not guaranteed.
- When the external load capacitance  $C_L = 30 pF$ .







• External clock (EXT = 1): asynchronous only

|                              | ,             | 100 2.7 1 10 3.3 1 | , , 55 0 , 14   | 10 0 10 105 0 |       |         |
|------------------------------|---------------|--------------------|-----------------|---------------|-------|---------|
| Parameter                    | Symbol        | Conditions         | Valu            | е             | Linit | Remarks |
| Farameter                    | Syllibol      | Conditions         | Min             | Max           | Offic | Remarks |
| Serial clock "L" pulse width | $t_{SLSH}$    |                    | $t_{CYCP} + 10$ | -             | ns    |         |
| Serial clock "H" pulse width | $t_{ m SHSL}$ | C = 20mE           | $t_{CYCP} + 10$ | -             | ns    |         |
| SCK falling time             | tF            | $C_L = 30pF$       | -               | 5             | ns    |         |
| SCK rising time              | tR            |                    | -               | 5             | ns    |         |





### (9) External Input Timing

 $(V_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = 0V, Ta = -40^{\circ}C \text{ to } + 105^{\circ}C)$ 

| -                 |                                      |                                 | ( • (      | <u>C 2.7 1 10 3.3 1</u> | , , 99 | 0,            | u 10 C to 1 103 C)         |  |
|-------------------|--------------------------------------|---------------------------------|------------|-------------------------|--------|---------------|----------------------------|--|
| Parameter         | Symbol                               | Pin name                        | Conditions | Value                   |        | Unit          | Remarks                    |  |
| T arameter        | Cyllibol                             | Tillilanic                      | Conditions | Min                     | Max    | Offic         | rtemants                   |  |
|                   |                                      | FRCKx                           | -          | $2t_{CYCP}^{*1}$        | -      | ns            | Free-run timer input clock |  |
|                   | ICxx                                 |                                 |            |                         |        | Input capture |                            |  |
| Input pulse width | Input pulse width t <sub>INH</sub> , | DTTIxX                          | -          | $2t_{CYCP}^{*1}$        | -      | ns            | Wave form generator        |  |
|                   | $t_{ m INL}$                         | INT02, INT03,<br>INT06, INT07,  |            | $2t_{CYCP}+100*^1$      | -      | ns            |                            |  |
|                   |                                      | INT14, INT18,<br>INT19,<br>NMIX | -          | 500* <sup>2</sup>       | -      | ns            | External interrupt,<br>NMI |  |

<sup>\*1 :</sup> t<sub>CYCP</sub> indicates the APB bus clock cycle time except stop when in STOP mode, in TIMER mode.
About the APB bus number which, Multi-function Timer, External interrupt is connected to, see "■BLOCK DIAGRAM" in this data sheet.

\*2 : When in STOP mode, in TIMER mode.





### (10) Quadrature Position/Revolution Counter Timing

| Darameter                   | Cymphal       |              | V to 3.3 v, v <sub>ss</sub> = 0 | •   |         |
|-----------------------------|---------------|--------------|---------------------------------|-----|---------|
| Parameter                   | Symbol        | Conditions   | Min                             | Max | Unit    |
| AIN pin "H" width           | $t_{ m AHL}$  | -            |                                 |     |         |
| AIN pin "L" width           | $t_{ m ALL}$  | -            |                                 |     |         |
| BIN pin "H" width           | $t_{ m BHL}$  | =            |                                 |     |         |
| BIN pin "L" width           | $t_{ m BLL}$  | -            |                                 |     |         |
| Time from AIN pin "H"       |               | PC Mode2 or  | ]                               |     |         |
| level to BIN rise           | $t_{ m AUBU}$ | PC_Mode3     |                                 |     |         |
| Time from BIN pin "H"       | 4             | PC_Mode2 or  |                                 |     |         |
| level to AIN fall           | $t_{ m BUAD}$ | PC_Mode3     |                                 |     |         |
| Time from AIN pin "L"       | 4             | PC_Mode2 or  |                                 |     |         |
| level to BIN fall           | $t_{ m ADBD}$ | PC_Mode3     |                                 |     |         |
| Time from BIN pin "L"       | 4             | PC_Mode2 or  |                                 |     |         |
| level to AIN rise           | $t_{ m BDAU}$ | PC_Mode3     |                                 |     |         |
| Time from BIN pin "H"       | 4             | PC_Mode2 or  |                                 |     |         |
| level to AIN rise           | $t_{ m BUAU}$ | PC_Mode3     | 2t <sub>CYCP</sub> *            |     | <b></b> |
| Time from AIN pin "H"       | 4             | PC_Mode2 or  | ZICYCP.                         | -   | ns      |
| level to BIN fall           | $t_{ m AUBD}$ | PC_Mode3     |                                 |     |         |
| Time from BIN pin "L"       | 4             | PC_Mode2 or  |                                 |     |         |
| level to AIN fall           | $t_{ m BDAD}$ | PC_Mode3     |                                 |     |         |
| Time from AIN pin "L"       | 4             | PC_Mode2 or  |                                 |     |         |
| level to BIN rise           | $t_{ m ADBU}$ | PC_Mode3     |                                 |     |         |
| ZIN pin "H" width           | $t_{ m ZHL}$  | QCR:CGSC="0" |                                 |     |         |
| ZIN pin "L" width           | $t_{ZLL}$     | QCR:CGSC="0" |                                 |     |         |
| Time from determined ZIN    |               |              |                                 |     |         |
| level to AIN/BIN rise and   | $t_{ZABE}$    | QCR:CGSC="1" |                                 |     |         |
| fall                        |               |              |                                 |     |         |
| Time from AIN/BIN rise      |               |              |                                 |     |         |
| and fall time to determined | $t_{ABEZ}$    | QCR:CGSC="1" |                                 |     |         |
| ZIN level                   |               |              |                                 |     |         |

<sup>\*:</sup> t<sub>CYCP</sub> indicates the APB bus clock cycle time except stop when in STOP mode, in TIMER mode.
About the APB bus number which Quadrature Position/Revolution Counter is connected to, see "■BLOCK DIAGRAM" in this data sheet.













# (11) I<sup>2</sup>C Timing

 $(V_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = 0V, Ta = -40^{\circ}\text{C to} + 105^{\circ}\text{C})$ 

| Parameter                                                                          | Symbol            | Conditions                             | Standard-<br>mode |                    | Fast-m            |       | Unit | Remarks |
|------------------------------------------------------------------------------------|-------------------|----------------------------------------|-------------------|--------------------|-------------------|-------|------|---------|
|                                                                                    |                   |                                        | Min               | Max                | Min               | Max   |      |         |
| SCL clock frequency                                                                | $F_{SCL}$         |                                        | 0                 | 100                | 0                 | 400   | kHz  |         |
| (Repeated) START condition hold time SDA $\downarrow \rightarrow$ SCL $\downarrow$ | $t_{HDSTA}$       |                                        | 4.0               | -                  | 0.6               | -     | μs   |         |
| SCL clock "L" width                                                                | $t_{LOW}$         |                                        | 4.7               | -                  | 1.3               | -     | μs   |         |
| SCL clock "H" width                                                                | $t_{HIGH}$        |                                        | 4.0               | -                  | 0.6               | -     | μs   |         |
| (Repeated) START setup time $SCL \uparrow \rightarrow SDA \downarrow$              | $t_{SUSTA}$       |                                        | 4.7               | -                  | 0.6               | -     | μs   |         |
| Data hold time $SCL \downarrow \rightarrow SDA \downarrow \uparrow$                | $t_{HDDAT}$       | $C_{L} = 30pF,$ $R = (Vp/I_{OL})^{*1}$ | 0                 | 3.45* <sup>2</sup> | 0                 | 0.9*3 | μs   |         |
| Data setup time $SDA \downarrow \uparrow \rightarrow SCL \uparrow$                 | $t_{SUDAT}$       |                                        | 250               | -                  | 100               | -     | ns   |         |
| STOP condition setup time $SCL \uparrow \rightarrow SDA \uparrow$                  | $t_{ m SUSTO}$    |                                        | 4.0               | -                  | 0.6               | -     | μs   |         |
| Bus free time between "STOP condition" and "START condition"                       | t <sub>BUF</sub>  |                                        | 4.7               | -                  | 1.3               | -     | μs   |         |
| Noise filter                                                                       | $t_{\mathrm{SP}}$ | =                                      | $2 t_{CYCP}^{*4}$ | -                  | $2 t_{CYCP}^{*4}$ | -     | ns   |         |

<sup>\*1 :</sup>R and  $C_L$  represent the pull-up resistance and load capacitance of the SCL and SDA lines, respectively. Vp indicates the power supply voltage of the pull-up resistance and  $I_{OL}$  indicates  $V_{OL}$  guaranteed current.

About the APB bus number that I<sup>2</sup>C is connected to, see "■BLOCK DIAGRAM" in this data sheet.

To use Standard-mode, set the APB bus clock at 2MHz or more

To use Fast-mode, set the APB bus clock at 8MHz or more.



<sup>\*2 :</sup>The maximum  $t_{HDDAT}$  must satisfy that it doesn't extend at least "L" period  $(t_{LOW})$  of device's SCL signal.

<sup>\*3 :</sup>A Fast-mode I<sup>2</sup>C bus device can be used on a Standard-mode I<sup>2</sup>C bus system as long as the device satisfies the requirement of "t<sub>SUDAT</sub> ≥ 250 ns".

<sup>\*4 :</sup>t<sub>CYCP</sub> is the APB bus clock cycle time.



# (12) SWD Timing

 $(V_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = 0V, Ta = -40^{\circ}C \text{ to } + 105^{\circ}C)$ 

| Parameter        | Symbol        | Pin name        | Conditions | Va  | lue | Unit | Remarks |
|------------------|---------------|-----------------|------------|-----|-----|------|---------|
| Parameter        | Symbol        | Fill Hallie     | Conditions | Min | Max | Oill | Remarks |
| SWDIO setup time | $t_{ m SWS}$  | SWCLK,<br>SWDIO | -          | 15  | 1   | ns   |         |
| SWDIO hold time  | $t_{\rm SWH}$ | SWCLK,<br>SWDIO | -          | 15  | ı   | ns   |         |
| SWDIO delay time | $t_{ m SWD}$  | SWCLK,<br>SWDIO | -          | -   | 45  | ns   |         |

Note: When the external load capacitance  $C_L = 30 \text{pF}$ .





#### 5. 12-bit A/D Converter

Electrical characteristics for the A/D converter

 $(V_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = 0V, Ta = -40^{\circ}C \text{ to } + 105^{\circ}C)$ 

| D                                             | Cumbal Din nama  |                               | (*(00 2               | Value     | 7.5 1, 1 55 |      | Davis also                        |  |  |
|-----------------------------------------------|------------------|-------------------------------|-----------------------|-----------|-------------|------|-----------------------------------|--|--|
| Parameter                                     | Symbol           | Pin name                      | Min                   | Тур       | Max         | Unit | Remarks                           |  |  |
| Resolution                                    | -                | -                             | -                     | -         | 12          | bit  |                                   |  |  |
| Integral Nonlinearity                         | -                | -                             | - 4.5                 | -         | + 4.5       | LSB  |                                   |  |  |
| Differential<br>Nonlinearity                  | -                | -                             | - 3.5                 | -         | + 3.5       | LSB  | AVDII –                           |  |  |
| Zero transition voltage                       | V <sub>ZT</sub>  | AN01 to AN05,<br>AN12 to AN14 | - 20                  | -         | + 20        | mV   | AVRH = 2.7V to 5.5V               |  |  |
| Full-scale transition voltage                 | $V_{FST}$        | AN01 to AN05,<br>AN12 to AN14 | AN01 to AN05, AVPH 20 |           | AVRH + 20   | mV   |                                   |  |  |
| Conversion time                               | -                | -                             | 1.0*1                 | -         | -           | μs   |                                   |  |  |
| Sampling time* <sup>2</sup>                   | Ts               | -                             | 0.3                   | -         | 10          | μs   |                                   |  |  |
| Compare clock cycle*3                         | Teck             | -                             | 50                    | -         | 1000        | ns   |                                   |  |  |
| State transition time to operation permission | Tstt             | -                             | -                     | -         | 1.0         | μs   |                                   |  |  |
| Analog input capacity                         | C <sub>AIN</sub> | -                             | -                     | -         | 9.7         | pF   |                                   |  |  |
| Analog input resistance                       | R <sub>AIN</sub> | -                             | -                     | -         | 1.5         | kΩ   | $V_{CC} \ge 4.5V$ $V_{CC} < 4.5V$ |  |  |
| Interchannel disparity                        | -                | -                             | -                     | -         | 4           | LSB  |                                   |  |  |
| Analog port input current                     | -                | AN01 to AN05,<br>AN12 to AN14 | -                     | -         | 5           | μΑ   |                                   |  |  |
| Analog input voltage                          | -                | AN01 to AN05,<br>AN12 to AN14 | V <sub>SS</sub>       | -         | AVRH        | V    |                                   |  |  |
| Reference voltage                             |                  | AVRH                          | 2.7                   | -         | $V_{CC}$    | V    |                                   |  |  |
| *1. Consequention time is the                 | _                | AVRL                          | $V_{SS}$              | -<br>- (T | $V_{SS}$    | V    |                                   |  |  |

<sup>\*1:</sup> Conversion time is the value of sampling time (Ts) + compare time (Tc).

The condition of the minimum conversion time is when the value of sampling time: 300ns, the value of sampling time: 700ns.

Ensure that it satisfies the value of sampling time (Ts) and compare clock cycle (Tcck).

For setting of sampling time and compare clock cycle, see "Chapter: A/D Converter" in "FM3 Family PERIPHERAL MANUAL Analog Macro Part".

The register settings of the A/D Converter are reflected in the operation according to the APB bus clock timing.

For the number of the APB bus to which the A/D Converter is connected, see "エラー! 参照元が見つかりません。. エラー! 参照元が見つかりません。".

The base clock (HCLK) is used to generate the sampling time and the compare clock cycle.

- \*2: A necessary sampling time changes by external impedance. Ensure that it set the sampling time to satisfy (Equation 1).
- \*3: Compare time (Tc) is the value of (Equation 2).





(Equation 1) Ts 
$$\geq$$
 (R<sub>AIN</sub> + Rext)  $\times$  C<sub>AIN</sub>  $\times$  9

Ts : Sampling time

 $R_{AIN}$ : Input resistance of A/D = 1.5k $\Omega$  at 4.5  $\leq$  VCC  $\leq$  5.5

Input resistance of A/D =  $2.2k\Omega$  at  $2.7 \le VCC \le 4.5$   $C_{AIN}$ : Input capacity of A/D = 9.7pF at  $2.7 \le VCC \le 5.5$ Rext: Output impedance of external circuit

(Equation 2)  $Tc = Tcck \times 14$ 

Tc : Compare time Tcck: Compare clock cycle



#### Definition of 12-bit A/D Converter Terms

Resolution
 Integral Nonlinearity
 Analog variation that is recognized by an A/D converter.
 Deviation of the line between the zero-transition point

(0b0000000000000000000000000000001) and the full-scale transition point

 $(0b1111111111110 \longleftrightarrow 0b111111111111)$  from the actual conversion

characteristics.

• Differential Nonlinearity : Deviation from the ideal value of the input voltage that is required to change

the output code by 1 LSB.



Integral Nonlinearity of digital output N = 
$$\frac{V_{NT} - \{1LSB \times (N-1) + V_{ZT}\}}{1LSB}$$
 [LSB]

Differential Nonlinearity of digital output N = 
$$\frac{V_{(N+1)T} - V_{NT}}{1LSB}$$
 - 1 [LSB]

$$1LSB = \frac{V_{FST} - V_{ZT}}{4094}$$

N : A/D converter digital output value.

 $V_{ZT}$  : Voltage at which the digital output changes from 0x000 to 0x001.  $V_{FST}$  : Voltage at which the digital output changes from 0xFFE to 0xFFF.  $V_{NT}$  : Voltage at which the digital output changes from 0x(N - 1) to 0xN.



### 6. Low-Voltage Detection Characteristics

### (1) Low-Voltage Detection Reset

 $(Ta = -40^{\circ}C \text{ to } + 105^{\circ}C)$ 

| Doromotor                   | Cymahal     | Canditions          |         | Value    |                             | l lmit | Domorko            |
|-----------------------------|-------------|---------------------|---------|----------|-----------------------------|--------|--------------------|
| Parameter                   | Symbol      | Conditions          | Min     | Тур      | Max                         | Unit   | Remarks            |
| Detected voltage            | VDL         | $SVHR^{*1} = 00000$ | 2.25    | 2.45     | 2.65                        | V      | When voltage drops |
| Released voltage            | VDH         | SVHR = 00000        | 2.30    | 2.50     | 2.70                        | V      | When voltage rises |
| Detected voltage            | VDL         | $SVHR^{*1} = 00001$ | 2.39    | 2.60     | 2.81                        | V      | When voltage drops |
| Released voltage            | VDH         | SVIK - 00001        | Same as | s SVHR = | 0000 value                  | V      | When voltage rises |
| Detected voltage            | VDL         | $SVHR^{*1} = 00010$ | 2.48    | 2.70     | 2.92                        | V      | When voltage drops |
| Released voltage            | VDH         | SVIIK - 00010       | Same as | s SVHR = | 0000 value                  | V      | When voltage rises |
| Detected voltage            | VDL         | $SVHR^{*1} = 00011$ | 2.58    | 2.80     | 3.02                        | V      | When voltage drops |
| Released voltage            | VDH         | SVIIK - 00011       | Same as | s SVHR = | 0000 value                  | V      | When voltage rises |
| Detected voltage            | VDL         | $SVHR^{*1} = 00100$ | 2.76    | 3.00     | 3.24                        | V      | When voltage drops |
| Released voltage            | VDH         | SVHR = 00100        | Same as | s SVHR = | 0000 value                  | V      | When voltage rises |
| Detected voltage            | VDL         | $SVHR^{*1} = 00101$ | 2.94    | 3.20     | 3.46                        | V      | When voltage drops |
| Released voltage            | VDH         | SVIIK - 00101       | Same as | s SVHR = | 0000 value                  | V      | When voltage rises |
| Detected voltage            | VDL         | $SVHR^{*1} = 00110$ | 3.31    | 3.60     | 3.89                        | V      | When voltage drops |
| Released voltage            | VDH         | SVIIK - 00110       | Same as | s SVHR = | 0000 value                  | V      | When voltage rises |
| Detected voltage            | VDL         | $SVHR^{*1} = 00111$ | 3.40    | 3.70     | 4.00                        | V      | When voltage drops |
| Released voltage            | VDH         | SVHR = 00111        | Same as | s SVHR = | 0000 value                  | V      | When voltage rises |
| Detected voltage            | VDL         | $SVHR^{*1} = 01000$ | 3.68    | 4.00     | 4.32                        | V      | When voltage drops |
| Released voltage            | VDH         | SVHR = 01000        | Same as | s SVHR = | 0000 value                  | V      | When voltage rises |
| Detected voltage            | VDL         | $SVHR^{*1} = 01001$ | 3.77    | 4.10     | 4.43                        | V      | When voltage drops |
| Released voltage            | VDH         | SVHR = 01001        | Same as | s SVHR = | 0000 value                  | V      | When voltage rises |
| Detected voltage            | VDL         | $SVHR^{*1} = 01010$ | 3.86    | 4.20     | 4.54                        | V      | When voltage drops |
| Released voltage            | VDH         | SVHR = 01010        | Same as | s SVHR = | 0000 value                  | V      | When voltage rises |
| LVD stabilization wait time | $T_{LVDW}$  | -                   | -       | -        | 8160 × t <sub>CYCP</sub> *2 | μs     |                    |
| LVD detection delay time    | $T_{LVDDL}$ | -                   | -       | -        | 200                         | μs     |                    |

<sup>\*1:</sup> SVHR bit of Low-Voltage Detection Voltage Control Register (LVD\_CTL) is reset to SVHR = 00000 by low voltage detection reset.

<sup>\*2:</sup> t<sub>CYCP</sub> indicates the APB2 bus clock cycle time.



# (2) Interrupt of Low-Voltage Detection

 $(Ta = -40^{\circ}C \text{ to } + 105^{\circ}C)$ 

| Parameter         | Symbol      | Conditions    |      | Value | !                   | Unit  | Remarks            |
|-------------------|-------------|---------------|------|-------|---------------------|-------|--------------------|
| Farameter         | Symbol      | Conditions    | Min  | Тур   | Max                 | Ullit | Remarks            |
| Detected voltage  | VDL         | SVHI = 00011  | 2.58 | 2.80  | 3.02                | V     | When voltage drops |
| Released voltage  | VDH         | SVIII - 00011 | 2.67 | 2.90  | 3.13                | V     | When voltage rises |
| Detected voltage  | VDL         | SVHI = 00100  | 2.76 | 3.00  | 3.24                | V     | When voltage drops |
| Released voltage  | VDH         | SVIII - 00100 | 2.85 | 3.10  | 3.35                | V     | When voltage rises |
| Detected voltage  | VDL         | SVHI = 00101  | 2.94 | 3.20  | 3.46                | V     | When voltage drops |
| Released voltage  | VDH         | SVIII - 00101 | 3.04 | 3.30  | 3.56                | V     | When voltage rises |
| Detected voltage  | VDL         | SVHI = 00110  | 3.31 | 3.60  | 3.89                | V     | When voltage drops |
| Released voltage  | VDH         | SVIII - 00110 | 3.40 | 3.70  | 4.00                | V     | When voltage rises |
| Detected voltage  | VDL         | SVHI = 00111  | 3.40 | 3.70  | 4.00                | V     | When voltage drops |
| Released voltage  | VDH         | SVIII – 00111 | 3.50 | 3.80  | 4.10                | V     | When voltage rises |
| Detected voltage  | VDL         | SVHI = 01000  | 3.68 | 4.00  | 4.32                | V     | When voltage drops |
| Released voltage  | VDH         | SVIII - 01000 | 3.77 | 4.10  | 4.43                | V     | When voltage rises |
| Detected voltage  | VDL         | SVHI = 01001  | 3.77 | 4.10  | 4.43                | V     | When voltage drops |
| Released voltage  | VDH         | SVIII - 01001 | 3.86 | 4.20  | 4.54                | V     | When voltage rises |
| Detected voltage  | VDL         | SVHI = 01010  | 3.86 | 4.20  | 4.54                | V     | When voltage drops |
| Released voltage  | VDH         | SVIII - 01010 | 3.96 | 4.30  | 4.64                | V     | When voltage rises |
| LVD stabilization | т           |               |      |       | 8160 ×              |       |                    |
| wait time         | $T_{LVDW}$  | =             | -    | _     | t <sub>CYCP</sub> * | μs    |                    |
| LVD detection     | $T_{LVDDL}$ | _             |      | _     | 200                 | 116   |                    |
| delay time        | 1 LVDDL     | -             |      | _     | 200                 | μs    |                    |

<sup>\*:</sup> t<sub>CYCP</sub> indicates the APB2 bus clock cycle time.



# 7. Flash Memory Write/Erase Characteristics

 $(V_{CC} = 2.7V \text{ to } 5.5V, Ta = -40^{\circ}C \text{ to } + 105^{\circ}C)$ 

| Paramet            | or         | Value |     |     | Unit | Remarks                               |
|--------------------|------------|-------|-----|-----|------|---------------------------------------|
| Paramet            | EI         | Min   | Тур | Max | 5    | Remarks                               |
| Sector erase time  | Small      |       | 0.3 | 0.7 | g    | Includes write time prior to internal |
| Sector crase time  | Sector     | -     | 0.5 | 0.7 | S    | erase                                 |
| Halfward (16 hit)  | rmita tima |       | 1.6 | 202 |      | Not including system-level overhead   |
| Half word (16-bit) | write time | -     | 16  | 282 | μs   | time                                  |
| Chin areas time    |            |       | 2.4 | 5.6 |      | Includes write time prior to internal |
| Chip erase time    |            | -     | 2.4 | 5.6 | S    | erase                                 |

· Erase/write cycles and data hold time

| Erase/write cycles (cycle) | Data hold time (year) | Remarks |
|----------------------------|-----------------------|---------|
| 1,000                      | 20*                   |         |
| 10,000                     | 10*                   |         |

<sup>\*:</sup> This value comes from the technology qualification (using Arrhenius equation to translate high temperature acceleration test result into average temperature value at + 85°C).



# 8. Return Time from Low-Power Consumption Mode

### (1) Return Factor: Interrupt/WKUP

The return time from Low-Power consumption mode is indicated as follows. It is from receiving the return factor to starting the program operation.

### · Return Count Time

 $(V_{CC} = 2.7V \text{ to } 5.5V, Ta = -40^{\circ}C \text{ to } + 105^{\circ}C)$ 

| Parameter                                                       | Symbol | Value   |      | Unit | Remarks |
|-----------------------------------------------------------------|--------|---------|------|------|---------|
|                                                                 |        | Тур     | Max* | Unit | Remarks |
| SLEEP mode                                                      |        | $t_{C}$ | YCC  | μs   |         |
| High-speed CR TIMER mode,<br>Main TIMER mode,<br>PLL TIMER mode |        | 43      | 83   | μs   |         |
| Low-speed CR TIMER mode                                         | Tient  | 310     | 620  | μs   |         |
| Sub TIMER mode                                                  |        | 534     | 724  | μs   |         |
| RTC mode,<br>STOP mode                                          |        | 278     | 479  | μs   |         |

<sup>\*:</sup> The maximum value depends on the accuracy of built-in CR.

• Operation example of return from Low-Power consumption mode (by external interrupt\*)



<sup>\*:</sup> External interrupt is set to detecting fall edge.





<sup>\*:</sup> Internal resource interrupt is not included in return factor by the kind of Low-Power consumption mode.

#### Notes:

- The return factor is different in each Low-Power consumption modes. See "Chapter: Low Power Consumption Mode" and "Operations of Standby Modes" in FM3 Family PERIPHERAL MANUAL.
- When interrupt recoveries, the operation mode that CPU recoveries depends on the state before the Low-Power consumption mode transition. See "CHAPTER: Low Power Consumption Mode" in "FM3 Family PERIPHERAL MANUAL".



### (2) Return Factor: Reset

The return time from Low-Power consumption mode is indicated as follows. It is from releasing reset to starting the program operation.

#### · Return Count Time

 $(V_{CC} = 2.7V \text{ to } 5.5V, Ta = -40^{\circ}C \text{ to } + 105^{\circ}C)$ 

| Parameter                                                       | Symbol | Value |      | Unit  | Remarks |
|-----------------------------------------------------------------|--------|-------|------|-------|---------|
|                                                                 |        | Тур   | Max* | Offic | Remains |
| SLEEP mode                                                      |        | 149   | 264  | μs    |         |
| High-speed CR TIMER mode,<br>Main TIMER mode,<br>PLL TIMER mode |        | 149   | 264  | μs    |         |
| Low-speed CR TIMER mode                                         | Trent  | 318   | 603  | μs    |         |
| Sub TIMER mode                                                  |        | 308   | 583  | μs    |         |
| RTC/STOP mode                                                   |        | 248   | 443  | μs    |         |

<sup>\*:</sup> The maximum value depends on the accuracy of built-in CR.

• Operation example of return from Low-Power consumption mode (by INITX)







<sup>\*:</sup> Internal resource reset is not included in return factor by the kind of Low-Power consumption mode.

#### Notes:

- The return factor is different in each Low-Power consumption modes.
   See "Chapter: Low Power Consumption Mode" and "Operations of Standby Modes" in FM3 Family PERIPHERAL MANUAL.
- When interrupt recoveries, the operation mode that CPU recoveries depends on the state before
  the Low-Power consumption mode transition. See "CHAPTER: Low Power Consumption Mode"
  in "FM3 Family PERIPHERAL MANUAL".
- The time during the power-on reset/low-voltage detection reset is excluded. See "(6) Power-on Reset Timing in 4. AC Characteristics in ■ELECTRICAL CHARACTERISTICS" for the detail on the time during the power-on reset/low -voltage detection reset.
- When in recovery from reset, CPU changes to the high-speed CR run mode. When using the main clock or the PLL clock, it is necessary to add the main clock oscillation stabilization wait time or the main PLL clock stabilization wait time.
- The internal resource reset means the watchdog reset and the CSV reset.



# ■ ORDERING INFORMATION

| Part number  | Package                                                |  |
|--------------|--------------------------------------------------------|--|
| MB9BF121JPMC | Plastic • LQFP32 (0.8mm pitch), 32pin<br>(FPT-32P-M30) |  |
| MB9BF121JWQN | Plastic • QFN32 (0.5mm pitch), 32pin (LCC-32P-M73)     |  |



### ■ PACKAGE DIMENSIONS





Please check the latest package dimension at the following URL. http://edevice.fujitsu.com/package/en-search/







Please check the latest package dimension at the following URL. http://edevice.fujitsu.com/package/en-search/



# ■ MAJOR CHANGES

| Page        | Section                                                                        | Change Results                                                        |  |
|-------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------|--|
| Revision 0. | 1                                                                              |                                                                       |  |
| -           | -                                                                              | Initial release                                                       |  |
| Revision 1. | 0                                                                              |                                                                       |  |
| -           | -                                                                              | Preliminary → Data Sheet                                              |  |
| -           | -                                                                              | Company name and layout design change                                 |  |
| 2           | ■FEATURES                                                                      | Revised I <sup>2</sup> C operation mode name                          |  |
| 4           | ■FEATURES                                                                      | Revised Channel number of MFT A/D activation compare                  |  |
| 6           | ■PRODUCT LINEUP                                                                | Revised channel number of MFT A/D activation compare                  |  |
| 0           | ■PRODUCT LINEUP                                                                | Added notes of Built-in high speed CR accuracy                        |  |
| 7           | ■PACKAGES                                                                      | Corrected Package code                                                |  |
| 9           | ■PIN ASSIGNMENT                                                                | Corrected Package code                                                |  |
| 20          | ■I/O CIRCUIT TYPE                                                              | Corrected the remarks of type E and F                                 |  |
| 29          | ■BLOCK DIAGRAM                                                                 | Revised Channel number of MFT A/D activation compare                  |  |
| 40,42       | ■ELECTRICAL CHARACTERISTICS 3.DC Characteristics (1) Current Rating            | Revised the values of "TBD"                                           |  |
| 48          | ■ELECTRICAL CHARACTERISTICS  3.AC Characteristics (6)Power-on Reset Timing     | Revised the values of "TBD"                                           |  |
|             | ■ELECTRICAL CHARACTERISTICS  3.AC Characteristics (11) I <sup>2</sup> C Timing | • Revised I <sup>2</sup> C operation mode name                        |  |
| 61          |                                                                                | • Revised the value of noise filter                                   |  |
|             |                                                                                | Revised the notes explanation                                         |  |
| 62          | ■ELECTRICAL CHARACTERISTICS 3.AC Characteristics (12) SWD Timing               | Add the value of SWDIO delay time                                     |  |
|             |                                                                                | Add the value of sampling time                                        |  |
| 64          | ■ELECTRICAL CHARACTERISTICS 5. 12-bit A/D Converter Electrical characteristics | Revised the notes explanation                                         |  |
|             |                                                                                | • Revised the value of Differential Nonlinearity +/-2.5LSB →+/-3.5LSB |  |
|             |                                                                                | Delete (Preliminary value) description                                |  |
| 68          | ■ELECTRICAL CHARACTERISTICS                                                    | • Revised the values of "TBD"                                         |  |
|             |                                                                                | • Revised the notes of Erase/write cycles and data hold time          |  |
|             | 7. Flash Memory Write/Erase Characteristics                                    | • Delete (target value) description                                   |  |
| 69,71       | ■ELECTRICAL CHARACTERISTICS 8. Return Time from Low-Power Consumption Mode     | Revised the values of "TBD"                                           |  |
| 75          | ■PACKAGE DIMENSIONS                                                            | Corrected Package code                                                |  |





#### Colophon

The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for any use that includes fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for any use where chance of failure is intolerable (i.e., submersible repeater and artificial satellite). Please note that Spansion will not be liable to you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the US Export Administration Regulations or the applicable laws of any other country, the prior authorization by the respective government entity will be required for export of those products.

#### Trademarks and Notice

The contents of this document are subject to change without notice. This document may contain information on a Spansion product under development by Spansion. Spansion reserves the right to change or discontinue work on any product without notice. The information in this document is provided as is without warranty or guarantee of any kind as to its accuracy, completeness, operability, fitness for particular purpose, merchantability, non-infringement of third-party rights, or any other warranty, express, implied, or statutory. Spansion assumes no liability for any damages of any kind arising out of the use of the information in this document.

Copyright © 2013-2014 Spansion Inc. All rights reserved. Spansion®, the Spansion logo, MirrorBit®, MirrorBit® Eclipse<sup>TM</sup>, ORNAND<sup>TM</sup> and combinations thereof, are trademarks and registered trademarks of Spansion LLC in the United States and other countries. Other names used are for informational purposes only and may be trademarks of their respective owners.