

#### SLVS625D-FEBRUARY 2006-REVISED JULY 2009

# DUAL OUTPUT BOOST WLED DRIVER **USING SINGLE INDUCTOR**

### FEATURES

- 2.5-V to 6-V Input Voltage Range
- Two Outputs Each up to 27 V
- 0.7-A Integrated Switch
- **Built-In Power Diode**
- **1.2-MHz Fixed PWM Frequency**
- Individually Programmable Output Current
- Input-to-Output Isolation
- **Built-In Soft Start**
- **Overvoltage Protection**
- Up to 83% Efficiency .
- Up to 30-kHz PWM Dimming Frequency
- Available in a 10-Pin, 3- x 3-mm QFN Package

### APPLICATIONS

- Sub and Main Display Backlight in Clam Shell Phones
- Display and Keypad Backlight
- Up to 14 WLED Driver

### DESCRIPTION

The TPS61150/1 is a high-frequency boost converter with two regulated current outputs for driving WLEDs. Each current output can be individually programmed through external resistors. There is a dedicated selection pin for each output, so the two outputs can be turned on separately or simultaneously. The output current can be reduced by a pulse width modulation (PWM) signal on the select pins or an analog voltage on the ISET pins, resulting in PWM dimming of the WLEDs. The boost regulator runs at a 1.2-MHz fixed switching frequency to reduce output ripple and avoid audible noises associated with PFM control.

The two current outputs are ideal for driving WLED backlights for the sub- and main displays in clamshell phones. The two outputs can also be used for driving display and keypad backlights. When used together, the two outputs can drive up to 14 WLEDs for one large display.

In addition to the small inductor, small capacitor and 3-mm x 3-mm QFN package, the built-in MOSFET and diode eliminate the need for any external power devices. Overall, the IC provides an extremely compact solution with high efficiency and plenty of flexibility.



**TYPICAL APPLICATION** 

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas **6**3 Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

#### SLVS625D-FEBRUARY 2006-REVISED JULY 2009



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGE <sup>(1)</sup> | ОVР<br>(Тур.) | PACKAGE<br>MARKING |
|----------------|------------------------|---------------|--------------------|
| –40 to 85°C    | TPS61150DRCR           | 28 V          | BCQ                |
| -40 to 85°C    | TPS61151DRCR           | 22 V          | BRH                |
| –40 to 85°C    | TPS61150DRCT           | 28 V          | BCQ                |
| –40 to 85°C    | TPS61151DRCT           | 22 V          | BRH                |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

Over operating free-air temperature range (unless otherwise noted).

|                                                       | VALUE                        | UNIT |
|-------------------------------------------------------|------------------------------|------|
| Supply voltages on pin VIN <sup>(2)</sup>             | -0.3 to 7                    | V    |
| Voltages on pins SEL1/2, ISET1/2 <sup>(2)</sup>       | -0.3 to 7                    | V    |
| Voltage on pin IOUT, SW, IFB1 and IFB2 <sup>(2)</sup> | 30                           | V    |
| Continuous power dissipation                          | See Dissipation Rating Table |      |
| Operating junction temperature range                  | -40 to 150                   | °C   |
| Storage temperature range                             | -65 to 150                   | °C   |

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

### **DISSIPATION RATINGS**

| PACKAGE               | R <sub>θJA</sub> | T <sub>A</sub> ≤ 25°C<br>POWER RATING | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|-----------------------|------------------|---------------------------------------|---------------------------------------|---------------------------------------|
| QFN <sup>(1)</sup>    | 270°C/W          | 370 mW                                | 204 mW                                | 148 mW                                |
| QFN <sup>(2)</sup> (2 | 48.7°C/W         | 2.05 W                                | 1.13 W                                | 821 mW                                |

(1) Soldered PowerPAD on a standard 2-layer PCB without vias for thermal pad.

(2) Soldered PowerPAD on a standard 4-layer PCB with vias for thermal pad.

### **RECOMMENDED OPERATING CONDITIONS**

Over operating free-air temperature range (unless otherwise noted).

|                |                                 | MIN | NOM MAX | UNIT |
|----------------|---------------------------------|-----|---------|------|
| VI             | Input voltage range             | 2.5 | 6       | V    |
| Vo             | Output voltage range            | Vin | 27      | V    |
| L              | Inductor <sup>(1)</sup>         |     | 10      | μH   |
| CIN            | Input capacitor <sup>(1)</sup>  | 1   |         | μF   |
| Co             | Output capacitor <sup>(1)</sup> | 1   |         | μF   |
| T <sub>A</sub> | Operating ambient temperature   | -40 | 85      | °C   |
| TJ             | Operating junction temperature  | -40 | 125     | °C   |

(1) See the Application Information section for further information.

TEXAS INSTRUMENTS

SLVS625D-FEBRUARY 2006-REVISED JULY 2009

#### www.ti.com

### **ELECTRICAL CHARACTERISTICS**

At V<sub>I</sub> = 3.6 V, SELx = V<sub>IN</sub>, Rset = 80 k $\Omega$ , V<sub>IO</sub> = 15 V, and T<sub>A</sub> = -40°C to 85°C. Typical values are at T<sub>A</sub> = 25°C (unless otherwise noted).

|                       | PARAMETER                                                              | TEST CONDITIONS                                             | MIN   | TYP   | MAX   | UNIT    |
|-----------------------|------------------------------------------------------------------------|-------------------------------------------------------------|-------|-------|-------|---------|
| SUPPLY C              | CURRENT                                                                |                                                             |       |       |       |         |
| V <sub>I</sub>        | Input voltage range                                                    |                                                             | 2.5   |       | 6     | V       |
| Q                     | Operating quiescent current into Vin                                   | Device PWM switching no load                                |       |       | 2     | mA      |
| SD                    | Shutdown current                                                       | SELx = GND                                                  |       |       | 1.5   | μA      |
| / <sub>UVLO</sub>     | Undervoltage lockout threshold                                         | Vin falling                                                 |       | 1.65  | 1.8   | V       |
| / <sub>hys</sub>      | Undervoltage lockout hysterisis                                        |                                                             |       | 70    |       | mV      |
|                       | AND SOFT START                                                         |                                                             |       |       |       |         |
| / <sub>(selh)</sub>   | SEL logic high voltage                                                 | V <sub>IN</sub> = 2.7 V to 6 V                              | 1.2   |       |       | V       |
| V <sub>(sell)</sub>   | SEL logic low voltage                                                  | V <sub>IN</sub> = 2.7 V to 6 V                              |       |       | 0.4   | V       |
| R <sub>(en)</sub>     | SEL pull down resistor                                                 |                                                             | 300   | 700   |       | kΩ      |
| Γ <sub>off</sub>      | SEL pulse width to disable                                             | SELx high to low                                            | 40    |       |       | ms      |
| < <sub>ss</sub>       | IFB soft start current steps                                           |                                                             |       | 16    |       |         |
| T <sub>ss</sub>       | Soft start time step                                                   | Measured as clock divider                                   |       | 64    |       |         |
| T <sub>ss_en</sub>    | Soft start enable time                                                 | Time between falling and rising of two adjacent SELx pulses | 40    |       |       | ms      |
| CURRENT               | FEEDBACK                                                               |                                                             |       |       |       |         |
| V <sub>(ISET)</sub>   | ISET pin voltage                                                       |                                                             | 1.204 | 1.229 | 1.254 | V       |
| (ISET)                | Current multiplier                                                     | I <sub>OUT</sub> /I <sub>SET</sub>                          | 820   | 900   | 990   |         |
| < <sub>M</sub>        | Current matching                                                       | In reference to the average of two output current           | -6    |       | 6     | %       |
| √ <sub>(IFB)</sub>    | IFB Regulation voltage                                                 |                                                             | 300   | 330   | 360   | mV      |
| / <sub>(IFB_L)</sub>  | IFB low threshold hysteresis                                           |                                                             |       | 60    |       | mV      |
| Гі <sub>sink</sub>    | Current sink settle time measured from SELx rising edge <sup>(1)</sup> |                                                             |       |       | 6     | μs      |
| lkg                   | IFB pin leakage current                                                | IFB voltage = 25 V                                          |       |       | 1     | μA      |
| POWER S               | WITCH AND DIODE                                                        |                                                             | 1     |       |       |         |
| DS(on)                | N-channel MOSFET on-resistance                                         | V <sub>IN</sub> = V <sub>GS</sub> = 3.6 V                   |       | 0.6   | 0.9   | Ω       |
| (LN_NFET)             | N-channel leakage current                                              | V <sub>DS</sub> = 25 V                                      |       |       | 1     | μA      |
| V <sub>F</sub>        | Power diode forward voltage                                            | I <sub>D</sub> = 0.7 A                                      |       | 0.83  | 1.0   | V       |
| C AND C               | )VP                                                                    |                                                             |       |       |       |         |
|                       |                                                                        | Dual output, I <sub>OUT</sub> = 15 V, D=76%                 | 0.75  | 1.0   | 1.25  |         |
| LIM                   | N-Channel MOSFET current limit                                         | Single output , $I_{OUT} = 15 V$ , D = 76%                  | 0.40  | 0.55  | 0.7   | A       |
| (IFB_MAX)             | Current sink max output current                                        | IFB = 330 mV                                                | 35    |       |       | mA      |
| , ,                   |                                                                        | TPS61150                                                    | 27    | 28    | 29    |         |
| V <sub>OVP</sub>      | Overvoltage threshold                                                  | TPS61151                                                    | 21    | 22    | 23    | V       |
|                       |                                                                        | TPS61150                                                    |       | 550   |       |         |
| V <sub>OVP(hys)</sub> | Overvoltage hysteresis                                                 | TPS61151                                                    |       | 440   |       | mV      |
|                       | PFM CONTROL                                                            |                                                             | I     |       |       |         |
| S                     | Oscillator frequency                                                   |                                                             | 1.0   | 1.2   | 1.5   | MH      |
| S<br>D <sub>max</sub> | Maximum duty cycle                                                     | V <sub>FB</sub> = 1 V                                       | 90    | 93    | -     | %       |
|                       | . SHUTDOWN                                                             |                                                             |       |       |       |         |
| r <sub>shutdown</sub> | Thermal shutdown threshold                                             |                                                             |       | 160   |       | °C      |
|                       | Thermal shutdown threshold hysteresis                                  |                                                             |       | 15    |       | 0<br>°C |
| T <sub>hys</sub>      |                                                                        |                                                             |       | 15    |       | 0       |

(1) This specification determines the minimum on time required for PWM dimming for desirable linearity. The maximum PWM dimming frequency can be calculated from the minimum duty cycle required in the application.

Texas Instruments

www.ti.com

SLVS625D-FEBRUARY 2006-REVISED JULY 2009

#### **DEVICE INFORMATION**



#### **PIN DESCRIPTIONS**

| TERMINAL        |        | 1/0 | DECODIDITION                                                                                                                                                                                                                                            |
|-----------------|--------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME            | NO.    | I/O | DESCRIPTION                                                                                                                                                                                                                                             |
| Vin             | 5      | Ι   | The input pin to the IC. It provides the current to the boost power stage, and also powers the IC circuit. When Vin is below the undervoltage lockout threshold, the IC turns off and disables outputs; thereby disconnecting the WLEDs from the input. |
| GND             | 8      | 0   | The ground of the IC. Connect the input and output capacitors very close to this pin.                                                                                                                                                                   |
| SW              | 6      | I   | This is the switching node of the IC.                                                                                                                                                                                                                   |
| lout            | 7      | 0   | The output of the constant current supply. It is directly connected to the boost converter output.                                                                                                                                                      |
| IFB1, IFB2      | 10     | I   | The return path for the lout regulation. Current regulator is connected to this pin, and it can be disabled to open the current path.                                                                                                                   |
| ISET1,<br>ISET2 | 2<br>9 | I   | Output current programming pin. The resistor connected to the pin programs its corresponding output current.                                                                                                                                            |
| SEL1,<br>SEL2   | 3<br>4 | I   | Mode selection pins. See Table 1 for details.                                                                                                                                                                                                           |
| Thermal Pal     |        |     | The thermal pad should be soldered to the analog ground. If possible, use thermal via to connect to ground plane for ideal power dissipation.                                                                                                           |

### Table 1. TPS61150/1 Mode Selection

| SEL1 | SEL2 | IFB1        | IFB2    |
|------|------|-------------|---------|
| Н    | L    | Enable      | Disable |
| L    | Н    | Disable     | Enable  |
| Н    | Н    | Enable      | Enable  |
| L    | L    | IC Shutdown |         |

Texas Instruments

www.ti.com

SLVS625D-FEBRUARY 2006-REVISED JULY 2009

### FUNCTIONAL BLOCK DIAGRAM



## **TYPICAL CHARACTERISTICS**<sup>(1)</sup>

### **Table of Graphs**

|                                       |                                                                    | FIGURE             |
|---------------------------------------|--------------------------------------------------------------------|--------------------|
| Overcurrent limit                     | $V_{IN}$ = 3 V, 3.6 V, and 4 V, Single and dual output             | Figure 1, Figure 2 |
| WLED efficiency                       | $V_{IN}$ = 3.3 V, 3.6 V and 4 V, 3 WLED, WLED voltage= 11 V        | Figure 3           |
| WLED efficiency                       | $V_{IN}$ = 3.3 V, 3.6 V and 4 V, 4 WLED, WLED voltage = 15 V       | Figure 4           |
| WLED efficiency                       | $V_{IN}$ = 3.3 V, 3.6 V and 4 V, 5 WLED, WLED voltage = 19 V       | Figure 5           |
| WLED efficiency                       | $V_{\text{IN}}$ = 3.3 V, 3.6 V and 4 V, 6 WLED, WLED voltage= 23 V | Figure 6           |
| Both on efficiency                    | $V_{IN}$ = 3.3 V, 3.6 V and 4 V, 4 WLED on each output             | Figure 7           |
| K value over current                  | V <sub>IN</sub> = 3.6 V, I <sub>LOAD</sub> = 2 mA to 25 mA         | Figure 8           |
| PWM dimming linearity                 | Frequency = 20 kHz and 30 kHz                                      | Figure 9           |
| Single output PWM<br>dimming waveform |                                                                    | Figure 10          |
| Multiplexed PWM<br>dimming waveform   |                                                                    | Figure 11          |
| Start-up waveform                     |                                                                    | Figure 12          |

(1) Data for all characteristic graphs were taken using the typical application circuit on the front page of this data sheet with inductor = 10  $\mu$ H (VLCF4018T-100MR74-2), R1 = R2 = 56k $\Omega$ , unless otherwise noted.





**TYPICAL CHARACTERISTICS** 

Texas

INSTRUMENTS

SLVS625D-FEBRUARY 2006-REVISED JULY 2009







SLVS625D-FEBRUARY 2006-REVISED JULY 2009

### **TYPICAL CHARACTERISTICS (continued)**



Copyright © 2006–2009, Texas Instruments Incorporated



(1)

www.ti.com

#### SLVS625D-FEBRUARY 2006-REVISED JULY 2009

### DETAILED DESCRIPTION

### **CURRENT REGULATION**

The TPS61150/1 uses a single boost regulator to drive two WLED strings whose current can be programmed independently. The boost converter adopts PWM control which is ideal for high output current and low output ripple noises. The feedback loop regulates the IFB pins to a threshold voltage (330 mV typical), giving the current sink circuit just enough headroom to operate.

The regulation current is set by the resistor on the lset pin based on Equation 1.

$$I_{O} = \frac{V_{ISET}}{R_{SET}} \times K_{ISET}$$

Where:

- I<sub>O</sub> = output current
- V<sub>ISET</sub> = lset pin voltage (1.229 V typical)
- R<sub>SET</sub> = lset pin resistor value
- K<sub>ISET</sub> = current multiplier (900 typical)

When both outputs are enabled, the boost converter provides enough power to provide the demanded current through IFB1 and IFB2 while keeping the voltage at IOUT [V(IOUT)] high enough to meet the forward voltage drops of the WLEDs. Specifically, at start up, the boost converter increases its output power, and therefore the output voltage, from IOUT until IFB1 reaches its regulated voltage. Once IFB1 is within regulation, the IC looks to the IFB2 voltage and may increase V(IOUT) further to get IFB2 in regulation. After both IFB pins reach regulation, the feedback path dynamically switches to whichever IFB pin drops more than the IFB low hysteresis voltage (60 mV typical) below its regulation voltage. This architecture ensures proper current regulation for both IFB1 pins; however, the voltage at one IFB pin will be higher than the minimum required regulation voltage. The overall efficiency when both strings are on depends on the voltage difference between the IFB1 and IFB2 pins. A large difference reduces the efficiency as a result of power losses across the current sink circuit of the IFB pin with the higher drop.

### START UP

During start up, both the boost converter and the current sink circuitry try to establish a steady state simultaneously. The current sink circuitry ramps up current in 16 steps, with each step taking 64 clock cycles. This period ensures that the current sink loop is slower than the boost converter response during start up. Therefore, the boost converter output comes up slowly as current sink circuitry ramps up the current. This configuration ensures a smooth start up and minimizes in-rush current.

### OVERVOLTAGE PROTECTION

To prevent the boost output runaway as the result of WLED disconnection, there is an overvoltage protection circuit that stops the boost converter from switching as soon as its output exceeds the OVP threshold. When the voltage falls below the OVP threshold, the converter resumes switching.

The two OVP options offer the choices to prevent a 25-V rated output capacitor or the internal 30-V FET from breaking down.

SLVS625D-FEBRUARY 2006-REVISED JULY 2009



#### UNDERVOLTAGE LOCKOUT

An undervoltage lockout prevents device malfunction at input voltages below 1.65 V (typical). When the input voltage is below the undervoltage threshold, the device remains off and both the boost converter and current sink circuit are turned off, providing isolation between input and output.

#### THERMAL SHUTDOWN

An internal thermal shutdown turns off the IC when the typical junction temperature of 160°C is exceeded. The thermal shutdown has a hysteresis of typically 15°C.

#### ENABLE

Pulling either the SEL1 or SEL2 pin low turns off the corresponding output. If both SEL1 and SEL2 are low for more than 40 ms, the IC shuts down and consumes less than 1  $\mu$ A current. The SEL pin can also be used for PWM brightness dimming. To improve PWM dimming linearity, soft start is disabled if the time between the falling and rising edges of two adjacent SELx pulses is less than 40 ms. See the *Application Information* section for details.

Each SEL input pin has an internal pulldown resistor to disable the device when the pin is floating.



(2)

(3)

SLVS625D-FEBRUARY 2006-REVISED JULY 2009

www.ti.com

### **APPLICATIONS INFORMATION**

### MAXIMUM OUTPUT CURRENT

The over-current limit in a boost converter limits the maximum input current (and thus, the maximum input power) for a given input voltage. Maximum output power is less than the maximum input power because of power conversion losses. Therefore, the current limit, input voltage, output voltage, and efficiency can all change maximum current output. Because current limit clamps peak inductor current, ripple must be subtracted to derive the maximum dc current. The ripple current is a function of switching frequency, inductor value, and duty cycle. The following equations take all of the above factors into account for maximum output current calculation.

$$I_{p} = \frac{I}{\left[L \times \left(\frac{1}{Viout + Vf - Vin} + \frac{1}{Vin}\right) \times Fs\right]}$$

Where:

- $I_p$  = inductor peak to peak ripple
- L = inductor value
- Vf = power diode forward voltage
- Fs = switching frequency
- Viout = boost output voltage. It is equal to 330 mV + voltage drop across WLED.

$$lout_max = \frac{Vin \times \left( llim - \frac{l_p}{2} \right) \times \eta}{Viout}$$

Where:

- lout\_max = maximum output current of the boost converter
- Ilim = overcurrent limit

•  $\eta = efficiency$ 

To keep a tight range on the overcurrent limit, the TPS61150/1 uses the Vin and lout pin voltage to compensate for the overcurrent limit variation caused by the slope compensation. However, the current threshold still has a residual dependency on the Vin and lout voltage. Use Figure 1 and Figure 2 to identify the typical overcurrent limit in your specific application, and use a  $\pm 25\%$  tolerance to account for temperature dependency and process variations.

The maximum output current can also be limited by the current capability of the current sink circuitry. It is designed to provide a maximum 35-mA current regardless of the current capability of the boost converter.

### WLED BRIGHTNESS DIMMING

There are three ways to change the output current *on the fly* for WLED dimming. The first method parallels an additional resistor with the ISET pin resistor as shown in Figure 13. The switch (Q1) can change the ISET pin resistance, and therefore modify the output current. This method is very simple, but can only provide limited dimming steps.



Figure 13. Switching In/Out an Additional Resistor to Change Output Current

Copyright © 2006–2009, Texas Instruments Incorporated



(4)

SLVS625D-FEBRUARY 2006-REVISED JULY 2009

Alternatively, a PWM dimming signal at the SEL pin can modulate the output current by the duty cycle of the signal. The logic high of the signal turns on the current sink circuit, while the logic low turns it off. This operation creates an averaged dc output current proportional to the duty cycle of the PWM signal. The frequency of the PWM signal must be high enough to avoid flashing of the WLEDs. The soft start of the current sink circuit is disabled during the PWM dimming to improve linearity.

The major concern of the PWM dimming is the creation of audible noises that can come from the inductor and/or output capacitor of the boost converter. The audible noises on the output capacitor are created by the presence of voltage ripple in range of audible frequencies. The TPS61150/1 alleviates the problem by disconnecting the WLEDs from the output capacitor when the SEL pin is low. Therefore, the output capacitor is not discharged by the WLEDs, and thus reduces the voltage ripple during PWM dimming.

The audible noises can be eliminated by using a PWM dimming frequency above or below the audible frequency range. The maximum PWM dimming frequency of the TPS61150/1 is determined by the current settling time ( $T_{isink}$ ), which is the time required for the sink circuit to reach a steady state after the SEL pin transitions from low to high. The maximum dimming frequency can be calculated by Equation 4:

$$F_{PWM_MAX} = \frac{D_{min}}{T_{isink}}$$

Where:

#### • D<sub>min</sub> = min duty cycle of the PWM dimming required in the application

For 20%  $D_{min}$ , a PWM dimming frequency up to 33 kHz is possible, putting the noise frequency above the audible range.

Because the TPS61150/1 dynamically regulates one IFB pin voltage, its output voltage can have a large ripple during PWM dimming as shown in Figure 11. This ripple may cause ceramic output capacitors to ring audibly. To reduce the output ripple, the configurations shown in Figure 15 and Figure 16 are recommended for PWM dimming. In Figure 15, both current strings have the same number of LEDs and the same PWM signal. In Figure 16, one string (in this case, string 2) is not PWM dimmed and has a greater total forward voltage drop than string 1, either because of having more LEDs than string 1 or because of adding a resistor in series with string 2. Therefore, IFB2 controls the regulation regardless of the PWM signal on IFB1 and the output ripple is significantly reduced when string 1 is dimmed. The circuit in Figure 16 could have been reconfigured with string 1 having the larger total forward drop.

The third method uses an external dc voltage and resistor as shown in Figure 14 to change the ISET pin current, and thus control the output current. The dc voltage can be the output of a filtered PWM signal. The equation to calculate the output current is given by Equation 5 and Equation 6.

$$I_{WLED} = K_{ISET} \times \left(\frac{1.229}{R_{ISET}} + \frac{1.229 - V_{DC}}{R_{1}}\right) \text{ for DC voltage input}$$
(5)  
$$I_{WLED} = K_{ISET} \times \left(\frac{1.229}{R_{ISET}} + \frac{1.229 - V_{DC}}{R_{1} + 10K}\right) \text{ for PWM signal input}$$
(6)

Where:

- $K_{ISET}$  = current multiplier between the ISET pin current and the IFB pin current.
- V<sub>DC</sub>= voltage of the dc voltage source or the dc voltage of the PWM signal.





Copyright © 2006–2009, Texas Instruments Incorporated



SLVS625D-FEBRUARY 2006-REVISED JULY 2009

www.ti.com

#### INDUCTOR SELECTION

Because the selection of the inductor affects the power supply steady-state operation, transient behavior, and loop stability, the inductor is the most important component in power regulator design. Three specifications are the most important to the performance of the inductor: the inductor value, dc resistance, and saturation current. Considering the inductor value alone is not enough.

The inductor inductance value determines the inductor ripple current. It is generally recommended to set peak-to-peak ripple current given by Equation 2 to betweeen 30% to 40% of dc current. It is a good compromise of power loss and inductor size. For this reason, 10-µH inductors are recommended for the TPS61150/1. Inductor dc current can be calculated as Equation 7.

$$I_{L_DC} = \frac{V_{iout} \times I_{out}}{V_{in} \times \eta}$$

(7)

Use the maximum load current and minimum V<sub>in</sub> for calculation.

The internal loop compensation for PWM control is optimized for the external component shown in the Typical Application Circuit with consideration of component tolerance. Inductor values can have ±20% tolerance with no current bias. When the inductor current approaches saturation level, its inductance can decrease 20% to 35% from the 0-A value. depending on how the inductor vendor defines saturation. Using an inductor with a smaller inductance value forces discontinuous PWM in which the inductor current ramps down to zero before the end of each switching cycle. It reduces the boost converter maximum output current, and causes large input voltage ripple. An inductor with larger inductance will reduce the gain and phase margin of the feedback loop, possibly resulting in instability.

Regulator efficiency depends on the resistance of its high current path and switching losses associated with the PWM switch and power diode. Although the TPS61150/1 has optimized the internal switches, the overall efficiency still relies on inductor dc resistance (DCR); lower DCR improves efficiency. However, there is a trade-off between DCR and inductor size, and shielded inductors typically have higher DCR than unshielded ones. A DCR in range of 150 m $\Omega$  to 350 m $\Omega$  is suitable for applications that require *both on* mode. A DCR is the range of 250 m $\Omega$  to 450 m $\Omega$  is a good choice for single output applications. Table 2 and Table 3 list some recommended inductor models.

|                     | L<br>(μΗ) | DCR Typ<br>(mΩ) | lsat<br>(A) | SIZE<br>(L×W×H mm) |
|---------------------|-----------|-----------------|-------------|--------------------|
| ТDК                 |           |                 |             |                    |
| VLF3012AT-100MR49   | 10        | 360             | 0.49        | 2.8×3.0×1.2        |
| VLCF4018T-100MR74-2 | 10        | 163             | 0.74        | 4.0×4.0×1.8        |
| Sumida              |           |                 |             |                    |
| CDRH2D11/HP         | 10        | 447             | 0.52        | 3.2×3.2×1.2        |
| CDRH3D16/HP         | 10        | 230             | 0.84        | 4.0×4.0×1.8        |

 Table 2. Recommended Inductors for Single Output

|                     | L<br>(μΗ) | DCR Typ<br>(mΩ) | lsat<br>(A) | SIZE<br>(L×W×H mm) |
|---------------------|-----------|-----------------|-------------|--------------------|
| ТDК                 |           |                 |             |                    |
| VLCF4018T-100MR74-2 | 10        | 163             | 0.74        | 4×4.0×1.8          |
| VLF4012AT-100MR79   | 10        | 300             | 0.85        | 3.5×3.7×1.2        |
| Sumida              |           |                 |             |                    |
| CDRH3D16/HP         | 10        | 230             | 0.84        | 4×4.0×1.8          |
| CDRH4D11/HP         | 10        | 340             | 0.85        | 4.8×4.8×1.2        |

Copyright © 2006–2009, Texas Instruments Incorporated

SLVS625D-FEBRUARY 2006-REVISED JULY 2009

### INPUT AND OUTPUT CAPACITOR SELECTION

The output capacitor is primarily selected for the output ripple of the ım of the ripple caused by the capacitor capacitance and its equivalent se acitor with zero ESR, the minimum capacitance needed for a given ripple can be calculated by Equation 8.

$$C_{out} = \frac{\left(V_{iout} - V_{in}\right)I_{out}}{V_{iout} \times Fs \times V_{ripple}}$$

Where:

• V<sub>ripple</sub> = Peak to peak output ripple

For  $V_{in}$  = 3.6 V,  $V_{iout}$  = 20 V, and  $F_s$  = 1.2 MHz, 0.1% ripple (20 mV) would require a 1-µF capacitor. For this value, ceramic capacitors are the best choice for size, cost, and availability.

The additional output ripple component caused by ESR is calculated using the equation:

 $V_{ripple ESR} = I_{out} \times R_{ESR}$ 

As a result of its low ESR, V<sub>ripple\_ESR</sub> can be neglected for ceramic capacitors, but must be considered if tantalum or electrolytic capacitors are used.

During a load transient, the capacitor at the output of the boost converter must supply or absorb additional current before the inductor current ramps up the steady-state value. Larger capacitors always help to reduce the voltage over-and undershoot during a load transient. A larger capacitor also helps loop stability.

Care must be taken when evaluating ceramic capacitor derating because of the applied dc voltage, aging, and frequency response. For example, larger form factor capacitors (in size 1206) have self-resonant frequencies in the range of the TPS61150/1 switching frequency. Therefore, the effective capacitance is significantly lower for these capacitors. As a result, it may be necessary to use small capacitors in parallel instead of one large capacitor.

Table 4 lists some recommended input and output ceramic capacitors. Two popular vendors for high-value ceramic capacitors are:

TDK (http://www.component.tdk.com/components.php) Murata (http://www.murata.com/cap/index.html)

#### Capacitance (µF) Voltage (V) Case TDK C3216X5R1E475K 4.7 25 1206 C2012X5R1E105K 1 25 805 C1005X5R0J105K 1 6.3 402 Murata GRM319R61E475KA12D 4.7 25 1206 GRM216R61E105KA12D 1 25 805 GRM155R60J105KE19D 1 6.3 402

### Table 4. Recommended Input and Output Capacitors

### LAYOUT CONSIDERATIONS

As for all switching power supplies, especially those providing high current and using high switching frequencies, printed circuit board (PCB) layout is an important design step. If layout is not carefully done, the regulator could show instability as well as electromagnetic interference (EMI) problems. Therefore, use wide and short traces for high current paths. The input capacitor must not only be close to the Vin pin, but also to the GND pin in order to reduce the input ripple seen by the IC. The Vin and SW pins are conveniently located on the edges of the IC; therefore, the inductor can be placed close to the device. The output capacitor must be placed near the load to minimize ripple and maximize transient performance.

Copyright © 2006–2009, Texas Instruments Incorporated

| e converter. This ripple voltage is the su | ripple voltage is the sui |
|--------------------------------------------|---------------------------|
| ries resistance (ESR). Assuming a capa     |                           |

(8)



It is also beneficial to have the ground of the output capacitor close to the GND pin because there will be a large ground return current flowing between these two connections. When laying out the signal ground, use short traces separated from power ground traces, and connect them together at a single point on the PCB.

### ADDITIONAL APPLICATION CIRCUITS



Figure 15. Driving Up to 12 WLEDs With One LCD Backlight



Figure 16. Driving a Keypad and LCD Backlight, Applying PWM Signal to the SEL1 Pin

SLVS625D-FEBRUARY 2006-REVISED JULY 2009

### **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | Changes from Revision C (November, 2008) to Revision D Page                |    |  |  |  |  |  |  |  |
|---|----------------------------------------------------------------------------|----|--|--|--|--|--|--|--|
| • | Deleted Lead temperature specification from Absolute Maximum Ratings table | 2  |  |  |  |  |  |  |  |
| • | Corrected FET error in Figure 13                                           | 11 |  |  |  |  |  |  |  |

16

www.ti.com

TEXAS INSTRUMENTS



30-Sep-2014

### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | •       | Pins | -    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TPS61150DRCR     | ACTIVE  | VSON         | DRC     | 10   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BCQ            | Samples |
| TPS61150DRCRG4   | ACTIVE  | VSON         | DRC     | 10   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BCQ            | Samples |
| TPS61150DRCRT    | PREVIEW | VSON         | DRC     | 10   |      | TBD                        | Call TI          | Call TI             | -40 to 85    |                |         |
| TPS61150DRCT     | ACTIVE  | VSON         | DRC     | 10   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR |              | BCQ            | Samples |
| TPS61150DRCTG4   | ACTIVE  | VSON         | DRC     | 10   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR |              | BCQ            | Samples |
| TPS61151DRCR     | ACTIVE  | VSON         | DRC     | 10   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BRH            | Samples |
| TPS61151DRCRG4   | ACTIVE  | VSON         | DRC     | 10   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BRH            | Samples |
| TPS61151DRCT     | ACTIVE  | VSON         | DRC     | 10   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BRH            | Samples |
| TPS61151DRCTG4   | ACTIVE  | VSON         | DRC     | 10   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BRH            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



30-Sep-2014

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal | Il dimensions are nominal |                    |    |      |                          |                          |            |            |            | -          |           |                  |
|-----------------------------|---------------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type           | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS61150DRCR                | VSON                      | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS61150DRCT                | VSON                      | DRC                | 10 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS61151DRCR                | VSON                      | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS61151DRCT                | VSON                      | DRC                | 10 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

1-Oct-2014



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS61150DRCR | VSON         | DRC             | 10   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS61150DRCT | VSON         | DRC             | 10   | 250  | 210.0       | 185.0      | 35.0        |
| TPS61151DRCR | VSON         | DRC             | 10   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS61151DRCT | VSON         | DRC             | 10   | 250  | 210.0       | 185.0      | 35.0        |

# **MECHANICAL DATA**



- C. Small Outline No-Lead (SON) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance, if present.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features
- and dimensions, if present



## DRC (S-PVSON-N10)

### PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.





DRC (S-PVSON-N10)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2014, Texas Instruments Incorporated