

### STAP16DPPS05

# Low voltage 16-bit constant current LED sink driver with output error detection and auto power-saving for automotive applications

Datasheet - production data



#### **Features**

- Low voltage power supply down to 3 V
- 16 constant current output channels
- Adjustable output current through external resistor
- Short and open output error detection
- Serial data IN/parallel data OUT
- 3.3 V micro driver-able
- · Auto power-saving
- Output current: 3 40 mA
- Auto power-saving
- Max. clock frequency: 30 MHz
- 20 V current generator rated voltage
- Power supply voltage: from 3 V to 5.5 V
- Thermal shutdown for overtemperature protection
- ESD protection 2.0 KV HBM

### **Applications**

- · Dashboard and infotainment backlighting
- Exterior/interior lighting
- DTRLs

### **Description**

The STAP16DPPS05 is a monolithic, low voltage, low current power 16-bit shift register designed for LED panel displays. The device contains a 16-bit serial-in, parallel-out shift register that feeds a 16-bit D-type storage register. In the output stage, sixteen regulated current sources are designed to provide 3 to 40 mA of constant current to drive the LEDs.

The STAP16DPPS05 features the open and short LED detection on the outputs. The detection circuit checks 3 different conditions which may occur on the output line: short to GND, short to Vo or open line. The data detection results are loaded in the shift register and shifted out via the serial line output. The detection functionality is implemented without increasing the pin number through a secondary function of the output enable and latch pin (DM1 and DM2 respectively). A dedicated logic sequence allows the device to enter or leave detection mode. Through an external resistor, users can adjust the output current of the STP16DPPS05 thus controlling the light intensity of the LEDs. In addition, the user can adjust the intensity of the brightness of the LED's from 0% to 100% through the OE/DM2 pin.

The auto power shutdown and auto power-ON feature allows the device to save power with no external intervention. The STAP16DPPS05 guarantees a 20 V output driving capability, allowing users to connect more LEDs in series. The high clock frequency, 30 MHz also satisfies the system requirement of high volume data transmission. The 3.3 V of voltage supply is very useful for applications interfacing any microcontroller from 3.3 V micro. Compared with a standard TSSOP package, the TSSOP exposed pad increases the capability of heat dissipation by a factor of 2.5.

Table 1. Device summary

| Order code       | Package                | Packaging           |
|------------------|------------------------|---------------------|
| STAP16DPPS05XTTR | HTSSOP24 (exposed pad) | 2500 parts per reel |

June 2014 DocID024306 Rev 5 1/32

Contents STAP16DPPS05

### **Contents**

| 1  | Sum  | mary description 5                       |
|----|------|------------------------------------------|
|    | 1.1  | Pin connections and description          |
| 2  | Elec | trical ratings 7                         |
|    | 2.1  | Absolute maximum ratings                 |
|    | 2.2  | Thermal data 7                           |
|    | 2.3  | Recommended operating conditions 8       |
| 3  | Elec | trical characteristics9                  |
| 4  | Equi | valent circuit and outputs               |
| 5  | Timi | ng diagrams                              |
| 6  | Турі | cal characteristics                      |
| 7  | Erro | r detection mode functionality           |
|    | 7.1  | Phase one: entering error detection mode |
|    | 7.2  | Phase two: error detection               |
|    | 7.3  | Phase three: resuming normal mode        |
|    | 7.4  | Error detection conditions               |
|    | 7.5  | Auto power-saving                        |
| 8  | Pacl | kage mechanical data                     |
| 9  | Pacl | kaging mechanical data29                 |
| 10 | Revi | sion history                             |

STAP16DPPS05 List of tables

# List of tables

| Table 1.  | Device summary                                                           | 1  |
|-----------|--------------------------------------------------------------------------|----|
| Table 2.  | Typical current accuracy                                                 | 5  |
| Table 3.  | Pin description                                                          | 5  |
| Table 4.  | Absolute maximum ratings                                                 | 7  |
| Table 5.  | Thermal data                                                             | 7  |
| Table 6.  | Recommended operating conditions                                         | 8  |
| Table 7.  | Electrical characteristics                                               | 9  |
| Table 8.  | Switching characteristics                                                |    |
| Table 9.  | Truth table                                                              |    |
| Table 10. | Enable IO: shutdown truth table                                          | 14 |
| Table 11. | Output current vs. REXT resistor                                         | 16 |
| Table 12. | ISET vs. dropout voltage (Vdrop)                                         | 17 |
| Table 13. | Entering error detection mode - truth table                              | 20 |
| Table 14. | Resuming normal mode - timing diagram                                    | 23 |
| Table 15. | Detection conditions (VDD = 3.3 to 5 V, temperature range -40 to 125 °C) | 23 |
| Table 16. | TSSOP24 exposed pad mechanical data                                      |    |
| Table 17. | Tape and reel TSSOP24 exposed pad                                        | 30 |
| Table 18. | Document revision history                                                | 31 |



List of figures STAP16DPPS05

# List of figures

| rigure i.  | Pin connections                                        | ວ    |
|------------|--------------------------------------------------------|------|
| Figure 2.  | OE/DM2 terminal                                        | . 11 |
| Figure 3.  | LE/DM1 terminal                                        | . 11 |
| Figure 4.  | CLK, SDI terminal                                      | . 11 |
| Figure 5.  | SDO terminal                                           | . 12 |
| Figure 6.  | Block diagram                                          | . 12 |
| Figure 7.  | Timing diagram                                         | . 13 |
| Figure 8.  | Clock, serial-in, serial-out                           | . 14 |
| Figure 9.  | Clock, serial-in, latch, enable, outputs               | . 15 |
| Figure 10. | Outputs                                                | . 15 |
| Figure 11. | Output current vs. REXT resistor                       | . 16 |
| Figure 12. | ISET vs. dropout voltage (Vdrop)                       | . 17 |
| Figure 13. | Output current vs. ± $\Delta$ IOL(%)                   | . 18 |
| Figure 14. | Idd ON/OFF                                             | . 18 |
| Figure 15. | Power dissipation vs. package temperature              |      |
| Figure 16. | Turn-ON output current characteristics                 | . 19 |
| Figure 17. | Turn-OFF output current characteristics                |      |
| Figure 18. | Entering error detection mode - timing diagram         | . 20 |
| Figure 19. | Detection diagram                                      |      |
| Figure 20. | Timing example for open and/or short-circuit detection |      |
| Figure 21. | Detection circuit                                      | . 23 |
| Figure 22. | Error detection sequence                               | . 24 |
| Figure 23. | Auto power-saving feature                              |      |
| Figure 24. | Auto power-saving feature: first output TON            |      |
| Figure 25. | TSSOP24 exposed pad dimensions                         | . 27 |
| Figure 26  | TSSOP24 exposed had take and real dimensions           | 29   |

# 1 Summary description

Table 2. Typical current accuracy

| Output voltage | Current accuracy |             | Output current | V               | Temperature |  |
|----------------|------------------|-------------|----------------|-----------------|-------------|--|
| Output voltage | Between bits     | Between ICs | Output current | V <sub>DD</sub> | remperature |  |
| ≥ 1.3 V        | ± 1%             | ± 2%        | 5 to 40 mA     | 3.3 V to 5 V    | 25 °C       |  |

### 1.1 Pin connections and description

Figure 1. Pin connections



Note:

The exposed pad is electrically connected to a metal layer electrically isolated or connected to ground.

Table 3. Pin description

| Pin n° | Symbol | Name and function                                                                      |
|--------|--------|----------------------------------------------------------------------------------------|
| 1      | GND    | Ground terminal                                                                        |
| 2      | SDI    | Serial data input terminal                                                             |
| 3      | CLK    | Clock input terminal                                                                   |
| 4      | LE/DM1 | Latch input terminal - detect mode 1 (see operation principle)                         |
| 5-20   | OUT-15 | Output terminal                                                                        |
| 21     | OE/DM2 | Input terminal of output enable (active low) - detect mode 1 (see operation principle) |
| 22     | SDO    | Serial data out terminal                                                               |

Table 3. Pin description (continued)

| Pin n° | Symbol   | Name and function                                                        |
|--------|----------|--------------------------------------------------------------------------|
| 23     | R-EXT    | Input terminal for an external resistor for constant current programming |
| 24     | $V_{DD}$ | Supply voltage terminal                                                  |

STAP16DPPS05 Electrical ratings

### 2 Electrical ratings

### 2.1 Absolute maximum ratings

Stressing the device above the rating listed in the "absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 4. Absolute maximum ratings

| Symbol           | Parameter                   | Value                   | Unit |
|------------------|-----------------------------|-------------------------|------|
| $V_{dd}$         | Supply voltage              | 0 to 7                  | V    |
| Vo               | Output voltage              | -0.5 to 20              | V    |
| I <sub>O</sub>   | Output current              | 50                      | mA   |
| V <sub>I</sub>   | Input voltage               | -0.4 to V <sub>dd</sub> | V    |
| I <sub>GND</sub> | GND terminal current        | 800                     | mA   |
| f <sub>CLK</sub> | Clock frequency             | 50                      | MHz  |
| T <sub>OPR</sub> | Operating temperature range | -40 to +150             | °C   |
| T <sub>STG</sub> | Storage temperature range   | -55 to +150             | °C   |

#### 2.2 Thermal data

Table 5. Thermal data

| Symbol               | Parameter                                              |                                    | Value | Unit |
|----------------------|--------------------------------------------------------|------------------------------------|-------|------|
| R <sub>thj-amb</sub> | Thermal resistance junction-<br>ambient <sup>(1)</sup> | TSSOP24 <sup>(2)</sup> exposed pad | 37.5  | °C/W |

<sup>1.</sup> According to JEDEC standard 51-7B.

<sup>2.</sup> The exposed pad should be soldered to the PCB in order to derive the thermal benefits.

Electrical ratings STAP16DPPS05

# 2.3 Recommended operating conditions

Table 6. Recommended operating conditions

| Symbol                | Parameter            | Test conditions                  | Min.                | Тур. | Max.                | Unit |
|-----------------------|----------------------|----------------------------------|---------------------|------|---------------------|------|
| $V_{DD}$              | Supply voltage       |                                  | 3.0                 | -    | 5.5                 | V    |
| Vo                    | Output voltage       |                                  |                     | -    | 20                  | V    |
| Io                    | Output current       | OUTn                             | 3                   | -    | 40                  | mA   |
| I <sub>OH</sub>       | Output current       | SeriaL-OUT                       |                     | -    | +1                  | mA   |
| I <sub>OL</sub>       | Output current       | Serial-OUT                       |                     | -    | -1                  | mA   |
| V <sub>IH</sub>       | Input voltage        |                                  | 0.7 V <sub>DD</sub> | -    | $V_{DD}$            | V    |
| V <sub>IL</sub>       | Input voltage        |                                  | -0.3                | -    | 0.3 V <sub>DD</sub> | V    |
| t <sub>wLAT</sub>     | LE/DM1 pulse width   |                                  | 20                  | -    |                     | ns   |
| t <sub>wCLK</sub>     | CLK pulse width      |                                  | 10                  | -    |                     | ns   |
| t <sub>wEN</sub>      | OE/DM2 pulse width   | V <sub>DD</sub> = 3.0 V to 5.0 V | 100                 | -    |                     | ns   |
| t <sub>SETUP(D)</sub> | Setup time for DATA  | V <sub>DD</sub> = 3.0 V to 3.0 V | 8                   | -    |                     | ns   |
| t <sub>HOLD(D)</sub>  | Hold time for DATA   |                                  | 5                   | -    |                     | ns   |
| t <sub>SETUP(L)</sub> | Setup time for LATCH |                                  | 8                   | -    |                     | ns   |
| f <sub>CLK</sub>      | Clock frequency      | Cascade operation (1)            |                     | -    | 30                  | MHz  |

<sup>1.</sup> If the device is connected in cascade, it may not be possible to achieve the maximum data transfer. Please consider the timings carefully.

### 3 Electrical characteristics

 $V_{DD}$  = 5 V,  $T_i$  = -40 °C to 125 °C, unless otherwise specified.

Table 7. Electrical characteristics

| Symbol                 | Parameter                                   | Test conditions                                                                         | Min.                 | Тур. | Max.                | Unit |
|------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------|----------------------|------|---------------------|------|
| $V_{IH}$               | Input voltage high level                    |                                                                                         | 0.7·V <sub>DD</sub>  |      | $V_{DD}$            |      |
| $V_{IL}$               | Input voltage<br>low level                  |                                                                                         | GND                  |      | 0.3·V <sub>DD</sub> | V    |
| $V_{OL}$               | Serial data output voltage                  | $I_{OL} = + 1 \text{ mA}$                                                               |                      | 0.03 | 0.4                 | -    |
| $V_{OH}$               | (SDO)                                       | I <sub>OH</sub> = - 1 mA                                                                | V <sub>DD</sub> -0.4 |      |                     |      |
| I <sub>OH</sub>        | Output leakage current                      | Vo =19 V, OUTn = OFF                                                                    |                      | 0.5  | 2                   | μΑ   |
| Δl <sub>OL1</sub>      |                                             | $V_{DD} = 3.3 \text{ V}, V_{O} = 0.3 \text{ V},$ $R_{\text{ext}} = 3.9 \text{ k}\Omega$ |                      | ±1   | ±5                  |      |
| $\Delta I_{OL2}$       | Current accuracy channel-to-channel (1) (2) | $V_{DD} = 3.3 \text{ V}, V_{O} = 0.6 \text{ V},$ $R_{ext} = 980 \Omega$                 |                      | ±0.5 | ±4                  |      |
| ΔI <sub>OL3</sub>      |                                             | $V_{DD} = 3.3 \text{ V}, V_{O} = 1.3 \text{ V},$ $R_{ext} = 490 \Omega$                 |                      | ±0.5 | ±4                  | %    |
| ΔI <sub>OL2</sub>      | Current accuracy device-                    | $V_{DD} = 3.3 \text{ V}, V_{O} = 0.6 \text{ V},$ $R_{ext} = 980 \Omega$                 |                      |      | ±5                  |      |
| ΔI <sub>OL3</sub>      | to-device <sup>(1)</sup>                    | $V_{DD} = 3.3 \text{ V}, V_{O} = 1.3 \text{ V},$ $R_{ext} = 490 \Omega$                 |                      |      | ±6                  |      |
| R <sub>IN</sub> (up)   | Pull-up resistor for OE pin                 |                                                                                         | 150                  | 300  | 600                 |      |
| R <sub>IN</sub> (down) | Pull-down resistor for LE pin               |                                                                                         | 100                  | 200  | 400                 | kΩ   |
| IDD(AutoOff)           |                                             | $R_{ext}$ = 980 $\Omega$ , OE = low,<br>OUT0 to OUT7 = OFF                              |                      | 200  | 300                 | μΑ   |
| IDD(OFF1)              | Supply current (OFF)                        | $R_{ext}$ = 980 $\Omega$ , OE = high,<br>OUT0 to OUT7 = ON                              |                      | 5    | 7.5                 |      |
| IDD(OFF2)              |                                             | $R_{ext} = 490 \Omega$ , OE = high,<br>OUT0 to OUT15 = ON                               |                      | 8    | 11                  | m 1  |
| IDD(ON1)               | Supply current (ON)                         | $R_{ext} = 980 \Omega$ , OE = low,<br>OUT0 to OUT15 = ON                                |                      | 6    | 7.5                 | mA   |
| IDD(ON2)               | - Supply current (ON)                       | $R_{ext} = 490 \Omega$ , OE = low,<br>OUT0 to OUT15 = ON                                |                      | 8    | 11                  |      |
| Tsd                    | Thermal shutdown <sup>(3)</sup>             |                                                                                         |                      | 170  |                     | °C   |

<sup>1.</sup> Test performed with all outputs turned on, but only one output loaded at a time.

<sup>2.</sup>  $\Delta_{IOL}$ + = (( $I_{OLmax}$  -  $I_{OLmean}$ )/  $I_{OLmean}$ )\*100,  $\Delta_{IOL}$  - = (( $I_{OLmin}$  -  $I_{OLmean}$ )/  $I_{OLmean}$ )\*100, where  $I_{OLmean}$  = ( $I_{OLout1}$ + $I_{OLout2}$ +...+ $I_{OLout16}$ ) / 16.

<sup>3.</sup> Not tested, guaranteed by design.

Electrical characteristics STAP16DPPS05

 $\rm V_{DD}$  = 5 V,  $\rm T_{j}$  = 25 °C, unless otherwise specified.

Table 8. Switching characteristics<sup>(1)(2)</sup>

| Symbol            | Parameter                                                    | Test conditions                                   | 3                        | Min. | Тур. | Max. | Unit  |
|-------------------|--------------------------------------------------------------|---------------------------------------------------|--------------------------|------|------|------|-------|
| f <sub>clk</sub>  | Clock frequency                                              | Cascade operation                                 |                          |      |      | 30   | MHz   |
|                   | CLK-OUTn, LE/DM1 = H,                                        |                                                   | V <sub>DD</sub> = 3.3 V  |      | 55   | 90   | ns    |
| t <sub>PLH1</sub> | OE/DM2 = L                                                   |                                                   | V <sub>DD</sub> = 5 V    |      | 30   | 50   | 115   |
| t                 | LE/DM1-OUTn,                                                 |                                                   | V <sub>DD</sub> = 3.3 V  |      | 48   | 80   | ns    |
| t <sub>PLH2</sub> | OE/DM2 = L                                                   | DE/DM2 = L                                        | $V_{DD} = 5 V$           |      | 30   | 45   | 113   |
| t=                | OE/DM2-OUTn, LE\DM1 =                                        |                                                   | $V_{DD} = 3.3 V$         |      | 70   | 120  | ns    |
| t <sub>PLH3</sub> | Н                                                            |                                                   | $V_{DD} = 5 V$           |      | 45   | 65   | 113   |
| t <sub>PLH</sub>  | CLK-SDO                                                      | $V_{DD} = 3.3 \text{ V}$ $V_{DD} = 5 \text{ V}$   | $V_{DD} = 3.3 \text{ V}$ |      | 21   | 35   | ns    |
| PLH               | OLI ODO                                                      |                                                   | $V_{DD} = 5 V$           |      | 15   | 25   | 1115  |
|                   | CLK-OUTn,                                                    | $V_{IH} = V_{DD}$<br>$V_{II} = GND C_{I} = 10 pF$ | $V_{DD} = 3.3 \text{ V}$ |      | 28   | 35   | ns    |
| t <sub>PHL1</sub> | $\frac{\text{LE/DM1} = \text{H,}}{\text{OE/DM2} = \text{L}}$ |                                                   | V <sub>DD</sub> = 5 V    |      | 22   | 40   |       |
| t                 | LE/DM1-OUTn,                                                 | $I_{O} = 20 \text{ mA V}_{L} = 3.0 \text{ V}$     | $V_{DD} = 3.3 \text{ V}$ |      | 13   | 35   | ns    |
| t <sub>PHL2</sub> | OE/DM2 = L                                                   | $R_L = 60 \Omega$                                 | $V_{DD} = 5 V$           |      | 12   | 18   | 113   |
| t <sub>PHL3</sub> | OE/DM2-OUTn,                                                 |                                                   | $V_{DD} = 3.3 \text{ V}$ |      | 24   | 35   | ns    |
| PHL3              | LE/DM1 = H                                                   |                                                   | $V_{DD} = 5 V$           |      | 21   | 30   | ] 115 |
| t <sub>PHL</sub>  | CLK-SDO                                                      |                                                   | $V_{DD} = 3.3 \text{ V}$ |      | 24   | 40   | ns    |
| PHL               | OLI ODO                                                      |                                                   | $V_{DD} = 5 V$           |      | 17   | 25   | 110   |
|                   | Output rise time                                             |                                                   | $V_{DD} = 3.3 \text{ V}$ |      | 30   | 55   |       |
| t <sub>ON</sub>   | 10~90% of voltage waveform                                   |                                                   | V <sub>DD</sub> = 5 V    |      | 10   | 20   | ns    |
|                   | Output fall time                                             |                                                   | V <sub>DD</sub> = 3.3 V  |      | 4    | 10   |       |
| t <sub>OFF</sub>  | 90~10% of voltage waveform                                   |                                                   | V <sub>DD</sub> = 5 V    |      | 3    | 8    | ns    |
| t <sub>r</sub>    | CLK rise time (3)                                            |                                                   |                          |      |      | 5    | ш     |
| t <sub>f</sub>    | CLK fall time (3)                                            |                                                   |                          |      |      | 5    | μs    |

<sup>1.</sup> All table limits are guaranteed by design.

<sup>2.</sup> Not tested in production.

<sup>3.</sup> If devices are connected in cascade and tr or tf is large, it may be critical to achieve the timing required for data transfer between two cascaded devices.

# 4 Equivalent circuit and outputs

Figure 2. OE/DM2 terminal



Figure 3. LE/DM1 terminal



Figure 4. CLK, SDI terminal



Figure 5. SDO terminal



Figure 6. Block diagram



STAP16DPPS05 Timing diagrams

### 5 Timing diagrams

Table 9. Truth table

| CLOCK | LE/DM1 | OE/DM2 | SERIAL-IN | OUT0OUT7OUT15        | SDO     |
|-------|--------|--------|-----------|----------------------|---------|
| 」     | Н      | L      | Dn        | Dn Dn - 7 Dn -15     | Dn - 15 |
|       | L      | L      | Dn + 1    | No change            | Dn - 14 |
|       | Н      | L      | Dn + 2    | Dn + 2 Dn - 5 Dn -13 | Dn - 13 |
| 7_    | Х      | L      | Dn + 3    | Dn + 2 Dn - 5 Dn -13 | Dn - 13 |
| Z     | Х      | Н      | Dn + 3    | OFF                  | Dn - 13 |

Note: OUTn = ON when Dn = H OUTn = OFF when Dn = L.

Figure 7. Timing diagram



Note:

Latch and output enable terminals are level-sensitive and are not synchronized with rising or falling edge of LE/DM1 signal. When LE/DM1 terminal is low level, the latch circuit holds previous set of data. When LE/DM1 terminal is high level, the latch circuit refreshes new set of data from SDI chain. When OE/DM2 terminal is at low level, the output terminals Out 0 to Out 15 respond to data in the latch circuits, either '1' ON or '0' OFF. When OE/DM2 terminal is at high level, all output terminals are switched OFF.

Timing diagrams STAP16DPPS05

Table 10. Enable IO: shutdown truth table

| CLOCK | LE/DM1 | SDI <sub>0</sub> SDI <sub>7</sub> SDI <sub>15</sub> | SH         | Auto power-<br>up | OUTn             |
|-------|--------|-----------------------------------------------------|------------|-------------------|------------------|
|       | Н      | All = L                                             | Active     | Not active (1)    | OFF              |
| 」     | L      | No change                                           | No change  | No change         | No change        |
|       | Н      | One or more = H                                     | Not active | Active            | X <sup>(2)</sup> |

- 1. At power-up, the device starts in shutdown mode.
- 2. Undefined.

Figure 8. Clock, serial-in, serial-out



STAP16DPPS05 Timing diagrams



Figure 9. Clock, serial-in, latch, enable, outputs





# 6 Typical characteristics



Figure 11. Output current vs. R<sub>EXT</sub> resistor

Table 11. Output current vs.  $R_{\text{EXT}}$  resistor

| ·                    |                     |  |
|----------------------|---------------------|--|
| R <sub>EXT</sub> (Ω) | Output current (mA) |  |
| 23700                | 1                   |  |
| 11730                | 2                   |  |
| 6930                 | 3                   |  |
| 4090                 | 5                   |  |
| 2025                 | 10                  |  |
| 1000                 | 20                  |  |
| 667                  | 30                  |  |
| 497                  | 40                  |  |
| 331                  | 60                  |  |

#### Conditions:

- temperature = 25 °C,  $V_{DD}$  = 3.3 V; 5.0 V,  $I_{SET}$  = 3 mA; 5 mA; 10 mA; 20 mA; 50 mA; 60 mA.



Table 12. I<sub>SET</sub> vs. dropout voltage (V<sub>drop</sub>)

| lout (mA) | Avg (mV) @ 3.3 V | Avg (mV)@ 5.0 V |
|-----------|------------------|-----------------|
| 3         | 36               | 37              |
| 5         | 71               | 72              |
| 10        | 163              | 163             |
| 20        | 346              | 347             |
| 40        | 724              | 726             |
| 60        | 1080             | 1110            |

 $T_A = 25 \, ^{\circ}C, \, V_{DD} = 3.3 \, V; \, 5 \, V$ 

Figure 13. Output current vs.  $\pm \Delta I_{OL}$ (%)



Figure 14. Idd ON/OFF





Figure 15. Power dissipation vs. package temperature

Note: The exposed pad should be soldered to the PCB to obtain the thermal benefits.

Figure 16. Turn-ON output current characteristics<sup>(1)</sup>

Figure 17. Turn-OFF output current characteristics<sup>(2)</sup>



- 1. The reference level for the  $T_{ON}$  characteristics is 50% of  $\overline{OE/DM2}$  signal and 90% of output current
- 2. The reference level for the  $T_{\mbox{OFF}}$  characteristics is 50% of  $\overline{\mbox{OE}/\mbox{DM2}}$  signal and 10% of output current

#### Electrical conditions:

- V<sub>DD</sub> = 3.3 V, Vin = V<sub>DD</sub>, Vled = 3.0 V, RL = 60  $\Omega$ , CL = 10 pF.
- Ch1 (yellow) = OE/DM2, Ch2 (blue) = SDI, Ch3 (purple) = VOUT, Ch4 (green) = OUT

# 7 Error detection mode functionality

### 7.1 Phase one: entering error detection mode

From the "normal <u>mode" condition</u> the device can switch to "error mode" by a logic sequence on the OE/DM2 and LE/DM1 pins, as shown in the following table and diagram:

Table 13. Entering error detection mode - truth table

| CLK    | 1° | 2° | 3° | 4° | 5° |
|--------|----|----|----|----|----|
| OE/DM2 | Н  | L  | Н  | Н  | Н  |
| LE/DM1 | L  | L  | L  | Н  | L  |

Figure 18. Entering error detection mode - timing diagram



After these five CLK cycles, the device goes into the "error detection mode" and at the 6<sup>th</sup> rising edge of the CLK, the SDI data are ready for sampling.

20/32 DocID024306 Rev 5

#### 7.2 Phase two: error detection

The 16 data bits must be set to "1" in order to set ON all the outputs during detection. The data are latched by LE/DM1 and after that the outputs are ready for the detection process. When the microcontroller switches the  $\overline{OE/DM2}$  to LOW, the device drives the LEDs in order to analyze if an OPEN or SHORT condition has occurred.



Figure 19. Detection diagram

The LED status is detected in 1 microsecond (minimum) and after this time the microcontroller sets  $\overline{OE/DM2}$  in HIGH state and the output data detection results go to the microprocessor via SDO.

Detection mode and normal mode both use the same data format. As soon as all the detection data bits are available on the serial line, the device may go back to normal mode of operation. To re-detect the status, the device must go back in normal mode and re-enter error detection mode.



Figure 20. Timing example for open and/or short-circuit detection

47/

### 7.3 Phase three: resuming normal mode

The sequence for re-entering normal mode is shown in the following table:

Table 14. Resuming normal mode - timing diagram

| CLK    | 1° | 2° | 3° | 4° | 5° |
|--------|----|----|----|----|----|
| OE/DM2 | Н  | L  | Н  | Н  | Н  |
| LE/DM1 | L  | L  | L  | L  | L  |

Note:

For proper device operation, the "entering error detection" sequence must be followed by a "resume mode" sequence, it is not possible to insert consecutive equal sequences.

#### 7.4 Error detection conditions

Table 15. Detection conditions ( $V_{DD}$  = 3.3 to 5 V, temperature range -40 to 125 °C)

| Configuration    | Detect mode                               | Detection results                            |                      |                                              |
|------------------|-------------------------------------------|----------------------------------------------|----------------------|----------------------------------------------|
| SW-1 or<br>SW-3b | Open line or output short to GND detected | ==> I <sub>ODEC</sub> ≤ 0.5 x I <sub>O</sub> | No error<br>detected | ==> I <sub>ODEC</sub> ≥ 0.5 x I <sub>O</sub> |
| SW-2 or<br>SW-3a | Short on LED or short to V-LED detected   | ==> V <sub>O</sub> ≥ 2.6 V                   | No error<br>detected | ==> V <sub>O</sub> ≤ 2.3 V                   |

Note:

Where:  $I_O$  = the output current programmed by the  $R_{EXT}$ ,  $I_{ODEC}$  = the detected output current in detection mode.

Figure 21. Detection circuit





Figure 22. Error detection sequence

### 7.5 Auto power-saving

The auto power-saving feature minimizes the quiescent current if no active data is detected on the latches and auto powers-up the device as the first active data is latched.



Figure 23. Auto power-saving feature

#### Conditions:

- Temp. = 25 °C,  $V_{DD}$  = 3.3 V,  $V_{DD}$ ,  $V_{DD}$
- Ch1 (yellow) = CLK, Ch2 (blue) = SDI, Ch3 (purple) = LE/DM1, Ch4 (green) = IDD.

#### Idd consumption:

- Idd (normal operation) = 2.93 mA.
- Idd (shutdown condition) = 170 μA.



Figure 24. Auto power-saving feature: first output  $T_{ON}$ 

#### Conditions:

- Temp. = 25 °C,  $\rm V_{DD}$  = 3.3 V, Vin =  $\rm V_{DD}$ , VLed = 3.0 V, Iset = 20 mA
- Ch1 (yellow) = CLK, Ch2 (blue) = SDI, Ch3 (purple) = LE/DM1, Ch4 (green) = IDD

Note:

When the device goes from auto power-saving to normal operating condition, the first output switching ON shows the  $T_{ON}$  condition as seen in the plot above.

# 8 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.



Figure 25. TSSOP24 exposed pad dimensions

Table 16. TSSOP24 exposed pad mechanical data

| Course had |      | mm   |      |
|------------|------|------|------|
| Symbol     | Min. | Тур. | Max. |
| А          |      |      | 1.20 |
| A1         |      |      | 0.15 |
| A2         | 0.80 | 1.00 | 1.05 |
| b          | 0.19 |      | 0.30 |
| С          | 0.09 |      | 0.20 |
| D          | 7.70 | 7.80 | 7.90 |
| D1         | 4.80 | 5.00 | 5.2  |
| E          | 6.20 | 6.40 | 6.60 |
| E1         | 4.30 | 4.40 | 4.50 |
| E2         | 3.00 | 3.20 | 3.40 |
| е          |      | 0.65 |      |
| L          | 0.45 | 0.60 | 0.75 |
| L1         |      | 1.00 |      |
| k          | 0    |      | 8    |
| aaa        |      |      | 0.10 |

# 9 Packaging mechanical data



Figure 26. TSSOP24 exposed pad tape and reel dimensions

Table 17. Tape and reel TSSOP24 exposed pad

| Dim.   | mm   |      |      |  |
|--------|------|------|------|--|
| Dilli. | Min. | Тур. | Max. |  |
| А      |      |      | 330  |  |
| С      | 12.8 |      | 13.2 |  |
| D      | 20.2 |      |      |  |
| N      | 60   |      |      |  |
| Т      |      |      | 22.4 |  |
| Ao     | 6.8  |      | 7    |  |
| Во     | 8.2  |      | 8.4  |  |
| Ko     | 1.7  |      | 1.9  |  |
| Po     | 3.9  |      | 4.1  |  |
| Р      | 11.9 |      | 12.1 |  |

STAP16DPPS05 Revision history

# 10 Revision history

Table 18. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                            |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21-May-2013 | 1        | Initial release.                                                                                                                                                                                                   |
| 01-Jul-2013 | 2        | Added footnote in <i>Table 8: Switching characteristics</i> .                                                                                                                                                      |
| 11-Oct-2013 | 3        | Modified T <sub>OPR</sub> value in <i>Table 4: Absolute maximum ratings</i> .                                                                                                                                      |
| 10-Mar-2014 | 4        | Modified footnote 1 in <i>Table 8: Switching characteristics</i> .  Added footnote 2 in <i>Table 8: Switching characteristics</i> .  Updated <i>Table 1: Pin connections</i> and <i>Table 3: Pin description</i> . |
| 05-Jun-2014 | 5        | Updated <i>Table 16: TSSOP24 exposed pad mechanical data</i> .  Minor text changes.                                                                                                                                |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2014 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

DocID024306 Rev 5 32/32

