











bq24230H, bq24232H

SLUSBI8A - JANUARY 2014-REVISED DECEMBER 2014

# bg2423xx USB-Friendly Lithium-Ion Battery Charger and Power-Path Management IC

## **Features**

- Fully Compliant USB Charger
  - Selectable 100-mA and 500-mA Maximum Input Current
  - 100-mA Maximum Current Limit Ensures Compliance to USB-IF Standard
  - Input-based Dynamic Power Management (V<sub>IN</sub>- DPM) for Protection Against Poor USB Sources
- 28-V Input Rating With Overvoltage Protection
- 4.35-V Battery Regulation
- Integrated Dynamic Power-Path Management (DPPM) Function Simultaneously and Independently Powers the System and Charges the Battery
- Supports up to 500-mA Charge Current With Current Monitoring Output (ISET)
- Programmable Input Current Limit up to 500 mA for Wall Adapters
- Programmable Termination Current (bq24232H)
- Programmable Precharge and Fast-Charge Safety Timers
- Reverse Current, Short-Circuit, and Thermal Protection
- **NTC Thermistor Input**
- Proprietary Start-up Sequence Limits Inrush
- Status Indication Charging/Done, Power Good
- Small 3-mm × 3-mm 16-Lead QFN Package

# **Applications**

- Bluetooth® Devices
- Low-Power Handheld Devices

# 3 Description

The bg2423xH series of devices are highly integrated Li-ion linear chargers and system power-path management devices targeted at space-limited portable applications. The devices operate from either a USB port or AC adapter and support charge currents from 25 mA to 500 mA. The high-input voltage range with input overvoltage protection supports low-cost, unregulated adapters. The USB input current limit accuracy and start-up sequence allow the bq2423xH to meet USB-IF inrush current specifications. Additionally, the input dynamic power management (V<sub>IN</sub>-DPM) prevents the charger from crashing poorly designed or incorrectly configured USB sources.

The bq2423xH features dynamic power-path management (DPPM) that powers the system while simultaneously and independently charging the battery. The DPPM circuit reduces the charge current when the input current limit causes the system output to fall to the DPPM threshold, thus supplying the system load at all times while monitoring the charge current separately. This feature reduces the number of charge and discharge cycles on the battery, allows for proper charge termination, and enables the system to run with a defective or absent battery pack. Additionally, this feature enables instant system turnon even with a totally discharged battery. The powerpath management architecture also lets the battery supplement the system current requirements when the adapter cannot deliver the peak system currents, thus enabling the use of a smaller adapter.

#### Device Information<sup>(1)</sup>

| PART NUMBER |          | PACKAGE   | BODY SIZE (NOM)   |  |  |
|-------------|----------|-----------|-------------------|--|--|
|             | bq2423xx | VQFN (16) | 3.00 mm x 3.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### **Typical Application Circuit**





# **Table of Contents**

| 1 | Features 1                           | 10 | Application and Implementation            | 25 |
|---|--------------------------------------|----|-------------------------------------------|----|
| 2 | Applications 1                       |    | 10.1 Application Information              | 25 |
| 3 | Description 1                        |    | 10.2 Typical Application                  | 25 |
| 4 | Revision History2                    |    | 10.3 System Examples                      | 30 |
| 5 | Description (Continued)3             | 11 | Power Supply Recommendations              | 31 |
| 6 | Device Comparison Table              |    | 11.1 Requirements for OUT Output          | 31 |
| 7 | Pin Configuration and Functions      |    | 11.2 USB Sources and Standard AC Adapters | 31 |
| 8 | _                                    |    | 11.3 Half-Wave Adapters                   | 31 |
| 0 | Specifications 4                     | 12 | Layout                                    | 31 |
|   | 8.1 Absolute Maximum Ratings         |    | 12.1 Layout Guidelines                    | 31 |
|   | 8.2 ESD Ratings                      |    | 12.2 Layout Example                       | 32 |
|   | 8.3 Recommended Operating Conditions |    | 12.3 Thermal Package                      |    |
|   | 8.4 Thermal Information              | 13 | Device and Documentation Support          | 34 |
|   | 8.5 Electrical Characteristics 5     |    | 13.1 Documentation Support                |    |
| _ | 8.6 Typical Characteristics9         |    | 13.2 Related Links                        |    |
| 9 | Detailed Description                 |    | 13.3 Trademarks                           |    |
|   | 9.1 Overview                         |    | 13.4 Electrostatic Discharge Caution      |    |
|   | 9.2 Functional Block Diagram 12      |    | 13.5 Glossary                             |    |
|   | 9.3 Feature Description              | 1/ | Mechanical, Packaging, and Orderable      |    |
|   | 9.4 Device Functional Modes          | 14 | Information                               | 34 |

# 4 Revision History

# Changes from Original (January 2014) to Revision A

**Page** 

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and 



# 5 Description (Continued)

The battery is charged in three phases: conditioning, constant current, and constant voltage. In all charge phases, an internal control loop monitors the IC junction temperature and reduces the charge current if the internal temperature threshold is exceeded.

The charger power stage and charge current sense functions are fully integrated. The charger function has high-accuracy current and voltage regulation loops, charge status display, and charge termination. The input current limit and charge current are programmable using external resistors.

# 6 Device Comparison Table

| PART NUMBER (1) (2)         | V <sub>OVP</sub> | V <sub>OUT(REG)</sub> | V <sub>DPM</sub>             | OPTIONAL<br>FUNCTION | MARKING |
|-----------------------------|------------------|-----------------------|------------------------------|----------------------|---------|
| bq24230HRGTR <sup>(3)</sup> | 6.6 V            | 4.5 V                 | V <sub>O(REG)</sub> – 100 mV | TD                   | 24230H  |
| bq24230HRGTT <sup>(3)</sup> | 6.6 V            | 4.5 V                 | V <sub>O(REG)</sub> – 100 mV | TD                   | 24230H  |
| bq24232HRGTR                | 10.5 V           | 4.5 V                 | V <sub>O(REG)</sub> – 100 mV | ITERM                | 24232H  |
| bq24232HRGTT                | 10.5 V           | 4.5 V                 | V <sub>O(REG)</sub> – 100 mV | ITERM                | 24232H  |

- (1) The RGT package is available in the following options:
  - R taped and reeled in quantities of 3000 devices per reel.
  - T taped and reeled in quantities of 250 devices per reel.
- (2) This product is RoHS compatible, including a lead concentration that does not exceed 0.1% of total product weight, and is suitable for use in specified lead-free soldering processes. In addition, this product uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight.
- (3) Product Preview

# 7 Pin Configuration and Functions



#### **Pin Functions**

|        | PIN          |       |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------|--------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME   | NUN          | /IBER | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| NAIVIE | '230H        | '232H |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| BAT    | BAT 2,3 2, 3 |       | I/O | Charger Power Stage Output and Battery Voltage Sense Input. Connect BAT to the positive terminal of the battery. Bypass BAT to VSS with a 4.7-µF to 47-µF ceramic capacitor.                                                                                                                                                                                                                                                                                          |
| CE     | 4            | 4     | ı   | Charge Enable Active-Low Input. Connect $\overline{\text{CE}}$ to a high logic level to place the battery charger in standby mode. In standby mode, OUT is active and battery supplement mode is still available. Connect $\overline{\text{CE}}$ to a low logic level to enable the battery charger. $\overline{\text{CE}}$ is internally pulled down with approximately 285 k $\Omega$ . Do not leave $\overline{\text{CE}}$ unconnected to ensure proper operation. |
| CHG    | 9            | 9     | 0   | Open-Drain Charging Status Indication Output. CHG pulls to VSS when the battery is charging. CHG is high impedance when charging is complete and when charger is disabled.                                                                                                                                                                                                                                                                                            |



# Pin Functions (continued)

| PIN            |       |        |     |                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------|-------|--------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME           | NUN   | /IBER  | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| NAME           | '230H | '232H  |     |                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| EN1            | 6     | 6      | I   | Input Current Limit Configuration Inputs. Use EN1 and EN2 control the maximum input current and enable USB                                                                                                                                                                                                                                                                                                                                  |
| EN2            | 5     | 5      | 1   | compliance. See Table 2 for the description of the operation states. EN1 and EN2 are internally pulled down with approximately 285 $k\Omega$ . Do not leave EN1 or EN2 unconnected to ensure proper operation.                                                                                                                                                                                                                              |
| ILIM           | 12    | 12     | I   | Adjustable Current Limit Programming Input. Connect a 3.1-k $\Omega$ to 7.8-k $\Omega$ resistor from ILIM to VSS to program the maximum input current (EN2=1, EN1=0). The input current includes the system load and the battery charge current.                                                                                                                                                                                            |
| IN             | 13    | 13     | 1   | Input Power Connection. Connect IN to the connected to external DC supply (AC adapter or USB port). The input operating range is $4.35$ V to $6.6$ V. The input can accept voltages up to $26$ V without damage but operation is suspended. Connect bypass capacitor 1 $\mu$ F to $10$ $\mu$ F to VSS.                                                                                                                                      |
| ISET           | 16    | 16     | I/O | Fast-Charge Current Programming Input. Connect a $3-k\Omega$ to $36-k\Omega$ resistor from ISET to VSS to program the fast-charge current level. Charging is disabled if ISET is left unconnected. While charging, the voltage at ISET reflects the actual charging current and can be used to monitor charge current. See the <i>Charge Current Translator</i> section for more details.                                                   |
| ITERM          | -     | 15     | I   | Termination Current Programming Input. Connect a 0-Ω to 15-kΩ resistor from ITERM to VSS to program the termination current. Leave ITERM unconnected to set the termination current to the internal default 10% threshold.                                                                                                                                                                                                                  |
| OUT            | 10,11 | 10, 11 | 0   | System Supply Output. OUT provides a regulated output when the input is below the OVP threshold and above the regulation voltage. When the input is out of the operation range, OUT is connected to V <sub>BAT</sub> . Connect OUT to the system load. Bypass OUT to VSS with a 4.7-µF to 47-µF ceramic capacitor.                                                                                                                          |
| PGOOD          | 7     | 7      | 0   | Open-drain Power Good Status Indication Output. $\overline{PGOOD}$ pulls to VSS when a valid input source is detected. $\overline{PGOOD}$ is high-impedance when the input power is not within specified limits. Connect $\overline{PGOOD}$ to the desired logic voltage rail using a 1-k $\Omega$ to 100-k $\Omega$ resistor, or use with an LED for visual indication.                                                                    |
| TD             | 15    | -      | ı   | Termination Dsable Input. Connect TD high to disable charger termination. Connect TD to VSS to enable charger termination. TD is checked during start-up only and cannot be changed during operation. See the TD section in this data sheet for a description of the behavior when termination is disabled. TD is internally pulled down to VSS with approximately 285 k $\Omega$ . Do not leave TD unconnected to ensure proper operation. |
| Thermal<br>Pad |       |        | -   | An internal electrical connection exists between the exposed thermal pad and the VSS pin of the device. The thermal pad must be connected to the same potential as the VSS pin on the printed-circuit board. Do not use the thermal pad as the primary ground input for the device. The VSS pin must be connected to ground at all times.                                                                                                   |
| TMR            | 14    | 14     | 1   | Timer Programming Input. TMR controls the precharge and fast-charge safety timers. Connect TMR to VSS to disable all safety timers. Connect a $18-k\Omega$ to $72-k\Omega$ resistor between TMR and VSS to program the timers a desired length. Leave TMR unconnected to set the timers to the 5-hour fast charge and 30-minute precharge default timer values.                                                                             |
| TS             | 1     | 1      | 1   | External NTC Thermistor Input. Connect the TS input to the NTC thermistor in the battery pack. TS monitors a $10-k\Omega$ NTC thermistor. For applications that do not use the TS function, connect a $10-k\Omega$ fixed resistor from TS to VSS to maintain a valid voltage level on TS.                                                                                                                                                   |
| VSS            | 8     | 8      | _   | Ground. Connect to the thermal pad and to the ground rail of the circuit.                                                                                                                                                                                                                                                                                                                                                                   |

# 8 Specifications

# 8.1 Absolute Maximum Ratings<sup>(1)</sup>

over the 0°C to 125°C operating free-air temperature range (unless otherwise noted)

|                  |                             |                                                                                                                                               | MIN  | MAX  | UNIT |
|------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|
|                  |                             | IN (with respect to VSS)                                                                                                                      | -0.3 | 28   | V    |
|                  |                             | OUT (with respect to VSS)                                                                                                                     | -0.3 | 7    | V    |
| VI               | Input voltage               | BAT (with respect to VSS)                                                                                                                     | -0.3 | 5    | V    |
|                  |                             | EN1, EN2, $\overline{\text{CE}}$ , TS, ISET, $\overline{\text{PGOOD}}$ , $\overline{\text{CHG}}$ , ILIM, TMR, TD, ITERM (with respect to VSS) | -0.3 | 7    | V    |
| $I_{\parallel}$  | Input current               | IN                                                                                                                                            |      | 600  | mA   |
|                  | Output current (continuous) | OUT                                                                                                                                           |      | 1700 | mA   |
| IO               |                             | BAT (Discharge mode)                                                                                                                          |      | 1700 | mA   |
|                  | Output sink current         | CHG, PGOOD                                                                                                                                    |      | 15   | mA   |
| TJ               | Junction temperature        |                                                                                                                                               | -40  | 150  | °C   |
| T <sub>stg</sub> | Storage temperature         |                                                                                                                                               | -65  | 150  | °C   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to the network ground terminal unless otherwise noted.



# 8.2 ESD Ratings

|                    |                                                        |                                                                     | VALUE | UNIT |
|--------------------|--------------------------------------------------------|---------------------------------------------------------------------|-------|------|
|                    | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000                                                               |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. Pins listed as ±2000 V may actually have higher performance.

# 8.3 Recommended Operating Conditions

|                    | -                                          |       | MIN  | MAX  | UNIT |
|--------------------|--------------------------------------------|-------|------|------|------|
|                    | IN voltage range                           |       | 4.35 | 26   | V    |
| $V_{I}$            | IN operating valtage range                 | '230H | 4.35 | 6.4  | V    |
|                    | IN operating voltage range                 | '232H | 4.35 | 10.2 |      |
| I <sub>IN</sub>    | Input current, IN pin                      |       |      | 500  | mA   |
| l <sub>OUT</sub>   | Current, OUT pin                           |       |      | 1500 | mA   |
| I <sub>BAT</sub>   | Current, BAT pin (discharging)             |       |      | 1500 | mA   |
| I <sub>CHG</sub>   | Current, BAT pin (charging)                |       |      | 500  | mA   |
| TJ                 | Junction temperature                       |       | -40  | 125  | °C   |
| R <sub>ILIM</sub>  | Maximum input current programming resistor |       | 3.1  | 7.8  | kΩ   |
| R <sub>ISET</sub>  | Fast-charge current programming resistor   |       | 1.74 | 34.8 | kΩ   |
| R <sub>TMR</sub>   | Timer programming resistor                 |       | 18   | 72   | kΩ   |
| R <sub>ITERM</sub> | Termination programming resistor           | '232H | 0    | 15   | kΩ   |

#### 8.4 Thermal Information

|                  |                                              | bq2423xx |      |
|------------------|----------------------------------------------|----------|------|
|                  | THERMAL METRIC <sup>(1)</sup>                | RGT      | UNIT |
|                  |                                              | 16 PINS  |      |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 44.5     |      |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 54.2     |      |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 17.2     | 9004 |
| ΨЈТ              | Junction-to-top characterization parameter   | 1.0      | °C/W |
| ΨЈВ              | Junction-to-board characterization parameter | 17.1     |      |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 3.8      |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### 8.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                                  | TEST CONDITIONS                                                                                                                             | MIN  | TYP  | MAX  | UNIT |
|-------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| INPUT                   |                                            |                                                                                                                                             |      |      |      |      |
| UVLO                    | Undervoltage lockout                       | $V_{IN}$ : 0 V $\rightarrow$ 4 V                                                                                                            | 3.2  | 3.3  | 3.4  | V    |
| V <sub>hys(UVLO)</sub>  | Hysteresis on UVLO                         | $V_{IN}$ : 4 V $\rightarrow$ 0 V                                                                                                            | 200  |      | 300  | mV   |
| V <sub>IN(DT)</sub>     | Input power detection threshold            | Input power detected when $V_{IN} > V_{BAT} + V_{IN(DT)}$<br>$V_{BAT} = 3.6 \text{ V}, \text{ VIN: } 3.5 \text{ V} \rightarrow 4 \text{ V}$ | 55   | 95   | 145  | mV   |
| V <sub>hys(INDT)</sub>  | Hysteresis on $V_{\text{IN}(\text{DT})}$   | VBAT = 3.6 V, $V_{IN}$ : 4 V $\rightarrow$ 3.5 V                                                                                            | 20   |      |      | mV   |
| t <sub>DGL(PGOOD)</sub> | Deglitch time, input power detected status | Time measured from V <sub>IN</sub> : 0 V $\rightarrow$ 5 V 1- $\mu$ s rise time to $\overline{PGOOD}$ = LO                                  |      | 2    |      | ms   |
| V                       | Input overvoltage protection               | ('230H) V <sub>IN</sub> : 5 V → 7 V                                                                                                         | 6.4  | 6.6  | 6.8  | V    |
| V <sub>OVP</sub>        | threshold                                  | ('232H) V <sub>IN</sub> : 5 V → 11 V                                                                                                        | 10.2 | 10.5 | 10.8 | V    |
| V <sub>hys(OVP)</sub>   | Lhystoresis on OV/D                        | ('230H) V <sub>IN</sub> : 7 V → 5V                                                                                                          |      | 110  |      | \/   |
|                         | Hysteresis on OVP                          | ('232H) $V_{IN}$ : 11 $V \rightarrow 5 V$                                                                                                   |      | 175  |      | mV   |

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. Pins listed as ±500 V may actually have higher performance.



# **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                                                                                                          | TEST CONDITIONS                                                                                                                                  | MIN                             | TYP                                           | MAX                            | UNIT |
|--------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------|--------------------------------|------|
| t <sub>DGL(OVP)</sub>    | Input overvoltage blanking time                                                                                    |                                                                                                                                                  |                                 | 50                                            |                                | μs   |
| t <sub>REC(OVP)</sub>    | Input overvoltage recovery time                                                                                    | Time measured from V <sub>IN</sub> : 11 V $\rightarrow$ 5 V 1 $\mu$ s fall time to $\overline{PGOOD}$ = LO                                       |                                 | 2                                             |                                | ms   |
| ILIM, ISET SHO           | RT-CIRCUIT TEST                                                                                                    |                                                                                                                                                  |                                 |                                               |                                |      |
| I <sub>SC</sub>          | Current source                                                                                                     | $V_{IN} > UVLO$ and $V_{IN} > V_{BAT} + V_{IN(DT)}$                                                                                              |                                 | 1.3                                           |                                | mA   |
| V <sub>SC</sub>          |                                                                                                                    | $V_{IN}$ > UVLO and $V_{IN}$ > $V_{BAT}$ + $V_{IN(DT)}$                                                                                          |                                 | 520                                           |                                | mV   |
| QUIESCENT CL             | JRRENT                                                                                                             |                                                                                                                                                  |                                 |                                               |                                |      |
| I <sub>BAT(PDWN)</sub>   | Sleep current into BAT pin                                                                                         | $\overline{\text{CE}}$ = LO or HI, input power not detected, no load on OUT pin, T <sub>J</sub> = 85°C                                           |                                 |                                               | 6.5                            | μΑ   |
|                          | O                                                                                                                  | EN1= HI, EN2=HI, V <sub>IN</sub> = 6 V, T <sub>J</sub> =85°C                                                                                     |                                 |                                               | 50                             | μA   |
| I <sub>IN</sub> (STDBY)  | Standby current into IN pin                                                                                        | EN1= HI, EN2=HI, V <sub>IN</sub> = 10 V, T <sub>J</sub> =85°C                                                                                    |                                 |                                               | 200                            |      |
| I <sub>CC</sub>          | Active supply current, IN pin                                                                                      | $\overline{\text{CE}}$ = LO, V <sub>IN</sub> = 6 V, no load on OUT pin,<br>V <sub>BAT</sub> > V <sub>BAT(REG)</sub> , (EN1, EN2) $\neq$ (HI, HI) |                                 |                                               | 1.5                            | mA   |
| POWER PATH               |                                                                                                                    |                                                                                                                                                  |                                 |                                               |                                |      |
| V <sub>DO(IN-OUT)</sub>  | $V_{IN} - V_{OUT}$                                                                                                 | V <sub>IN</sub> = 4.45 V, I <sub>IN</sub> = 500 mA, V <sub>BAT</sub> = 4.35 V                                                                    |                                 | 150                                           | 237.5                          | mV   |
| V <sub>DO(BAT-OUT)</sub> | V <sub>BAT</sub> – V <sub>OUT</sub>                                                                                | I <sub>OUT</sub> = 500 mA, V <sub>IN</sub> = 0 V, V <sub>BAT</sub> > 3 V                                                                         |                                 |                                               | 62.5                           | mV   |
| V <sub>O(REG)</sub>      | OUT pin voltage regulation                                                                                         | V <sub>IN</sub> > V <sub>OUT</sub> + V <sub>DO (IN-OUT)</sub>                                                                                    | 4.4                             | 4.5                                           | 4.6                            | V    |
|                          |                                                                                                                    | EN1 = LO, EN2 = LO                                                                                                                               | 90                              | 95                                            | 100                            |      |
| I <sub>IN</sub> max      | Maximum input current                                                                                              | EN1 = HI, EN2 = LO                                                                                                                               | 450                             | 475                                           | 500                            | mA   |
|                          |                                                                                                                    | EN1 = LO, EN2 = HI                                                                                                                               |                                 | K <sub>ILIM</sub> /R <sub>ILIM</sub>          |                                | Α    |
| K <sub>ILIM</sub>        | Maximum input current factor                                                                                       | I <sub>LIM</sub> = 200mA to 500mA                                                                                                                | 1380                            | 1530                                          | 1680                           | ΑΩ   |
| I <sub>IN</sub> max      | Programmable input current limit range                                                                             | EN2 = HI, EN1 = LO, $R_{ILIM}$ = 3.1 k $\Omega$ to 7.8 k $\Omega$                                                                                | 200                             |                                               | 500                            | mA   |
| V <sub>IN-DPM</sub>      | Input voltage threshold when input current is reduced                                                              | EN2 = LO, EN1 = X                                                                                                                                | 4.35                            | 4.50                                          | 4.63                           | V    |
| V <sub>DPPM</sub>        | Output voltage threshold when charging current is reduced                                                          |                                                                                                                                                  | V <sub>O(REG)</sub> –<br>180 mV | V <sub>O(REG)</sub> –<br>100 mV               | V <sub>O(REG)</sub> –<br>30 mV | V    |
| V <sub>BSUP1</sub>       | Enter battery supplement mode                                                                                      | $V_{BAT}$ = 3.6 V, $R_{ILIM}$ = 1.5 kΩ,<br>$R_{LOAD}$ = 10 Ω →2 Ω                                                                                |                                 | V <sub>OUT</sub> ≤ V <sub>BAT</sub><br>-40 mV |                                | V    |
| V <sub>BSUP2</sub>       | Exit battery supplement mode                                                                                       | $V_{BAT}$ = 3.6 V, $R_{ILIM}$ = 1.5 kΩ,<br>$R_{LOAD}$ = 2 Ω $\rightarrow$ 10 Ω                                                                   |                                 | V <sub>OUT</sub> ≥<br>V <sub>BAT</sub> –20 mV |                                | V    |
| V <sub>O(SC1)</sub>      | Output short-circuit detection threshold, power-on                                                                 | V <sub>IN</sub> > UVLO and V <sub>IN</sub> > V <sub>BAT</sub> + V <sub>IN(DT)</sub>                                                              | 0.8                             | 0.9                                           | 1                              | V    |
| V <sub>O(SC2)</sub>      | Output short-circuit detection threshold, supplement mode $V_{BAT} - V_{OUT} > V_{O(SC2)}$ indicates short circuit | $V_{\text{IN}}$ > UVLO and $V_{\text{IN}}$ > $V_{\text{BAT}}$ + $V_{\text{IN(DT)}}$                                                              | 200                             | 250                                           | 300                            | mV   |
| t <sub>DGL(SC2)</sub>    | Deglitch time, supplement mode short circuit                                                                       |                                                                                                                                                  |                                 | 250                                           |                                | μs   |
| t <sub>REC(SC2)</sub>    | Recovery time, supplement mode short circuit                                                                       |                                                                                                                                                  |                                 | 60                                            |                                | ms   |



# **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                                                                  | TEST CONDITIONS                                                                                                                                                                                                                                                | MIN                                                       | TYP                                  | MAX                             | UNIT |
|--------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------|---------------------------------|------|
| BATTERY CHA              | RGER                                                                       |                                                                                                                                                                                                                                                                |                                                           |                                      |                                 |      |
| I <sub>BAT(SC)</sub>     | Source current for BAT pin short-<br>circuit detection                     | V <sub>BAT</sub> = 1.5 V                                                                                                                                                                                                                                       | 4                                                         | 7.5                                  | 11                              | mA   |
| V <sub>BAT(SC)</sub>     | BAT pin short-circuit detection threshold                                  | V <sub>BAT</sub> rising                                                                                                                                                                                                                                        | 1.6                                                       | 1.8                                  | 2                               | V    |
| V <sub>BAT(REG)</sub>    | Battery charge voltage                                                     |                                                                                                                                                                                                                                                                | 4.306                                                     | 4.35                                 | 4.394                           | V    |
| V <sub>LOWV</sub>        | Precharge to fast-charge transition threshold                              | V <sub>IN</sub> > UVLO and V <sub>IN</sub> > V <sub>BAT</sub> + V <sub>IN(DT)</sub>                                                                                                                                                                            | 2.9                                                       | 3                                    | 3.1                             | V    |
| t <sub>DGL1(LOWV)</sub>  | Deglitch time on precharge to fast-<br>charge transition                   |                                                                                                                                                                                                                                                                |                                                           | 25                                   |                                 | ms   |
| t <sub>DGL2(LOWV)</sub>  | Deglitch time on fast-charge to precharge transition                       |                                                                                                                                                                                                                                                                |                                                           | 25                                   |                                 | ms   |
|                          | Battery fast-charge current range                                          | $V_{BAT(REG)} > V_{BAT} > V_{LOWV}, V_{IN} = 5 \text{ V}, \overline{CE} = LO,$<br>EN1 = LO, EN2 = HI                                                                                                                                                           | 25                                                        |                                      | 500                             | mA   |
| I <sub>CHG</sub>         | Battery fast-charge current                                                | $\label{eq:continuous} \begin{array}{ c c c c c }\hline \hline CE = LO, EN1 = LO, EN2 = HI,\\ \hline V_{BAT} > V_{LOWV}, V_{IN} = 5 \ V, I_{IN} max > I_{CHG}, no load\\ on OUT pin, thermal loop and DPM loop not active                                    $ |                                                           | K <sub>ISET</sub> /R <sub>ISET</sub> |                                 | Α    |
| K <sub>ISET</sub>        | Fast-charge current factor                                                 | 25 mA ≤ I <sub>CHG</sub> ≤ 500 mA                                                                                                                                                                                                                              | 797                                                       | 870                                  | 975                             | ΑΩ   |
| K <sub>PRECHG</sub>      | Precharge current factor                                                   | 2.5 mA ≤ I <sub>PRECHG</sub> ≤ 50 mA                                                                                                                                                                                                                           | 70                                                        | 88                                   | 106                             | ΑΩ   |
|                          | Termination comparator threshold for internally set termination detection  | $\overline{\text{CE}} = \text{LO, (EN1,EN2)} \neq (\text{LO,LO),} \\ V_{\text{BAT}} > V_{\text{RCH}},  \text{t} < \text{t}_{\text{MAXCH}},  V_{\text{IN}} = 5  \text{V, DPM loop} \\ \text{and thermal loop not active}$                                       | 0.09 x I <sub>CHG</sub>                                   | 0.1 x I <sub>CHG</sub>               | 0.11 x<br>I <sub>CHG</sub>      | ٨    |
| TERM                     |                                                                            | $\overline{\text{CE}}$ = LO, (EN1,EN2) = (LO,LO),<br>$V_{\text{BAT}} > V_{\text{RCH}}$ , t < t <sub>MAXCH</sub> , $V_{\text{IN}}$ = 5 V, DPM loop<br>and thermal loop not active                                                                               | 0.027 x I <sub>CHG</sub>                                  | 0.033 x I <sub>CHG</sub>             | 0.040 x<br>I <sub>CHG</sub>     | A    |
| I <sub>TERM</sub>        | Termination current threshold for<br>programmable termination<br>detection | I <sub>TERM</sub> = 0% to 50% of I <sub>CHG</sub>                                                                                                                                                                                                              | K <sub>ITER</sub> x R <sub>ITERM</sub> /R <sub>ISET</sub> |                                      |                                 | Α    |
| I <sub>BIAS(ITERM)</sub> | Current for external termination-<br>setting resistor                      |                                                                                                                                                                                                                                                                | 72                                                        | 75                                   | 78                              | μΑ   |
| K                        | K factor for termination detection                                         | $\label{eq:continuous} \overline{\overline{CE}} = LO, (EN1,EN2) \neq (LO,LO), \\ V_{BAT} > V_{RCH}, \ t < t_{MAXCH}, \ V_{IN} = 5 \ V, \ DPM \ loop \\ and \ thermal \ loop \ not \ active$                                                                    | 0.024                                                     | 0.030                                | 0.036                           | А    |
| K <sub>ITERM</sub>       | threshold (externally set)<br>(bq24232H)                                   | $\label{eq:continuous} \begin{split} \overline{\text{CE}} &= \text{LO, (EN1,EN2)} = (\text{LO,LO}), \\ V_{\text{BAT}} &> V_{\text{RCH, }} t < t_{\text{MAXCH, }} V_{\text{IN}} = 5 \text{ V, DPM loop} \\ \text{and thermal loop not active} \end{split}$      | 0.009                                                     | 0.010                                | 0.011                           | ,,   |
| t <sub>DGL(TERM)</sub>   | Deglitch time, termination detected                                        |                                                                                                                                                                                                                                                                |                                                           | 25                                   |                                 | ms   |
| $V_{RCH}$                | Recharge detection threshold                                               | $V_{IN}$ > UVLO and $V_{IN}$ > $V_{BAT}$ + $V_{IN(DT)}$                                                                                                                                                                                                        | V <sub>BAT(REG)</sub><br>-140 mV                          | V <sub>BAT(REG)</sub><br>-100 mV     | V <sub>BAT(REG)</sub><br>-60 mV | V    |
| t <sub>DGL(RCH)</sub>    | Deglitch time, recharge threshold detected                                 |                                                                                                                                                                                                                                                                |                                                           | 62.5                                 |                                 | ms   |
| t <sub>DGL(NO-IN)</sub>  | Delay time, input power loss to charger turnoff                            | $V_{BAT} = 3.6$ V. Time measured from $V_{IN}$ : 5 V $\rightarrow$ 3 V 1- $\mu$ s fall time                                                                                                                                                                    |                                                           | 20                                   |                                 | ms   |
| I <sub>BAT(DET)</sub>    | Sink current for battery detection                                         | V <sub>BAT</sub> =2.5 V                                                                                                                                                                                                                                        | 5                                                         | 7.5                                  | 10                              | mA   |
| t <sub>DET</sub>         | Battery detection timer                                                    | BAT high or low                                                                                                                                                                                                                                                |                                                           | 250                                  |                                 | ms   |
| BATTERY CHA              | RGING TIMERS                                                               |                                                                                                                                                                                                                                                                |                                                           |                                      |                                 |      |
| t <sub>PRECHG</sub>      | Precharge safety timer value                                               | TMR = floating                                                                                                                                                                                                                                                 | 1440                                                      | 1800                                 | 2160                            | s    |
| t <sub>MAXCHG</sub>      | Charge safety timer value                                                  | TMR = floating                                                                                                                                                                                                                                                 | 14400                                                     | 18000                                | 21600                           | S    |
| t <sub>PRECHG</sub>      | Precharge safety timer value                                               | 18 kΩ < R <sub>TMR</sub> < 72 kΩ                                                                                                                                                                                                                               |                                                           | R <sub>TMR</sub> × K <sub>TMR</sub>  |                                 | S    |
| t <sub>MAXCHG</sub>      | Charge safety timer value                                                  | 18 kΩ < R <sub>TMR</sub> < 72 kΩ                                                                                                                                                                                                                               | 10                                                        | × RTMR × K <sub>TMR</sub>            |                                 | s    |
| K <sub>TMR</sub>         | Timer factor                                                               |                                                                                                                                                                                                                                                                | 30                                                        | 40                                   | 50                              | s/kΩ |



# **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                                       | TEST CONDITIONS                                                  | MIN  | TYP                     | MAX  | UNIT |
|-------------------------|-------------------------------------------------|------------------------------------------------------------------|------|-------------------------|------|------|
| BATTERY-PAC             | K NTC MONITOR (1)                               |                                                                  |      |                         |      |      |
| I <sub>NTC</sub>        | NTC bias current                                | $V_{IN}$ > UVLO and $V_{IN}$ > $V_{BAT}$ + $V_{IN(DT)}$          | 72   | 75                      | 78   | μΑ   |
| $V_{HOT}$               | High-temperature trip point                     | Battery charging, V <sub>TS</sub> Falling                        | 270  | 300                     | 330  | mV   |
| V <sub>HYS(HOT)</sub>   | Hysteresis on high trip point                   | Battery charging, V <sub>TS</sub> Rising from V <sub>HOT</sub>   |      | 30                      |      | mV   |
| $V_{COLD}$              | Low-temperature trip point                      | Battery charging, V <sub>TS</sub> Rising                         | 2000 | 2100                    | 2200 | mV   |
| V <sub>HYS(COLD)</sub>  | Hysteresis on low trip point                    | Battery charging, V <sub>TS</sub> Falling from V <sub>COLD</sub> |      | 300                     |      | mV   |
| t <sub>DGL(TS)</sub>    | Deglitch time, pack temperature fault detection | Battery charging, V <sub>TS</sub> Falling                        |      | 50                      |      | ms   |
| V <sub>DIS(TS)</sub>    | TS function disable threshold                   | TS unconnected (applies with TD pin on bq24230H)                 | ,    | √ <sub>IN</sub> -200 mV |      | V    |
| THERMAL REG             | GULATION                                        |                                                                  |      |                         |      |      |
| T <sub>J(REG)</sub>     | Temperature regulation limit                    |                                                                  |      | 125                     |      | °C   |
| $T_{J(OFF)}$            | Thermal shutdown temperature                    | T <sub>J</sub> rising                                            |      | 155                     |      | °C   |
| T <sub>J(OFF-HYS)</sub> | Thermal shutdown hysteresis                     |                                                                  |      | 20                      |      | °C   |
| LOGIC LEVELS            | S ON EN1, EN2, CE, TD                           |                                                                  |      |                         |      |      |
| V <sub>IL</sub>         | Logic LOW input voltage                         |                                                                  | 0    |                         | 0.4  | V    |
| V <sub>IH</sub>         | Logic HIGH input voltage                        |                                                                  | 1.4  |                         | 6.0  | V    |
| I <sub>IL</sub>         | Input sink current                              | V <sub>IL</sub> = 0 V                                            |      |                         | 1    | μΑ   |
| I <sub>IH</sub>         | Input source current                            | V <sub>IH</sub> = 1.4 V                                          |      |                         | 10   | μΑ   |
| LOGIC LEVELS            | ON PGOOD, CHG                                   |                                                                  |      |                         |      |      |
| V <sub>OL</sub>         | Output LOW voltage                              | I <sub>SINK</sub> = 5 mA                                         |      |                         | 0.4  | V    |

<sup>(1)</sup> These numbers set trip points of 0°C and 50°C while charging, with 3°C hysteresis on the trip points, with a Vishay Type 2 curve NTC with an R25 of 10 kΩ.



# 8.6 Typical Characteristics

Typical Application Circuit, EN1 = 0, EN2 = 1, T<sub>A</sub> = 25°C, unless otherwise noted.



Copyright © 2014, Texas Instruments Incorporated Submit Docume



# **Typical Characteristics (continued)**

Typical Application Circuit, EN1 = 0, EN2 = 1, T<sub>A</sub> = 25°C, unless otherwise noted.



Figure 7. Output Voltage Threshold vs Temperature (bq24232H)



Figure 8. Input Current Limit Threshold vs Input Voltage



Figure 9. Fast-Charge Current vs Battery Voltage



Figure 10. Precharge Current vs Battery Voltage

Submit Documentation Feedback

Copyright © 2014, Texas Instruments Incorporated



# 9 Detailed Description

#### 9.1 Overview

The bq2423xH devices are integrated Li-ion linear chargers and system power-path management devices targeted at space-limited portable applications. The device powers the system while simultaneously and independently charging the battery. This feature reduces the number of charge and discharge cycles on the battery, allows for proper charge termination, and enables the system to run with a defective or absent battery pack. This feature also allows instant system turnon even with a totally discharged battery. The input power source for charging the battery and running the system can be an AC adapter or a USB port. The devices feature dynamic power-path management (DPPM), which shares the source current between the system and battery charging and automatically reduces the charging current if the system load increases. When charging from a USB port, the input dynamic power management (V<sub>IN</sub>-DPM) circuit reduces the input current limit if the input voltage falls below a threshold, thus preventing the USB port from crashing. The power-path architecture also permits the battery to supplement the system current requirements when the adapter cannot deliver the peak system currents.



# 9.2 Functional Block Diagram



Submit Documentation Feedback



## 9.3 Feature Description

#### 9.3.1 Undervoltage Lockout

The bq2423xH family remains in power-down mode when the input voltage at the IN pin is below the undervoltage lockout (UVLO) threshold.

During the power-down mode, the host commands at the control inputs ( $\overline{\text{CE}}$ , EN1 and EN2) are ignored. The Q1 FET connected between IN and OUT pins is off, and the status outputs CHG and PGOOD are high impedance. The Q2 FET that connects BAT to OUT is ON. During power-down mode, the  $V_{OUT(SC2)}$  circuitry is active and monitors for overload conditions on OUT.

#### 9.3.2 Power On

When  $V_{IN}$  exceeds the UVLO threshold, the bq2423xH powers up. While  $V_{IN}$  is below  $V_{BAT} + V_{IN(DT)}$ , the host commands at the control inputs ( $\overline{CE}$ ,  $\overline{EN}1$ , and  $\overline{EN2}$ ) are ignored. The Q1 FET connected between IN and OUT pins is off, and the status outputs  $\overline{CHG}$  and  $\overline{PGOOD}$  are high impedance. The Q2 FET that connects BAT to OUT is ON. During this mode, the  $V_{OUT(SC2)}$  circuitry is active and monitors for overload conditions on OUT.

When  $V_{IN}$  rises above  $V_{BAT} + V_{IN(DT)}$ ,  $\overline{PGOOD}$  is low to indicate that the valid power status and the  $\overline{CE}$ , EN1, and EN2 inputs are read. The device enters standby mode whenever (EN1, EN2) = (1, 1) or if an input overvoltage condition occurs. In standby mode, Q1 is OFF and Q2 is ON. (If SYSOFF is high, FET Q2 is off). During standby mode, the  $V_{OUT(SC2)}$  circuitry is active and monitors for overload conditions on OUT.

When the input voltage at IN is within the valid range:  $V_{IN} > UVLO$  **AND**  $V_{IN} > V_{BAT} + V_{IN(DT)}$  **AND**  $V_{IN} < V_{OVP}$ , and the EN1 and EN2 pins indicate that the USB suspend mode is not enabled [(EN1, EN2)  $\neq$  (HI, HI)], all internal timers and other circuit blocks are activated. The device checks for short circuits at the ISET and ILIM pins. If no short conditions exists, the device switches on the input FET Q1 with a 100-mA current limit to check for a short circuit at OUT. If  $V_{OUT}$  rises above  $V_{SC}$ , the FET Q1 switches to the current-limit threshold set by EN1, EN2, and  $R_{ILIM}$  and the device enters normal operation where the system is powered by the input source (Q1 is on), and the device continuously monitors the status of  $\overline{CE}$ , EN1, and EN2 as well as the input voltage conditions.



#### **Feature Description (continued)**



Figure 11. Start-up Flow Diagram

#### 9.3.3 Power-Path Management

The bq2423xH features an OUT output that powers the external load connected to the battery. This output is active whenever a source is connected to IN or BAT. The following sections discuss the behavior of OUT with a source connected to IN to charge the battery and a battery source only.

#### 9.3.3.1 Input Source Connected – Adapter or USB

With a source connected, the power-path management circuitry of the bq2423xH monitors the input current continuously. The OUT output is regulated to a fixed voltage ( $V_{O(REG)}$ ). The current into IN is shared between charging the battery and powering the system load at OUT. The bq2423xH has internal selectable current limits of 100 mA (USB100) and 500 mA (USB500) for charging from USB ports, as well as a resistor-programmable input current limit.

Submit Documentation Feedback



## **Feature Description (continued)**

The bq2423xH is USB-IF compliant for the inrush current testing. The USB specification allows up to 10  $\mu$ F to be hard-started, which establishes 50  $\mu$ C as the maximum inrush charge value when exceeding 100 mA. The input current limit for the bq2423xH prevents the input current from exceeding this limit, even with system capacitances greater than 10  $\mu$ F. The input capacitance to the device must be selected small enough to prevent a violation (<10  $\mu$ F), as this current is not limited. Figure 12 demonstrates the start-up of the bq2423xH and compares it to the USB-IF specification.



Figure 12. USB-IF Inrush Current Test

The input current limit selection is controlled by the state of the EN1 and EN2 pins as shown in Table 1. When using the resistor-programmable current limit, the input current limit is set by the value of the resistor connected from the ILIM pin to VSS and is given by the equation:

 $I_{IN-MAX} = K_{ILIM}/R_{ILIM}$ 

The input current limit is adjustable up to 500 mA. The valid resistor range is 3.2 k $\Omega$  to 8 k $\Omega$ .

When the IN source is connected, priority is given to the system load. The DPPM and Battery Supplement modes are used to maintain the system load. Figure 13 illustrates examples of the DPPM and supplement modes. These modes are explained in detail in the following sections.

Table 1. EN1/EN2 Settings

| EN2 | EN1 | MAXIMUM INPUT CURRENT INTO IN PIN            |
|-----|-----|----------------------------------------------|
| 0   | 0   | 100 mA. USB100 mode                          |
| 0   | 1   | 500 mA. USB500 mode                          |
| 1   | 0   | Set by an external resistor from ILIM to VSS |
| 1   | 1   | Standby (USB suspend mode)                   |

#### 9.3.3.1.1 Input DPM Mode, V<sub>IN</sub>-DPM

The bq2423xH uses the  $V_{IN}$ -DPM mode for operation from current-limited USB ports. When EN1 and EN2 are configured for USB100 (EN2=0, EN1=0) or USB500 (EN2=0, EN2=1) modes, the input voltage is monitored. If  $V_{IN}$  falls to  $V_{IN-DPM}$ , the input current limit is reduced to prevent the input voltage from falling further. This prevents the bq2423xH from crashing poorly designed or incorrectly configured USB sources.



#### 9.3.3.1.2 DPPM Mode

When the sum of the charging and system load currents exceeds the preset maximum input current (programmed with EN1, EN2, and ILIM pins), the voltage at OUT decreases. Once the voltage on the OUT pin falls to  $V_{DPPM}$ , the bq2423xH enters DPPM mode. In this mode, the charging current is reduced as the OUT current goes up in order to maintain the system output. Battery termination is disabled while in DPPM mode.

#### 9.3.3.1.3 Battery Supplement Mode

While in DPPM mode, if the charging current falls to zero and the system load current increases beyond the programmed input current limit, the voltage at OUT reduces further. When the OUT voltage drops below the battery voltage by  $V_{BSUP1}$ , the battery supplements the system load. The battery stops supplementing the system load when the voltage on the OUT pin rises above the battery voltage by  $V_{BSUP2}$ .

During supplement mode, the battery supplement current is not regulated; however, a short-circuit protection circuit is built in. If during battery supplement mode, the voltage at OUT drops 250 mV below the BAT voltage, the OUT output is turned off if the overload exists after  $t_{DGL(SC2)}$ . The short-circuit recovery timer then starts counting. After  $t_{REC(SC2)}$ , OUT turns on and attempts to restart. If the short circuit remains, OUT is turned off and the counter restarts. Battery termination is disabled while in supplement mode.



Figure 13. bq2423xH DPPM and Battery Supplement Modes (V<sub>OREG</sub> = 4.4 V, V<sub>BAT</sub> = 3.6 V, I<sub>LIM</sub> = 400 mA, I<sub>CHG</sub> = 150 mA)

Submit Documentation Feedback

Copyright © 2014, Texas Instruments Incorporated



#### 9.3.3.2 Input Source Not Connected

When no source is connected to the IN input, OUT is powered strictly from the battery. During this mode, the current into OUT is unregulated, similar to *Battery Supplement Mode*; however, the short-circuit circuitry is active. If the OUT voltage falls below the BAT voltage by 250 mV for longer than  $t_{DGL(SC2)}$ , OUT is turned off. The short-circuit recovery timer then starts counting. After  $t_{REC(SC2)}$ , OUT turns on and attempts to restart. If the short-circuit remains, OUT is turned off and the counter restarts. This ON/OFF cycle continues until the overload condition is removed.

## 9.3.4 Battery Charging

Set  $\overline{\text{CE}}$  low to initiate battery charging. First, the device checks for a short circuit on the BAT pin by sourcing  $I_{\text{BAT(SC)}}$  to the battery and monitoring the voltage. When the BAT voltage exceeds  $V_{\text{BAT(SC)}}$ , the battery charging continues. The battery is charged in three phases: conditioning precharge, constant-current fast charge (current regulation), and a constant-voltage tapering (voltage regulation). In all charge phases, an internal control loop monitors the IC junction temperature and reduces the charge current if an internal temperature threshold is exceeded.

Figure 14 illustrates a normal Li-ion charge cycle using the bq2423xH:



Figure 14. Normal Li-ion Charge Cycle

In the precharge phase, the battery is charged with the precharge current ( $I_{PRECHG}$ ). Once the battery voltage crosses the  $V_{LOWV}$  threshold, the battery is charged with the fast-charge current ( $I_{CHG}$ ). As the battery voltage reaches  $V_{BAT(REG)}$ , the battery is held at a constant voltage of  $V_{BAT(REG)}$  and the charge current tapers off as the battery approaches full charge. When the battery current reaches  $I_{TERM}$ , the  $\overline{CHG}$  pin indicates *charging done* by going high impedance.

$$I_{PRECHG} = K_{PRECHG}/R_{ISET}$$
 (1)

Termination detection is disabled whenever the charge rate is reduced because of the actions of the thermal loop, the DPPM loop, or the  $V_{IN(LOW)}$  loop.

The value of the fast-charge current is set by the resistor connected from the ISET pin to VSS, and is given by Equation 2:

$$I_{CHG} = K_{ISET}/R_{ISET}$$
 (2)



The charge current limit is adjustable from 25 mA to 500 mA. The valid resistor range is 1.74 k $\Omega$  to 34.8 k $\Omega$ . If  $I_{CHG}$  is programmed as greater than the input current limit, the battery does not charge at the rate of  $I_{CHG}$ , but at the slower rate of  $I_{IN(MAX)}$  (minus the load current on the OUT pin, if any). In this case, the charger timers are proportionately slowed down.



Figure 15. Battery Charging Flow Diagram

#### 9.3.4.1 Charge Current Translator

When the charger is enabled, internal circuits generate a current proportional to the charge current at the ISET input. The current out of ISET is 1/400 ( $\pm 10\%$ ) of the charge current. This current, when applied to the external charge current programming resistor,  $R_{\text{ISET}}$ , generates an analog voltage that can be monitored by an external host to calculate the current sourced from BAT.

 $V_{ISET} = (I_{CHARGE} / 400) \times R_{ISET}$ (3)



#### 9.3.4.2 Battery Detection and Recharge

The bq2423xH automatically detects if a battery is connected or removed. Once a charge cycle is complete, the battery voltage is monitored. When the battery voltage falls below  $V_{RCH}$ , the battery detection routine is run. The detection routine first applies  $I_{BAT(DET)}$  for  $\underline{t_{DET}}$  to see if  $V_{BAT}$  drops below  $V_{LOWV}$ . If not, it indicates that the battery is still connected, but has discharged. If CE is low, the charger is turned on again to top off the battery. During this recharge cycle, the  $\overline{CHG}$  output remains high-impedance as recharge cycles are not indicated by the  $\overline{CHG}$  pin. If the BAT voltage falls below  $V_{LOWV}$  during the battery detection test, it indicates that the battery has been removed or the protector is open. Next, the precharge current is applied for  $t_{DET}$  to close the protector if possible. If the battery voltage does not rise above  $V_{RCH}$ , it indicates that the protector is closed, or a battery has been inserted, and a new charge cycle begins. If the voltage rises above  $V_{RCH}$ , the battery is determined missing and the detection routine continues. The battery detection runs until a battery is detected.

#### 9.3.4.3 Termination Disable (TD Input, bq24230H)

The bq24230H contains a TD input that allows termination to be enabled/disabled. Connect TD to a logic high to disable charge termination. When termination is disabled, the device goes through the precharge, fast-charge, and CV phases, then remains in the CV phase. During the CV phase, the charger maintains the output voltage at BAT equal to  $V_{BAT(REG)}$ , and charging current does not terminate. BAT sources currents up to  $I_{CHG}$  or  $I_{IN-MAX}$ , whichever is less. Battery detection is not performed. The  $\overline{CHG}$  output is high impedance once the current falls below  $I_{TERM}$  and does not go low until the input power or  $\overline{CE}$  are toggled. When termination is disabled, the precharge and fast-charge safety timers are also disabled. Battery pack temperature sensing (TS pin functionality) is also disabled if the TD pin is high and the TS pin is unconnected.

## 9.3.4.4 Adjustable Termination Threshold (ITERM Input, bq24232H)

The termination current threshold for the bq24232H is user-programmable. Set the termination current by connecting a resistor from ITERM to VSS. For USB100, mode (EN1 = EN2 = VSS), the termination current value is calculated as:

$$I_{\text{TERM}} = 0.01 \times R_{\text{ITERM}} / R_{\text{ISET}}$$
 (4)

In the other input current limit modes (EN1 ≠ EN2), the termination current value is calculated as:

$$I_{\text{TERM}} = 0.03 \times R_{\text{ITERM}} / R_{\text{ISET}}$$
 (5)

The termination current is programmable up to 50% of the fast-charge current. The  $R_{ITERM}$  resistor must be less than 15 k $\Omega$ . Leave ITERM unconnected to select the default internally set termination current.

#### 9.3.4.5 Dynamic Charge Timers (TMR Input)

The bq2423xH devices contain internal safety timers for the precharge and fast-charge phases to prevent potential damage to the battery and the system. The timers begin at the start of the respective charge cycles. The timer values are programmed by connecting a resistor from TMR to VSS. The resistor value is calculated using the following equation:

$$t_{PRECHG} = K_{TMR} \times R_{TMR} \tag{6}$$

$$t_{MAXCHG} = 10 \times K_{TMR} \times R_{TMR} \tag{7}$$

Leave TMR unconnected to select the internal default timers. Disable the timers by connecting TMR to VSS. Reset the timers by toggling the CE pin, or by toggling EN1, EN2 pin to put the device in and out of USB suspend mode (EN1 = HI, EN2 = HI).

Timers are suspended when the device is in thermal shutdown, and the timers are slowed proportionally to the charge current when the device enters thermal regulation. For the bq24230H, the timers are disabled when TD is connected to a high logic level.

During the fast-charge phase, several events increase the timer durations.

- 1. The system load current activates the DPPM loop which reduces the available charging current
- 2. The input current is reduced because the input voltage has fallen to  $V_{\text{IN(LOW)}}$
- 3. The device has entered thermal regulation because the IC junction temperature has exceeded T<sub>J(REG)</sub>

During each of these events, the internal timers are slowed down proportionately to the reduction in charging current. For example, if the charging current is reduced by half for 2 minutes, the timer clock is reduced to half the frequency and the counter counts half as fast resulting in only 1 minute of counted time.



# 9.3.4.6 Status Indicators (PGOOD, CHG)

The bq2423xH contains two open-drain outputs that signal its status. The  $\overline{PGOOD}$  output signals when a valid input source is connected.  $\overline{PGOOD}$  is low when  $(V_{BAT} + V_{IN(DT)}) < V_{IN} < V_{OVP}$ . When the input voltage is outside of this range,  $\overline{PGOOD}$  is high impedance.

The  $\overline{\text{CHG}}$  output signals when a new charge cycle is initiated. After a charge cycle is initiated,  $\overline{\text{CHG}}$  goes low once the battery is above the short-circuit threshold.  $\overline{\text{CHG}}$  goes high impedance once the charge current falls below  $I_{\text{TERM}}$ .  $\overline{\text{CHG}}$  remains high impedance until the input power is removed and reconnected or the  $\overline{\text{CE}}$  pin is toggled. It does not signal subsequent recharge cycles.

Table 2. PGOOD Status Indicator

| INPUT STATE                                | PGOOD OUTPUT   |
|--------------------------------------------|----------------|
| $V_{IN} < V_{UVLO}$                        | High-impedance |
| $V_{UVLO} < V_{IN} < V_{IN(DT)} + V_{BAT}$ | High-impedance |
| $V_{IN(DT)} + V_{BAT} < V_{IN} < V_{OVP}$  | Low            |
| $V_{IN} > V_{OVP}$                         | High-impedance |

Table 3. CHG Status Indicator

| CHARGE STATE                        | CHG OUTPUT                                               |
|-------------------------------------|----------------------------------------------------------|
| Charging                            | Low (first charge cycle)                                 |
| Charging terminated                 | High-impedance until power or $\overline{CE}$ is toggled |
| Recharging after termination        | High-impedance                                           |
| Carging suspended by thermal loop   | Low (first charge cycle)                                 |
| Safety timers expired               | Flashing at 2Hz                                          |
| IC disabled or no valid input power | High-impedance                                           |

#### 9.3.4.6.1 Timer Fault

If the precharge timer expires before the battery voltage reaches  $V_{LOWV}$ , the bq2423xH indicates a fault condition. Additionally, if the battery current does not fall to  $I_{TERM}$  before the fast-charge timer expires, a fault is indicated. The CHG output flashes at approximately 2 Hz to indicate a fault condition.

#### 9.3.4.7 Thermal Regulation and Thermal Shutdown

The bq2423xH contain a thermal regulation loop that monitors the die temperature. If the die temperature exceeds  $T_{J(REG)}$ , the device automatically reduces the charging current to prevent the die temperature from increasing further. In some cases, the die temperature continues to rise despite the operation of the thermal loop, particularly under high VIN and heavy OUT system load conditions. Under these conditions, if the die temperature increases to  $T_{J(OFF)}$ , the input FET Q1 is turned OFF. FET Q2 is turned ON to ensure that the battery still powers the load on OUT. Once the device die temperature cools by  $T_{J(OFF-HYS)}$ , the input FET Q1 is turned on and the device returns to thermal regulation. Continuous overtemperature conditions result in a hiccup mode. Safety timers are slowed proportionally to the charge current in thermal regulation. Battery termination is disabled during thermal regulation and thermal shutdown.

Note that this feature monitors the die temperature of the bq2423xH. This is not synonymous with ambient temperature. Self-heating exists due to the power dissipated in the IC because of the linear nature of the battery charging algorithm and the LDO mode for OUT.

A modified charge cycle with the thermal loop active is shown in Figure 16:





Figure 16. Modified Charge Cycle With Thermal Loop Active

## 9.3.5 Battery Pack Temperature Monitoring

The bq2423xH features an external battery pack temperature monitoring input. The TS input connects to the NTC resistor in the battery pack to monitor battery temperature and prevent dangerous overtemperature conditions.

During charging,  $I_{NTC}$  is sourced to TS and the voltage at TS is continuously monitored. If, at any time, the voltage at TS is outside of the operating range ( $V_{COLD}$  to  $V_{HOT}$ ), charging is suspended. The timers maintain their values but suspend counting. When the voltage measured at TS returns to within the operation window, charging is resumed and the timers continue counting. When charging is suspended due to a battery pack temperature fault, the CHG pin remains low and continues to indicate charging.

For the bq24230H, battery pack temperature sensing is disabled when termination is disabled (TD = High) and the voltage at TS is greater than  $V_{DIS(TS)}$ . The battery pack temperature monitoring is disabled in all devices by connecting a 10-k $\Omega$  resistor from TS to VSS.



The allowed temperature range for a 103AT-2 type thermistor is 0°C to 50°C. However, the user can increase the range by adding two external resistors. See Figure 17 for the circuit. The values for Rs and Rp are calculated using the following equations:

$$Rs = \frac{-(R_{TH} + R_{TC}) \pm \sqrt{(R_{TH} + R_{TC})^2 - 4\left\{R_{TH} \times R_{TC} + \frac{V_H \times V_C}{(V_H - V_C) \times I_{TS}} \times (R_{TC} - R_{TH})\right\}}}{2}$$
(8)

$$Rp = \frac{V_H \times (R_{TH} + R_S)}{I_{TS} \times (R_{TH} + R_S) - V_H}$$
(9)

Where:

 $R_{TH}$ : Thermistor Hot Trip Value found in thermistor data sheet  $R_{TC}$ : Thermistor Cold Trip Value found in thermistor data sheet

 $V_H$ : IC's Hot Trip Threshold = 0.3V nominal  $V_C$ : IC's Cold Trip Threshold = 2.1V nominal  $I_{TS}$ : IC's Output Current Bias = 75 $\mu$ A nominal

NTC Thermsitor Semitec 103AT-4

Rs and Rp 1% values were chosen closest to calculated values

| COLD TEMP RESISTANCE AND TRIP THRESHOLD; $\Omega$ (°C) | HOT TEMP RESISTANCE AND TRIP THRESHOLD; Ω (°C) | EXTERNAL BIAS RESISTOR,<br>RS (Ω) | EXTERNAL BIAS RESISTOR, RP ( $\Omega$ ) |
|--------------------------------------------------------|------------------------------------------------|-----------------------------------|-----------------------------------------|
| 28000 (-0.6)                                           | 4000 (51)                                      | 0                                 | ∞                                       |
| 28480 (-1)                                             | 3536 (55)                                      | 487                               | 845000                                  |
| 28480 (-1)                                             | 3021 (60)                                      | 1000                              | 549000                                  |
| 33890 (-5)                                             | 4026 (51)                                      | 76.8                              | 158000                                  |
| 33890 (-5)                                             | 3536 (55)                                      | 576                               | 150000                                  |
| 33890 (-5)                                             | 3021 (60)                                      | 1100                              | 140000                                  |

RHOT and RCOLD are the thermistor resistance at the desired hot and cold temperatures, respectively. The temperature window cannot be tightened more than the thermistor connected to TS, it can only be extended.



Figure 17. Extended TS Temperature Thresholds

2 Submit Documentation Feedback



## 9.4 Device Functional Modes

# 9.4.1 Explanation of Deglitch Times and Comparator Hysteresis

Figures not to scale



Figure 18. Power Up, Power Down



Figure 19. Precharge to Fast-Charge, Fast- to Precharge Transition – t<sub>DGL1(LOWV)</sub>, t<sub>DGL2(LOWV)</sub>

# **Device Functional Modes (continued)**



Figure 20. Recharge - t<sub>DGL(RCH)</sub>



Figure 21. OUT Short-Circuit - Supplement Mode



Figure 22. Battery Pack Temperature Sensing – TS Pin. Battery Temperature Increasing

Submit Documentation Feedback



# 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 10.1 Application Information

The bq2423xH devices power the system while simultaneously and independently charging the battery. The input power source for charging the battery and running the system can be an AC adapter or a USB port. The devices feature dynamic power-path management (DPPM), which shares the source current between the system and battery charging and automatically reduces the charging current if the system load increases. When charging from a USB port, the input dynamic power management (V<sub>IN</sub>-DPM) circuit reduces the input current limit if the input voltage falls below a threshold, preventing the USB port from crashing. The power-path architecture also permits the battery to supplement the system current requirements when the adapter cannot deliver the peak system currents.

The bq24232xH is configureable to be host controlled for selecting different input current limits based on the input source connected, or a fully stand alone device for applications that do not support multiple types of input sources.

## 10.2 Typical Application

 $V_{IN} = V_{UVLO}$  to  $V_{OVP}$ ,  $I_{FASTCHG} = 200$  mA,  $I_{IN(MAX)} = 500$  mA, Battery Temperature Charge Range 0°C to 50°C, 6.25-hour Fast Charge Safety Timer.





Figure 23. Using the bq24230H in a Host-Controlled Charger Application

## 10.2.1 Design Requirements

- Supply voltage = 5 V
- Fast-charge current of approximately 200 mA; ISET pin 16
- Input Current Limit =500 mA; ILIM pin 12
- Termination Current = 25 mA pin 15
- Safety timer duration, Fast charge = 6.25 hours; TMR pin 14
- TS Battery Temperature Sense =  $10 \text{ k}\Omega$  NTC (103AT-2)



#### 10.2.2 Detailed Design Procedure

#### 10.2.2.1 Calculations

#### 10.2.2.1.1 Program the Fast-Charge Current (ISET):

 $R_{ISET} = K_{ISET} / I_{CHG}$ 

 $K_{ISFT}$  = 870 A $\Omega$  from the electrical characteristics table.

 $R_{ISFT} = 870 \text{ A}\Omega/0.2 \text{ A} = 4.35 \text{ k}\Omega$ 

Select the closest standard value, which for this case is 4.32 k $\Omega$ . Connect this resistor between ISET (pin 16) and  $V_{SS}$ .

## 10.2.2.1.2 Program the Input Current Limit (ILIM)

 $R_{ILIM} = K_{ILIM} / I_{I-MAX}$ 

 $K_{II\,IM}$  = 1530 A $\Omega$  from the electrical characteristics table.

 $R_{ISFT} = 1530 \text{ A}\Omega / 0.5 \text{ A} = 3.06 \text{ k}\Omega$ 

Select the closest standard value, which for this case is 3.06 k $\Omega$ . Connect this resistor between ILIM (pin 12) and  $V_{SS}$ .

#### 10.2.2.1.3 Program the Termination Current Threshold (ITERM)

 $R_{ITERM} = R_{ISET} \times I_{TERM} / K_{ITERM}$ 

K<sub>ITERM</sub> = 0.03 A from electrical characteristics table

 $R_{ITERM} = 4.32 \text{ k}\Omega \times 0.025 \text{ A}/0.03 \text{ A} = 3.6 \text{ k}\Omega$ 

Select the closest standard value, which for this case is 3.57 k $\Omega$ . Connect this resistor between ITERM (pin 15) and  $V_{SS}$ 

#### 10.2.2.1.4 Program 6.25-Hour Fast-Charge Safety Timer (TMR)

 $R_{TMR} = t_{MAXCHG} / (10 \times K_{TMR})$ 

 $K_{TMR} = 40 \text{ s/k}\Omega$  from the electrical characteristics table.

 $R_{TMR} = (6.25 \text{ hr} \times 3600 \text{ s/hr}) / (10 \times 40 \text{ s/k}\Omega) = 56.25 \text{ k}\Omega$ 

Select the closest standard value, which for this case is 56.2 k $\Omega$ . Connect this resistor between TMR (pin 2) and  $V_{SS}$ .

#### 10.2.2.2 TS Function

Use a 10-k $\Omega$  NTC thermistor in the battery pack (103AT). To disable the temperature sense function, use a fixed 10-k $\Omega$  resistor between the TS (pin 1) and V<sub>SS</sub>. Pay close attention to the linearity of the chosen NTC so that it provides the desired hot and cold turnoff thresholds.

#### 10.2.2.3 CHG and PGOOD

LED Status: connect a 1.5-k $\Omega$  resistor in series with a LED between OUT and  $\overline{CHG}$  and OUT and  $\overline{PGOOD}$ .

Processor Monitoring Status: connect a pullup resistor (approximately 100 k $\Omega$ ) between the power rail of the processor and CHG and PGOOD.

## 10.2.2.4 Selecting IN, OUT, AND BAT Pin Capacitors

In most applications, all that is needed is a high-frequency decoupling capacitor (ceramic) on the power pin, input, output, and battery pins. Using the values shown on the application diagram is recommended. After evaluation of these voltage signals with real system operational conditions, the user can determine if capacitance values can be adjusted toward the minimum recommended values (DC load application) or higher values for fast, high-amplitude, pulsed load applications.



#### **NOTE**

If designed with high input voltage sources (bad adapters or wrong adapters), the capacitor needs to be rated appropriately. Ceramic capacitors are tested to 2x their rated values so a 16-V capacitor may be adequate for a 30-V transient (verify tested rating with capacitor manufacturer).

#### 10.2.2.5 Sleep Mode

After entering sleep mode for >20 ms, the internal FET connection between the IN and OUT pin is disabled and pulling the input to ground does not discharge the battery, other than the leakage on the BAT pin. If the user has a full 1000-mAHr battery and the leakage is 10  $\mu$ A, then it takes 1000 mAHr/10  $\mu$ A = 100000 hours (11.4 years) to discharge the battery. The self-discharge of the battery is typically five times higher.

# 10.2.3 Application Curves



Submit Documentation Feedback

Copyright © 2014, Texas Instruments Incorporated







## 10.3 System Examples

# 10.3.1 Stand-Alone Charger

 $V_{IN}=V_{UVLO}$  to  $V_{OVP}$ ,  $I_{FASTCHG}=200$  mA,  $I_{IN(MAX)}=500$  mA, 25-mA Termination Current, ISET mode (EN1=0, EN2=1), Battery Temperature Charge Range 0°C to 50°C, 6.25-hour Fast Charge Safety Timer.



Figure 31. Using the bq24232H in a Stand-Alone Charger Application

The selection of components follows the Host-Controlled example above. The difference is that the EN1, EN2, and CE pins are hardwired for the required settings. See Table 1 for the EN1 and EN2 settings.

Submit Documentation Feedback



# 11 Power Supply Recommendations

## 11.1 Requirements for OUT Output

To provide an output voltage on SYS, the bq2423xH require either a power supply from 4.35 V to 6.0 V input for bq24230H and from 4.35 V to 10 V for bq24232H to fully charge a battery. The supply must have at least 100 mA current rating connected to IN; or, a single-cell Li-lon battery with voltage > VBATUVLO connected to BAT. The source current rating needs to be at least 1.5 A in order to provide maximum output current to SYS.

#### 11.2 USB Sources and Standard AC Adapters

In order for charging to occur the source voltage measured at the IN terminals of the IC, factoring in cable/trace losses from the source, must be greater than the VINDPM threshold (in USB mode), but less than the maximum values shown above. The current rating of the source must be higher than the load requirements for OUT in the application. For charging at a desired charge current of ICHRG, IIN > (ISYS+ ICHRG). The charger limits IIN to the current limit setting of EN1/EN2.

## 11.3 Half-Wave Adapters

Some low-cost adapters implement a half rectifier topology, which causes the adapter output voltage to fall below the battery voltage during part of the cycle. To enable operation with low-cost adapters under those conditions, the bq2423xH family keeps the charger on for at least 20 ms (typical) after the input power puts the part in sleep mode. This feature enables use of external low-cost adapters using 50-Hz networks.

# 12 Layout

## 12.1 Layout Guidelines

- To obtain optimal performance, the decoupling capacitor from IN to GND (thermal pad) and the output filter capacitors from OUT to GND (thermal pad) must be placed as close as possible to the bq2423xH, with short trace runs to both IN, OUT, and GND (thermal pad).
- All low-current GND connections must be kept separate from the high-current charge or discharge paths from the battery. Use a single-point ground technique incorporating both the small signal ground path and the power ground path.
- The high current charge paths into the IN pin and from the OUT pin must be sized appropriately for the maximum charge current in order to avoid voltage drops in these traces.
- The bq2423xH family is packaged in a thermally enhanced MLP package. The package includes a thermal
  pad to provide an effective thermal contact between the IC and the printed-circuit board (PCB); this thermal
  pad is also the main ground connection for the device. Connect the thermal pad to the PCB ground
  connection. Full PCB design guidelines for this package are provided in the application report entitled:
  QFN/SON PCB Attachment (SLUA271).



# 12.2 Layout Example



Figure 32. Layout Example



## 12.3 Thermal Package

The bq2423xH is packaged in a thermally enhanced MLP package. The package includes a thermal pad to provide an effective thermal contact between the IC and the printed-circuit board (PCB). The power pad must be directly connected to the Vss pin. Full PCB design guidelines for this package are provided in the application report entitled: QFN/SON PCB Attachment (SLUA271). The most common measure of package thermal performance is thermal impedance ( $\theta_{JA}$ ) measured (or modeled) from the chip junction to the air surrounding the package surface (ambient). The mathematical expression for  $\theta_{JA}$  is:

$$\theta_{JA} = (T_J - T) / P$$

Where:

 $T_J$  = chip junction temperature

T = ambient temperature

P = device power dissipation

Copyright © 2014, Texas Instruments Incorporated

Factors that can greatly influence the measurement and calculation of  $\theta_{JA}$  include:

- Whether the device is board mounted
- · Trace size, composition, thickness, and geometry
- Orientation of the device (horizontal or vertical)
- Volume of the ambient air surrounding the device under test and airflow
- Whether other surfaces are in close proximity to the device being tested

Due to the charge profile of Li-ion batteries, the maximum power dissipation is typically seen at the beginning of the charge cycle when the battery voltage is at its lowest. Typically, after fast charge begins, the pack voltage increases to approximately 3.4 V within the first 2 minutes. The thermal time constant of the assembly typically takes a few minutes to heat up so when doing maximum power dissipation calculations, 3.4 V is a good minimum voltage to use. This is easy to verify, with the system and a fully discharged battery, by plotting temperature on the bottom of the PCB under the IC (pad must have multiple vias), the charge current and the battery voltage as a function of time. The fast-charge current starts to taper off if the part goes into thermal regulation.

The device power dissipation, P, is a function of the charge rate and the voltage drop across the internal PowerFET. It can be calculated from the following equation when a battery pack is being charged:

$$P = [V_{(IN)} - V_{(OUT)}] \times I_{(OUT)} + [V_{(OUT)} - V_{(BAT)}] \times I_{(BAT)}$$

The thermal loop feature reduces the charge current to limit excessive IC junction temperature. It is recommended that the design not run in thermal regulation for typical operating conditions (nominal input voltage and nominal ambient temperatures) and use the feature for nontypical situations such as hot environments or higher than normal input source voltage. With that said, the IC still performs as described, if the thermal loop is always active.



# 13 Device and Documentation Support

## 13.1 Documentation Support

#### 13.1.1 Related Documentation

QFN/SON PCB Attachment, SLUA271

#### 13.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

**Table 4. Related Links** 

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|----------|----------------|--------------|---------------------|---------------------|---------------------|--|
| bq24230H | Click here     | Click here   | Click here          | Click here          | Click here          |  |
| bq24232H | Click here     | Click here   | Click here          | Click here          | Click here          |  |

#### 13.3 Trademarks

Bluetooth is a registered trademark of Bluetooth SIG, Inc. All other trademarks are the property of their respective owners.

## 13.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 13.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGE OPTION ADDENDUM

7-Aug-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| BQ24232HRGTR     | ACTIVE | QFN          | RGT     | 16   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 24232H         | Samples |
| BQ24232HRGTT     | ACTIVE | QFN          | RGT     | 16   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 24232H         | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

7-Aug-2014

| n no event shall TI's liability aris | ing out of such information exceed the total | purchase price of the TI part(s) at | t issue in this document sold by | TI to Customer on an annual basis. |
|--------------------------------------|----------------------------------------------|-------------------------------------|----------------------------------|------------------------------------|
|                                      |                                              |                                     |                                  |                                    |

# PACKAGE MATERIALS INFORMATION

www.ti.com 7-Aug-2014

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ24232HRGTR | QFN             | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| BQ24232HRGTT | QFN             | RGT                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 7-Aug-2014



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ24232HRGTR | QFN          | RGT             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| BQ24232HRGTT | QFN          | RGT             | 16   | 250  | 210.0       | 185.0      | 35.0        |

# RGT (S-PVQFN-N16) PLASTIC QUAD FLATPACK NO-LEAD 3,15 2,85 - A В 3,15 2,85 PIN 1 INDEX AREA TOP AND BOTTOM 0,20 REF. SEATING PLANE 0,08 0,05 0,00 Ċ 16 THERMAL PAD SIZE AND SHAPE SHOWN ON SEPARATE SHEET

NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

12

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.

13

- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

16X  $\frac{0,30}{0,18}$ 

0,50

0,10 M C A B 0,05 M C

4203495/H 10/11

F. Falls within JEDEC MO-220.



# RGT (S-PVQFN-N16)

# PLASTIC QUAD FLATPACK NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206349-4/W 10/14

NOTE: All linear dimensions are in millimeters



# RGT (S-PVQFN-N16)

# PLASTIC QUAD FLATPACK NO-LEAD



#### NOTES:

- A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity