# 2.5V / 3.3V 1:10 Differential ECL/PECL/HSTL Clock Driver

#### Description

The MC100LVEP111 is a low skew 1–to–10 differential driver, designed with clock distribution in mind, accepting two clock sources into an input multiplexer. The PECL input signals can be either differential or single–ended (if the  $V_{\rm BB}$  output is used). HSTL inputs can be used when the LVEP111 is operating under PECL conditions.

The LVEP111 specifically guarantees low output-to-output skew. Optimal design, layout, and processing minimize skew within a device and from device to device.

To ensure tightest skew, both sides of differential outputs identically terminate into 50  $\Omega$  even if only one output is being used. If an output pair is unused, both outputs may be left open (unterminated) without affecting skew.

The MC100LVEP111, as with most other ECL devices, can be operated from a positive  $V_{CC}$  supply in PECL mode. This allows the LVEP111 to be used for high performance clock distribution in +3.3 V or +2.5 V systems. Single–ended CLK input operation is limited to a  $V_{CC} \geq$  3.0 V in PECL mode, or  $V_{EE} \leq$  -3.0 V in NECL mode when using VBB (See Figure 11). Full operating range is available when using an external voltage reference (See Figure 10). Designers can take advantage of the LVEP111's performance to distribute low skew clocks across the backplane or the board.

#### **Features**

- 85 ps Typical Device-to-Device Skew
- 20 ps Typical Output-to-Output Skew
- Jitter Less than 1 ps RMS
- Maximum Frequency > 3 GHz Typical
- V<sub>BB</sub> Output
- 430 ps Typical Propagation Delay
- The 100 Series Contains Temperature Compensation
- PECL and HSTL Mode Operating Range:  $V_{CC}$  = 2.375 V to 3.8 V with  $V_{EE}$  = 0 V
- NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -2.375 V to -3.8 V
- Open Input Default State
- LVDS Input Compatible
- Fully Compatible with MC100EP111
- These are Pb-Free Devices



#### ON Semiconductor®

http://onsemi.com

#### MARKING DIAGRAMS\*



LQFP-32 FA SUFFIX CASE 873A





QFN32 MN SUFFIX CASE 488AM



A = Assembly Location

WL = Wafer Lot YY = Year WW = Work Week G or ■ = Pb-Free Package

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet.

<sup>\*</sup>For additional marking information, refer to Application Note AND8002/D.



Warning: All  $V_{CC}$  and  $V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.

Figure 1. LQFP-32 Pinout (Top View)

**Table 1. PIN DESCRIPTION** 

| PIN                   | FUNCTION                                       |
|-----------------------|------------------------------------------------|
| CLK0*, <u>CLK0</u> ** | ECL/PECL/HSTL CLK Input                        |
| CLK1*, CLK1**         | ECL/PECL/HSTL CLK Input                        |
| Q0:9, Q0:9            | ECL/PECL Outputs                               |
| CLK_SEL*              | ECL/PECL Active Clock Select Input             |
| V <sub>BB</sub>       | Reference Voltage Output                       |
| V <sub>CC</sub>       | Positive Supply                                |
| V <sub>EE</sub>       | Negative Supply                                |
| EP                    | The exposed pad (EP) on the package            |
|                       | bottom must be attached to a heat-sink-        |
|                       | ing conduit. The exposed pad may only          |
|                       | be electrically connected to $V_{\text{EE}}$ . |

<sup>\*</sup> Pins will default LOW when left open.

**Table 2. FUNCTION TABLE** 

| CLK_SEL | Active Input      |
|---------|-------------------|
| L       | CLK0, <u>CLK0</u> |
| H       | CLK1, <u>CLK1</u> |



Figure 2. QFN-32 Pinout (Top View)

<sup>\*\*</sup> Pins will default to 2/3V<sub>CC</sub> when left open.

Table 3. ATTRIBUTES

| Characteris                      | Value                       |                      |                    |  |  |
|----------------------------------|-----------------------------|----------------------|--------------------|--|--|
| Internal Input Pulldown Resistor | 75 kΩ                       |                      |                    |  |  |
| Internal Input Pullup Resistor   | 37.                         | 5 kΩ                 |                    |  |  |
| ESD Protection                   | > 2 kV<br>> 100 V<br>> 2 kV |                      |                    |  |  |
| Moisture Sensitivity (Note 1)    |                             | Pb Pkgs              | Pb-Free Pkgs       |  |  |
|                                  | LQFP<br>QFN                 | Level 2<br>Level 1   | Level 2<br>Level 1 |  |  |
| Flammability Rating              | Oxygen Index: 28 to 34      | UL 94 V-0 @ 0.125 in |                    |  |  |
| Transistor Count                 | 602 Devices                 |                      |                    |  |  |
| Meets or exceeds JEDEC Spec El.  | A/JESD78 IC Latchup Test    |                      |                    |  |  |

<sup>1.</sup> For additional information, refer to Application Note AND8003/D.



Figure 3. Logic Diagram

**Table 4. MAXIMUM RATINGS** 

| Symbol            | Parameter                                          | Condition 1                                    | Condition 2                              | Rating      | Unit     |
|-------------------|----------------------------------------------------|------------------------------------------------|------------------------------------------|-------------|----------|
| V <sub>CC</sub>   | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                          | 6           | V        |
| V <sub>EE</sub>   | NECL Mode Power Supply                             | V <sub>CC</sub> = 0 V                          |                                          | -6          | V        |
| V <sub>I</sub>    | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $V_{I} \le V_{CC}$<br>$V_{I} \ge V_{EE}$ | 6<br>-6     | V<br>V   |
| l <sub>out</sub>  | Output Current                                     | Continuous<br>Surge                            |                                          | 50<br>100   | mA<br>mA |
| I <sub>BB</sub>   | V <sub>BB</sub> Sink/Source                        |                                                |                                          | ± 0.5       | mA       |
| T <sub>A</sub>    | Operating Temperature Range                        |                                                |                                          | -40 to +85  | °C       |
| T <sub>stg</sub>  | Storage Temperature Range                          |                                                |                                          | -65 to +150 | °C       |
| $\theta_{JA}$     | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | LQFP-32<br>LQFP-32                       | 80<br>55    | °C/W     |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | LQFP-32                                  | 12 to 17    | °C/W     |
| $\theta_{JA}$     | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | QFN-32<br>QFN-32                         | 31<br>27    | °C/W     |
| θJC               | Thermal Resistance (Junction-to-Case)              | 2S2P QFN-32                                    |                                          | 12          | °C/W     |
| T <sub>sol</sub>  | Wave Solder Pb Pb–Free (QFN–32 Only)               | < 3 sec @ 248°C<br>< 3 sec @ 260°C             |                                          | 265<br>265  | °C       |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

Table 5. PECL DC CHARACTERISTICS V<sub>CC</sub> = 2.5 V; V<sub>EE</sub> = 0 V (Note 2)

|                    |                                                                                  | -40°C       |      | 25°C |             | 85°C |      |             |      |      |      |
|--------------------|----------------------------------------------------------------------------------|-------------|------|------|-------------|------|------|-------------|------|------|------|
| Symbol             | Characteristic                                                                   | Min         | Тур  | Max  | Min         | Тур  | Max  | Min         | Тур  | Max  | Unit |
| I <sub>EE</sub>    | Power Supply Current                                                             | 60          | 90   | 120  | 60          | 90   | 120  | 60          | 90   | 120  | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 3)                                                     | 1355        | 1480 | 1605 | 1355        | 1480 | 1605 | 1355        | 1480 | 1605 | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 3)                                                      | 505         | 730  | 900  | 505         | 730  | 900  | 505         | 730  | 900  | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single–Ended) (Note 4)                                       | 1335        |      | 1620 | 1335        |      | 1620 | 1275        |      | 1620 | mV   |
| V <sub>IL</sub>    | Input LOW Voltage (Single–Ended) (Note 4)                                        | 505         |      | 875  | 505         |      | 875  | 505         |      | 875  | mV   |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 5) | 1.2         |      | 2.5  | 1.2         |      | 2.5  | 1.2         |      | 2.5  | V    |
| I <sub>IH</sub>    | Input HIGH Current                                                               |             |      | 150  |             |      | 150  |             |      | 150  | μΑ   |
| I <sub>IL</sub>    | Input LOW Current CLK CLK                                                        | 0.5<br>-150 |      |      | 0.5<br>-150 |      |      | 0.5<br>-150 |      |      | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 2. Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary + 0.125 V to -1.3 V.
- 3. All loading with 50  $\Omega$  to V<sub>EE</sub>. 4. Do not use V<sub>BB</sub> at V<sub>CC</sub> < 3.0 V.
- 5.  $V_{IHCMR}$  min varies 1:1 with  $V_{EE}$ ,  $V_{IHCMR}$  max varies 1:1 with  $V_{CC}$ . The  $V_{IHCMR}$  range is referenced to the most positive side of the differential input signal.

Table 6. PECL DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V; V<sub>EE</sub> = 0 V (Note 6)

|                    |                                                                                  | –40°C       |      |      | 25°C        |      | 85°C |             |      |      |      |
|--------------------|----------------------------------------------------------------------------------|-------------|------|------|-------------|------|------|-------------|------|------|------|
| Symbol             | Characteristic                                                                   | Min         | Тур  | Max  | Min         | Тур  | Max  | Min         | Тур  | Max  | Unit |
| I <sub>EE</sub>    | Power Supply Current                                                             | 60          | 90   | 120  | 60          | 90   | 120  | 60          | 90   | 120  | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 7)                                                     | 2155        | 2280 | 2405 | 2155        | 2280 | 2405 | 2155        | 2280 | 2405 | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 7)                                                      | 1305        | 1530 | 1700 | 1305        | 1530 | 1700 | 1305        | 1530 | 1700 | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended)                                                | 2135        |      | 2420 | 2135        |      | 2420 | 2135        |      | 2420 | mV   |
| $V_{IL}$           | Input LOW Voltage (Single-Ended)                                                 | 1305        |      | 1675 | 1305        |      | 1675 | 1305        |      | 1675 | mV   |
| $V_{BB}$           | Output Reference Voltage (Note 8)                                                | 1775        | 1875 | 1975 | 1775        | 1875 | 1975 | 1775        | 1875 | 1975 | mV   |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 9) | 1.2         |      | 3.3  | 1.2         |      | 3.3  | 1.2         |      | 3.3  | V    |
| I <sub>IH</sub>    | Input HIGH Current                                                               |             |      | 150  |             |      | 150  |             |      | 150  | μΑ   |
| I <sub>IL</sub>    | Input LOW Current CLK                                                            | 0.5<br>-150 |      |      | 0.5<br>-150 |      |      | 0.5<br>-150 |      |      | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 6. Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary + 0.925 V to -0.5 V.
- 7. All loading with 50  $\Omega$  to V<sub>CC</sub> 2.0 V. 8. Single ended input operation is limited V<sub>CC</sub>  $\geq$  3.0 V in PECL mode.
- 9.  $V_{IHCMR}$  min varies 1:1 with  $V_{EE}$ ,  $V_{IHCMR}$  max varies 1:1 with  $V_{CC}$ . The  $V_{IHCMR}$  range is referenced to the most positive side of the differential input signal.

Table 7. NECL DC CHARACTERISTICS  $V_{CC} = 0 \text{ V}$ ,  $V_{EE} = -2.375 \text{ V}$  to -3.8 V (Note 10)

|                    |                                                                                   |                 | -40°C |       |                   | 25°C  |       |                 | 85°C  |       |      |
|--------------------|-----------------------------------------------------------------------------------|-----------------|-------|-------|-------------------|-------|-------|-----------------|-------|-------|------|
| Symbol             | Characteristic                                                                    | Min             | Тур   | Max   | Min               | Тур   | Max   | Min             | Тур   | Max   | Unit |
| I <sub>EE</sub>    | Power Supply Current                                                              | 60              | 90    | 120   | 60                | 90    | 120   | 60              | 90    | 120   | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 11)                                                     | -1145           | -1020 | -895  | -1145             | -1020 | -895  | -1145           | -1020 | -895  | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 11)                                                      | -1995           | -1770 | -1600 | -1995             | -1770 | -1600 | -1995           | -1770 | -1600 | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended)                                                 | -1165           |       | -880  | -1165             |       | -880  | -1165           |       | -880  | mV   |
| V <sub>IL</sub>    | Input LOW Voltage (Single-Ended)                                                  | -1995           |       | -1625 | -1995             |       | -1625 | -1995           |       | -1625 | mV   |
| V <sub>BB</sub>    | Output Reference Voltage (Note 12)                                                | -1525           | -1425 | -1325 | -1525             | -1425 | -1325 | -1525           | -1425 | -1325 | mV   |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 13) | V <sub>EE</sub> | + 1.2 | 0.0   | V <sub>EE</sub> - | + 1.2 | 0.0   | V <sub>EE</sub> | + 1.2 | 0.0   | V    |
| I <sub>IH</sub>    | Input HIGH Current                                                                |                 |       | 150   |                   |       | 150   |                 |       | 150   | μΑ   |
| I <sub>IL</sub>    | Input LOW Current CLK                                                             | 0.5<br>-150     |       |       | 0.5<br>-150       |       |       | 0.5<br>-150     |       |       | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

Table 8. HSTL DC CHARACTERISTICS  $V_{CC} = 2.375$  to 3.8 V,  $V_{EE} = 0$  V

|                 |                         | -40°C |     | 25°C |      |     | 85°C |      |     |     |      |
|-----------------|-------------------------|-------|-----|------|------|-----|------|------|-----|-----|------|
| Symbol          | Characteristic          | Min   | Тур | Max  | Min  | Тур | Max  | Min  | Тур | Max | Unit |
| $V_{IH}$        | Input HIGH Voltage      | 1200  |     |      | 1200 |     |      | 1200 |     |     | mV   |
| V <sub>IL</sub> | Input LOW Voltage       |       |     | 400  |      |     | 400  |      |     | 400 | mV   |
| Vx              | Input Crossover Voltage | 680   |     | 900  | 680  |     | 900  | 680  |     | 900 | mV   |
| I <sub>CC</sub> | Power Supply Current    | 70    | 100 | 120  | 70   | 100 | 120  | 70   | 100 | 120 | mA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

<sup>10.</sup> Input and output parameters vary 1:1 with V<sub>CC</sub>.

<sup>11.</sup> All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.

<sup>12.</sup> Single ended input operation is limited  $V_{EE} \le -3.0V$  in NECL mode.

<sup>13.</sup> V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

Table 9. AC CHARACTERISTICS  $V_{CC} = 0 \text{ V}$ ;  $V_{EE} = -2.375 \text{ to } -3.8 \text{ V}$  or  $V_{CC} = 2.375 \text{ to } 3.8 \text{ V}$ ;  $V_{EE} = 0 \text{ V}$  (Note 14)

|                                      |                                                                                                         |     | -40°C                                              |                                        | 25°C |                                                    | 85°C                            |     |                                                    |                                        |      |
|--------------------------------------|---------------------------------------------------------------------------------------------------------|-----|----------------------------------------------------|----------------------------------------|------|----------------------------------------------------|---------------------------------|-----|----------------------------------------------------|----------------------------------------|------|
| Symbol                               | Characteristic                                                                                          | Min | Тур                                                | Max                                    | Min  | Тур                                                | Max                             | Min | Тур                                                | Max                                    | Unit |
| f <sub>maxPECL/HSTL</sub>            | Maximum Frequency (Figure 4)                                                                            |     | 3                                                  |                                        |      | 3                                                  |                                 |     | 3                                                  |                                        | GHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>(Differential Configuration)                                                       | 325 | 400                                                | 475                                    | 350  | 430                                                | 500                             | 375 | 510                                                | 590                                    | ps   |
| t <sub>skew</sub>                    | Within–Device Skew (Note 15) Within–Device Skew @ 2.5 V (Note 15) Device–to–Device Skew (Note 16)       |     | 20<br>20<br>85                                     | 25<br>25<br>150                        |      | 20<br>20<br>85                                     | 25<br>25<br>150                 |     | 25<br>20<br>85                                     | 35<br>25<br>150                        | ps   |
| <sup>†</sup> JITTER                  | CLOCK Random Jitter (RMS)  @ ≤ 0.5 GHz  @ ≤ 1.0 GHz  @ ≤ 1.5 GHz  @ ≤ 2.0 GHz  @ ≤ 2.5 GHz  @ ≤ 3.0 GHz |     | 0.209<br>0.200<br>0.197<br>0.220<br>0.232<br>0.348 | 0.5<br>0.5<br>0.4<br>0.5<br>0.4<br>0.6 |      | 0.204<br>0.214<br>0.213<br>0.224<br>0.290<br>0.545 | 0.5<br>0.6<br>0.5<br>0.5<br>0.5 |     | 0.221<br>0.229<br>0.243<br>0.292<br>0.522<br>0.911 | 0.5<br>0.5<br>0.4<br>0.6<br>0.8<br>1.3 | ps   |
| t <sub>jit(φ)</sub>                  | Additive RMS Integrated Phase Jitter (fc = 156.25 MHz, 12 kHz – 20 MHz)                                 |     |                                                    |                                        |      | 149                                                |                                 |     |                                                    |                                        | fs   |
| V <sub>PP</sub>                      | Input Swing (Differential Interconnect Configuration) Measured Single–Ended                             | 150 | 800                                                | 1200                                   | 150  | 800                                                | 1200                            | 150 | 800                                                | 1200                                   | mV   |
| t <sub>r</sub> /t <sub>f</sub>       | Output Rise/Fall Time (20%-80%)                                                                         | 105 | 200                                                | 255                                    | 125  | 200                                                | 275                             | 150 | 230                                                | 320                                    | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 14. Measured with 750 mV source, 50% duty cycle clock source. All loading with 50  $\Omega$  to V<sub>CC</sub> 2.0 V.
- 15. Skew is measured between outputs under identical transitions and conditions on any one device.
- 16. Device–to–Device skew for identical transitions at identical  $V_{CC}$  levels.



Figure 4. F<sub>max</sub> Typical



Figure 5. For a 155.52 MHz Carrier, the MC100LVEP111 Phase Noise (dBc/Hz) verses SSB Offset Frequency (Hz) Integrated Jitter from 12 kHz to 20 MHz (Upper Heavy Line) is 399.1 fs RMS. The VECTRON VCC Oscillator Source Generator Phase Noise (Lower Light Line) Phase Noise is 361.2 fs RMS. The Additive Phase Jitter is ((399.1^2)–(361.2^2))^0.5, or 169 fs



Figure 6. LVPECL in Interface



Figure 7. LVDS in Interface







Figure 9. Standard 50  $\Omega$  Load CML in Interface



Figure 10. Single-Ended Interface LVCMOS/LVTTL in Interface Using an External Voltage Reference



Figure 11. Single-Ended Interface LVCMOS/LVTTL in Interface Using  $V_{BB}$ 



Figure 12. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.)



Figure 13. Tape and Reel Pin 1 Quadrant Orientation

#### **ORDERING INFORMATION**

| Device           | Package              | Shipping <sup>†</sup>                                              |
|------------------|----------------------|--------------------------------------------------------------------|
| MC100LVEP111FAG  | LQFP-32<br>(Pb-Free) | 250 Units / Tray                                                   |
| MC100LVEP111FARG | LQFP-32<br>(Pb-Free) | 2000 / Tape & Reel<br>(Pin 1 Orientation in Quadrant B, Figure 13) |
| M100LVEP111FATWG | LQFP-32<br>(Pb-Free) | 2000 / Tape & Reel<br>(Pin 1 Orientation in Quadrant A, Figure 13) |
| MC100LVEP111MNG  | QFN-32<br>(Pb-Free)  | 74 Units / Rail                                                    |
| MC100LVEP111MNRG | QFN-32<br>(Pb-Free)  | 1000 / Tape & Reel                                                 |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **Resource Reference of Application Notes**

AN1405/D - ECL Clock Distribution Techniques

AN1406/D - Designing with PECL (ECL at +5.0 V)

AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit

AN1504/D - Metastability and the ECLinPS Family

AN1568/D - Interfacing Between LVDS and ECL

AND8001/D - The ECL Translator Guide

AND8001/D - Odd Number Counters Design

AND8002/D - Marking and Date Codes

AND8020/D - Termination of ECL Logic Devices

AND8066/D - Interfacing with ECLinPS

AND8090/D - AC Characteristics of ECL Devices

#### PACKAGE DIMENSIONS

#### 32 LEAD LQFP CASE 873A-02



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION:
- MILLIMETER.

  3. DATUM PLANE –AB– IS LOCATED AT

- DATUM PLANE -AB- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE.

  DATUMS -T-, -U-, AND -Z- TO BE DETERMINED AT DATUM PLANE -AB-. DIMENSIONS S AND V TO BE DETERMINED AT SEATING PLANE -AC-. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.250 (0.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISSION IS 0.250 (0.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE -AB-.
- DETERMINED AT DATUM PLANE -AB-.
  7. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR
  PROTRUSION SHALL NOT CAUSE THE
  D DIMENSION TO EXCEED 0,520 (0,020).
  MINIMUM SOLDER PLATE THICKNESS
- SHALL BE 0.0076 (0.0003).

  EXACT SHAPE OF EACH CORNER MAY VARY FROM DEPICTION.

|     |           | IETEDO. | INIO      |       |  |  |  |
|-----|-----------|---------|-----------|-------|--|--|--|
|     |           | METERS  |           | HES   |  |  |  |
| DIM | MIN       | MAX     | MIN       | MAX   |  |  |  |
| Α   | 7.000     | BSC     | 0.276 BSC |       |  |  |  |
| A1  | 3.500     | ) BSC   | 0.138     | BSC   |  |  |  |
| В   | 7.000     | BSC     | 0.276     | BSC   |  |  |  |
| B1  | 3.500     | BSC     | 0.138     | BSC   |  |  |  |
| С   | 1.400     | 1.600   | 0.055     | 0.063 |  |  |  |
| D   | 0.300     | 0.450   | 0.012     | 0.018 |  |  |  |
| E   | 1.350     | 1.450   | 0.053     | 0.057 |  |  |  |
| F   | 0.300     | 0.400   | 0.012     | 0.016 |  |  |  |
| G   | 0.800     | BSC     | 0.031 BSC |       |  |  |  |
| Н   | 0.050     | 0.150   | 0.002     | 0.006 |  |  |  |
| J   | 0.090     | 0.200   | 0.004     | 0.008 |  |  |  |
| K   | 0.450     | 0.750   | 0.018     | 0.030 |  |  |  |
| M   | 12°       | REF     | 12° REF   |       |  |  |  |
| N   | 0.090     | 0.160   | 0.004     | 0.006 |  |  |  |
| P   | 0.400     | BSC     | 0.016     | BSC   |  |  |  |
| Q   | 1°        | 5°      | 1°        | 5°    |  |  |  |
| R   | 0.150     | 0.250   | 0.006     | 0.010 |  |  |  |
| S   | 9.000     | BSC     | 0.354     | BSC   |  |  |  |
| S1  | 4.500     | BSC     | 0.177     | BSC   |  |  |  |
| ٧   | 9.000     | BSC     | 0.354 BSC |       |  |  |  |
| V1  | 4.500 BSC |         | 0.177 BSC |       |  |  |  |
| W   | 0.200     | REF     | 0.008 REF |       |  |  |  |
| Х   | 1.000     | REF     | 0.039     | REF   |  |  |  |

#### PACKAGE DIMENSIONS

#### QFN32 5x5, 0.5 P CASE 488AM ISSUE A



0.10 M C A B

0.05 M C NOTE 3

- DIMENSIONS AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30MM FROM THE TERMINAL TIP. COPLANARITY APPLIES TO THE EXPOSED
- PAD AS WELL AS THE TERMINALS.

|     | MILLIM   | ETERS |  |  |  |  |
|-----|----------|-------|--|--|--|--|
| DIM | MIN      | MAX   |  |  |  |  |
| Α   | 0.80     | 1.00  |  |  |  |  |
| A1  |          | 0.05  |  |  |  |  |
| A3  | 0.20     | REF   |  |  |  |  |
| b   | 0.18     | 0.30  |  |  |  |  |
| D   | 5.00 BSC |       |  |  |  |  |
| D2  | 2.95     | 3.25  |  |  |  |  |
| Е   | 5.00     | BSC   |  |  |  |  |
| E2  | 2.95     | 3.25  |  |  |  |  |
| е   | 0.50     | BSC   |  |  |  |  |
| K   | 0.20     |       |  |  |  |  |
| L   | 0.30     | 0.50  |  |  |  |  |
| L1  |          | 0.15  |  |  |  |  |

#### **RECOMMENDED** SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC).

ON Semiconductor and in are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all Claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

е

**BOTTOM VIEW** 

e/2

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative