



# **Dual N-Channel 30-V (D-S) MOSFET**

| PRODUCT SUMMARY                             |                                  |     |  |  |  |  |  |
|---------------------------------------------|----------------------------------|-----|--|--|--|--|--|
| $V_{DS}(V)$ $R_{DS(on)}(\Omega)$ $I_{D}(A)$ |                                  |     |  |  |  |  |  |
| 30                                          | 0.04 at V <sub>GS</sub> = 10 V   | 6.4 |  |  |  |  |  |
|                                             | 0.047 at V <sub>GS</sub> = 4.5 V | 5.9 |  |  |  |  |  |

# FEATURES

- Halogen-free According to IEC 61249-2-21 Available
- TrenchFET<sup>®</sup> Power MOSFET
- 100 % R<sub>g</sub> Tested
- Optimized for High Efficiency Applications



#### **APPLICATIONS**

· Synchronous Rectification



N-Channel MOSFET

N-Channel MOSFET



Ordering Information: Si7214DN-T1-E3 (Lead (Pb)-free)

Si7214DN-T1-GE3 (Lead (Pb)-free and Halogen-free)

**Bottom View** 

| <b>ABSOLUTE MAXIMUM RATINGS</b>                                 | T <sub>A</sub> = 25 °C, unles     | ss otherwise r  | noted        |      |     |  |
|-----------------------------------------------------------------|-----------------------------------|-----------------|--------------|------|-----|--|
| Parameter                                                       | Symbol                            | 10 s            | Steady State | Unit |     |  |
| Drain-Source Voltage                                            | V <sub>DS</sub>                   | 30              |              | ٧    |     |  |
| Gate-Source Voltage                                             | $V_{GS}$                          | ±               |              |      |     |  |
| O                                                               | T <sub>A</sub> = 25 °C            | 1               | 6.4 4.6      |      |     |  |
| Continuous Drain Current (T <sub>J</sub> = 150 °C) <sup>a</sup> | T <sub>A</sub> = 85 °C            | l <sub>D</sub>  | 4.6          | 3.3  |     |  |
| Pulsed Drain Current                                            | I <sub>DM</sub>                   |                 | Α            |      |     |  |
| Continuous Source Current (Diode Conduction) <sup>a</sup>       | I <sub>S</sub>                    | 2.2             | 1.1          |      |     |  |
| Single Pulse Avalanche Current                                  |                                   | I <sub>AS</sub> | 10           |      |     |  |
| Single Pulse Avalanche Energy L = 0.1 mH                        |                                   | E <sub>AS</sub> | 5            |      | mJ  |  |
| W                                                               | T <sub>A</sub> = 25 °C            | P <sub>D</sub>  | 2.6          | 1.3  | 14/ |  |
| Maximum Power Dissipation <sup>a</sup>                          | T <sub>A</sub> = 85 °C            | L D             | 1.4 0.69     |      | W   |  |
| Operating Junction and Storage Temperature Ra                   | T <sub>J</sub> , T <sub>stg</sub> | - 55 to 150     |              | °C   |     |  |
| Soldering Recommendations (Peak Temperature                     |                                   | 2               | 260          | °C   |     |  |

| THERMAL RESISTANCE RATINGS               |              |                   |         |      |      |  |  |  |
|------------------------------------------|--------------|-------------------|---------|------|------|--|--|--|
| Parameter                                | Symbol       | Typical           | Maximum | Unit |      |  |  |  |
| Mariana lunation to Ambiant              | t ≤ 10 s     | R <sub>thJA</sub> | 38      | 48   |      |  |  |  |
| Maximum Junction-to-Ambient <sup>a</sup> | Steady State | ' 'thJA           | 77      | 94   | °C/W |  |  |  |
| Maximum Junction-to-Case (Drain)         | Steady State | $R_{thJC}$        | 4.3     | 5.4  |      |  |  |  |

#### Notes:

- a. Surface Mounted on 1" x 1" FR4 board.
- b. See Solder Profile (<a href="https://www.vishay.com/ppg?73257">www.vishay.com/ppg?73257</a>). The PowerPAK 1212-8 is a leadless package. The end of the lead terminal is exposed copper (not plated) as a result of the singulation process in manufacturing. A solder fillet at the exposed copper tip cannot be guaranteed and is not required to ensure adequate bottom side solder interconnection.
- c. Rework Conditions: manual soldering with a soldering iron is not recommended for leadless components.



| <b>SPECIFICATIONS</b> $T_J = 25  ^{\circ}C$   | Symbol              | Test Conditions                                                            | Min. | Тур.   | Max.  | Unit |  |  |  |  |
|-----------------------------------------------|---------------------|----------------------------------------------------------------------------|------|--------|-------|------|--|--|--|--|
| Static                                        |                     |                                                                            |      |        |       |      |  |  |  |  |
| Gate Threshold Voltage                        | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}, I_D = 250 \mu A$                                         | 1.0  | 2.1    | 3.0   | V    |  |  |  |  |
| Gate-Body Leakage                             | I <sub>GSS</sub>    | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 20 \text{ V}$                          |      |        | ± 100 | nA   |  |  |  |  |
| Zava Cata Valtaga Dvain Cuwant                | 1                   | V <sub>DS</sub> = 30 V, V <sub>GS</sub> = 0 V                              |      | 1      |       |      |  |  |  |  |
| Zero Gate Voltage Drain Current               | I <sub>DSS</sub>    | $V_{DS} = 30 \text{ V}, V_{GS} = 0 \text{ V}, T_{J} = 55 ^{\circ}\text{C}$ |      |        | 5     | μΑ   |  |  |  |  |
| On-State Drain Current <sup>a</sup>           | I <sub>D(on)</sub>  | $V_{DS} \ge 5 \text{ V}, V_{GS} = 10 \text{ V}$                            | 20   |        |       | Α    |  |  |  |  |
| Drain-Source On-State Resistance <sup>a</sup> | В                   | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 6.4 A                             |      | 0.0333 | 0.04  | Ω    |  |  |  |  |
|                                               | R <sub>DS(on)</sub> | $V_{GS} = 4.5 \text{ V}, I_D = 5.9 \text{ A}$                              |      | 0.0392 | 0.047 |      |  |  |  |  |
| Forward Transconductance <sup>a</sup>         | 9 <sub>fs</sub>     | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 6.4 A                             |      | 17     |       | S    |  |  |  |  |
| Diode Forward Voltage <sup>a</sup>            | $V_{SD}$            | I <sub>S</sub> = 2.2 A, V <sub>GS</sub> = 0 V                              |      | 0.8    | 1.2   | ٧    |  |  |  |  |
| Dynamic <sup>b</sup>                          | 1                   |                                                                            |      |        |       |      |  |  |  |  |
| Total Gate Charge                             | $Q_g$               |                                                                            |      | 4.2    | 6.5   |      |  |  |  |  |
| Gate-Source Charge                            | $Q_{gs}$            | $V_{DS} = 15 \text{ V}, V_{GS} = 4.5 \text{ V}, I_{D} = 6.4 \text{ A}$     |      | 1.9    |       | nC   |  |  |  |  |
| Gate-Drain Charge                             | $Q_{gd}$            |                                                                            |      | 1.0    |       |      |  |  |  |  |
| Gate Resistance                               | $R_g$               |                                                                            | 1.5  | 3.0    | 4.5   | Ω    |  |  |  |  |
| Turn-On Delay Time                            | t <sub>d(on)</sub>  |                                                                            |      | 7      | 15    |      |  |  |  |  |
| Rise Time                                     | t <sub>r</sub>      | $V_{DD}$ = 15 V, $R_L$ = 15 $\Omega$                                       |      | 10     | 20    | ns   |  |  |  |  |
| Turn-Off Delay Time                           | t <sub>d(off)</sub> | $I_D \cong$ 1 A, $V_{GEN}$ = 10 V, $R_g$ = 6 $\Omega$                      |      | 19     | 40    |      |  |  |  |  |
| Fall Time                                     | t <sub>f</sub>      |                                                                            |      | 6      | 15    |      |  |  |  |  |
| Source-Drain Reverse Recovery Time            | t <sub>rr</sub>     | I <sub>F</sub> = 2.2 A, dI/dt = 100 A/μs                                   |      | 15     | 30    |      |  |  |  |  |

#### Notes:

- a. Pulse test; pulse width  $\leq$  300  $\mu$ s, duty cycle  $\leq$  2 %.
- b. Guaranteed by design, not subject to production testing.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted











#### TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



V<sub>SD</sub> - Source-to-Drain Voltage (V)

Source-Drain Diode Forward Voltage

V<sub>GS</sub> - Gate-to-Source Voltage (V)

On-Resistance vs. Gate-to-Source Voltage

# VISHAY.

#### TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted





 $\begin{array}{c} \text{100} \\ \text{Limited by } \text{R}_{DS(on)^*} \\ \text{10} \\ \text{10}$ 

Safe Operating Area, Junction-to-Ambient



Square Wave Pulse Duration (s)

Normalized Thermal Transient Impedance, Junction-to-Ambient







### TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



Normalized Thermal Transient Impedance, Junction-to-Case

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg?72973">www.vishay.com/ppg?72973</a>.

Document Number: 72973 S-83052-Rev. D, 29-Dec-08



# PowerPAK® 1212, (Single/Dual)







#### Notes:

- 1. Inch will govern
- 2 Dimensions exclusive of mold gate burrs
- 3. Dimensions exclusive of mold flash and cutting burrs

Backside View of Dual Pad

| DIM.   | MILLIMETERS |       | INC   | INCHES |  |  |
|--------|-------------|-------|-------|--------|--|--|
| DIIVI. | MIN.        | MAX.  | MIN.  | MAX.   |  |  |
| Α      | 0.79        | 1.12  | 0.031 | 0.044  |  |  |
| A1     | 0           | 0.05  | 0     | 0.002  |  |  |
| b      | 0.23        | 0.41  | 0.009 | 0.016  |  |  |
| С      | 0.13        | 0.33  | 0.005 | 0.013  |  |  |
| D      | 3.00        | 3.61  | 0.118 | 0.142  |  |  |
| D1     | 2.95        | 3.21  | 0.116 | 0.126  |  |  |
| D2     | 1.98        | 2.70  | 0.078 | 0.106  |  |  |
| D4     | 0.31        | TYP.  | 0.012 | TYP.   |  |  |
| Е      | 3.00        | 3.61  | 0.118 | 0.142  |  |  |
| E1     | 2.95        | 3.21  | 0.116 | 0.126  |  |  |
| E2     | 1.47        | 2.21  | 0.058 | 0.087  |  |  |
| E3     | 1.75        | 1.98  | 0.069 | 0.078  |  |  |
| E4     | 0.535       | TYP.  | 0.021 | TYP.   |  |  |
| е      | 0.65        | BSC   | 0.026 | BSC    |  |  |
| K      | 0.          | 61    | 0.0   | )24    |  |  |
| K1     | 0.          | 35    | 0.0   | )14    |  |  |
| Н      | 0.15        | 0.51  | 0.006 | 0.020  |  |  |
| L      | 0.15        | 0.56  | 0.006 | 0.022  |  |  |
| L1     | 0.051       | 0.204 | 0.002 | 0.008  |  |  |
| θ      | 0°          | 12°   | 0°    | 12°    |  |  |
| W      | 0.15        | 0.36  | 0.006 | 0.014  |  |  |
| М      | 0.125       | TYP.  | 0.005 | TYP.   |  |  |

ECN: C15-0077-Rev. K, 26-Jan-15

DWG: 5882

Revison: 26-Jan-15 1 Document Number: 71656



# PowerPAK® 1212 Mounting and Thermal Considerations

#### Johnson Zhao

MOSFETs for switching applications are now available with die on resistances around 1 m $\Omega$  and with the capability to handle 85 A. While these die capabilities represent a major advance over what was available just a few years ago, it is important for power MOSFET packaging technology to keep pace. It should be obvious that degradation of a high performance die by the package is undesirable. PowerPAK is a new package technology that addresses these issues. The PowerPAK 1212-8 provides ultra-low thermal impedance in a small package that is ideal for space-constrained applications. In this application note, the PowerPAK 1212-8's construction is described. Following this, mounting information is presented. Finally, thermal and electrical performance is discussed.

#### THE PowerPAK PACKAGE

The PowerPAK 1212-8 package (Figure 1) is a derivative of PowerPAK SO-8. It utilizes the same packaging technology, maximizing the die area. The bottom of the die attach pad is exposed to provide a direct, low resistance thermal path to the substrate the device is mounted on. The PowerPAK 1212-8 thus translates the benefits of the PowerPAK SO-8 into a smaller package, with the same level of thermal performance. (Please refer to application note "PowerPAK SO-8 Mounting and Thermal Considerations.")



Figure 1. PowerPAK 1212 Devices

The PowerPAK 1212-8 has a footprint area comparable to TSOP-6. It is over 40 % smaller than standard TSSOP-8. Its die capacity is more than twice the size of the standard TSOP-6's. It has thermal performance an order of magnitude better than the SO-8, and 20 times better than TSSOP-8. Its thermal performance is better than all current SMT packages in the market. It will take the advantage of any PC board heat sink capability. Bringing the junction temperature down also increases the die efficiency by around 20 % compared with TSSOP-8. For applications where bigger packages are typically required solely for thermal consideration, the PowerPAK 1212-8 is a good option.

Both the single and dual PowerPAK 1212-8 utilize the same pin-outs as the single and dual PowerPAK SO-8. The low 1.05 mm PowerPAK height profile makes both versions an excellent choice for applications with space constraints.

#### **PowerPAK 1212 SINGLE MOUNTING**

To take the advantage of the single PowerPAK 1212-8's thermal performance see Application Note 826,

<u>Recommended Minimum Pad Patterns With Outline Drawing Access for Vishay Siliconix MOSFETs.</u> Click on the PowerPAK 1212-8 single in the index of this document.

In this figure, the drain land pattern is given to make full contact to the drain pad on the PowerPAK package.

This land pattern can be extended to the left, right, and top of the drawn pattern. This extension will serve to increase the heat dissipation by decreasing the thermal resistance from the foot of the PowerPAK to the PC board and therefore to the ambient. Note that increasing the drain land area beyond a certain point will yield little decrease in foot-to-board and foot-to-ambient thermal resistance. Under specific conditions of board configuration, copper weight, and layer stack, experiments have found that adding copper beyond an area of about 0.3 to 0.5 in<sup>2</sup> of will yield little improvement in thermal performance.



#### PowerPAK 1212 DUAL

To take the advantage of the dual PowerPAK 1212-8's thermal performance, the minimum recommended land pattern can be found in Application Note 826, Recommended Minimum Pad Patterns With Outline Drawing Access for Vishay Siliconix MOSFETs. Click on the PowerPAK 1212-8 dual in the index of this document.

The gap between the two drain pads is 10 mils. This matches the spacing of the two drain pads on the PowerPAK 1212-8 dual package.

This land pattern can be extended to the left, right, and top of the drawn pattern. This extension will serve to increase the heat dissipation by decreasing the thermal resistance from the foot of the PowerPAK to the PC board and therefore to the ambient. Note that increasing the drain land area beyond a certain point will yield little decrease in foot-to-board and foot-toambient thermal resistance. Under specific conditions of board configuration, copper weight, and layer stack, experiments have found that adding copper beyond an area of about 0.3 to 0.5 in<sup>2</sup> of will yield little improvement in thermal performance.

#### **REFLOW SOLDERING**

Vishay Siliconix surface-mount packages meet solder reflow reliability requirements. Devices are subjected to solder reflow as a preconditioning test and are then reliability-tested using temperature cycle, bias humidity, HAST, or pressure pot. The solder reflow temperature profile used, and the temperatures and time duration, are shown in Figures 2 and 3. For the lead (Pb)-free solder profile, see http://www.vishay.com/ doc?73257.



| Ramp-Up Rate                | + 6 °C /Second Maximum |  |  |  |  |
|-----------------------------|------------------------|--|--|--|--|
| Temperature at 155 ± 15 °C  | 120 Seconds Maximum    |  |  |  |  |
| Temperature Above 180 °C    | 70 - 180 Seconds       |  |  |  |  |
| Maximum Temperature         | 240 + 5/- 0 °C         |  |  |  |  |
| Time at Maximum Temperature | 20 - 40 Seconds        |  |  |  |  |
| Ramp-Down Rate              | + 6 °C/Second Maximum  |  |  |  |  |

Figure 2. Solder Reflow Temperature Profile



Figure 3. Solder Reflow Temperatures and Time Durations

www.vishav.com Document Number 71681 03-Mar-06



| TABLE 1: EQIVALENT STEADY STATE PERFORMANCE |                               |      |        |      |        |      |           |      |        |      |
|---------------------------------------------|-------------------------------|------|--------|------|--------|------|-----------|------|--------|------|
| Package                                     | SO-8 TSSOP-8 TSOP-8 PPAK 1212 |      |        |      |        | 1212 | PPAK SO-8 |      |        |      |
| Configuration                               | Single                        | Dual | Single | Dual | Single | Dual | Single    | Dual | Single | Dual |
| Thermal Resiatance R <sub>thJC</sub> (C/W)  | 20                            | 40   | 52     | 83   | 40     | 90   | 2.4       | 5.5  | 1.8    | 5.5  |



Figure 4. Temperature of Devices on a PC Board

#### THERMAL PERFORMANCE

#### Introduction

A basic measure of a device's thermal performance is the junction-to-case thermal resistance,  $R\theta jc$ , or the junction to- foot thermal resistance,  $R\theta jf$ . This parameter is measured for the device mounted to an infinite heat sink and is therefore a characterization of the device only, in other words, independent of the properties of the object to which the device is mounted. Table 1 shows a comparison of the PowerPAK 1212-8, PowerPAK SO-8, standard TSSOP-8 and SO-8 equivalent steady state performance.

By minimizing the junction-to-foot thermal resistance, the MOSFET die temperature is very close to the temperature of the PC board. Consider four devices mounted on a PC board with a board temperature of 45 °C (Figure 4). Suppose each device is dissipating 2 W. Using the junction-to-foot thermal resistance characteristics of the PowerPAK 1212-8 and the other SMT packages, die temperatures are determined to be 49.8 °C for the PowerPAK 1212-8, 85 °C for the standard SO-8, 149 °C for standard TSSOP-8, and 125 °C for TSOP-6. This is a 4.8 °C rise above the board temperature for the PowerPAK 1212-8, and over 40 °C for other SMT packages. A 4.8 °C rise has minimal effect on  $r_{\rm DS(ON)}$  whereas a rise of over 40 °C will cause an increase in  $r_{\rm DS(ON)}$  as high as 20 %.

#### **Spreading Copper**

Designers add additional copper, spreading copper, to the drain pad to aid in conducting heat from a device. It is helpful to have some information about the thermal performance for a given area of spreading copper.

Figure 5 and Figure 6 show the thermal resistance of a PowerPAK 1212-8 single and dual devices mounted on a 2-in. x 2-in., four-layer FR-4 PC boards. The two internal layers and the backside layer are solid copper. The internal layers were chosen as solid copper to model the large power and ground planes common in many applications. The top layer was cut back to a smaller area and at each step junction-to-ambient thermal resistance measurements were taken. The results indicate that an area above 0.2 to 0.3 square inches of spreading copper gives no additional thermal performance improvement. A subsequent experiment was run where the copper on the back-side was reduced, first to 50 % in stripes to mimic circuit traces, and then totally removed. No significant effect was observed.







Figure 6. Spreading Copper - Junction-to-Ambient Performance

#### **CONCLUSIONS**

As a derivative of the PowerPAK SO-8, the PowerPAK 1212-8 uses the same packaging technology and has been shown to have the same level of thermal performance while having a footprint that is more than 40 % smaller than the standard TSSOP-8.

Recommended PowerPAK 1212-8 land patterns are provided to aid in PC board layout for designs using this new package.

The PowerPAK 1212-8 combines small size with attractive thermal characteristics. By minimizing the thermal rise above the board temperature, PowerPAK simplifies thermal design considerations, allows the device to run cooler, keeps r<sub>DS(ON)</sub> low, and permits the device to handle more current than a same- or larger-size MOS-FET die in the standard TSSOP-8 or SO-8 packages.

www.vishay.com Document Number 71681 03-Mar-06

# VISHAY.

#### RECOMMENDED MINIMUM PADS FOR PowerPAK® 1212-8 Dual



Recommended Minimum PADs for PowerPAK 1212-8 Dual Dimensions in Inches/(mm)

Return to Index



## **Legal Disclaimer Notice**

Vishay

### **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and/or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

## **Material Category Policy**

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as RoHS-Compliant fulfill the definitions and restrictions defined under Directive 2011/65/EU of The European Parliament and of the Council of June 8, 2011 on the restriction of the use of certain hazardous substances in electrical and electronic equipment (EEE) - recast, unless otherwise specified as non-compliant.

Please note that some Vishay documentation may still make reference to RoHS Directive 2002/95/EC. We confirm that all the products identified as being compliant to Directive 2002/95/EC conform to Directive 2011/65/EU.

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as Halogen-Free follow Halogen-Free requirements as per JEDEC JS709A standards. Please note that some Vishay documentation may still make reference to the IEC 61249-2-21 definition. We confirm that all the products identified as being compliant to IEC 61249-2-21 conform to JEDEC JS709A standards.

Revision: 02-Oct-12 Document Number: 91000