

COMPLIANT

HALOGEN

FREE



Vishay Siliconix

# N-Channel 30-V (D-S) MOSFET

| PRODU               | JCT SUMMARY                          | •                |                  |                       |
|---------------------|--------------------------------------|------------------|------------------|-----------------------|
|                     |                                      | I <sub>D</sub> ( | (A) <sup>a</sup> |                       |
| V <sub>DS</sub> (V) | R <sub>DS(on)</sub> (Ω) <sup>e</sup> | Silicon<br>Limit | Package<br>Limit | Q <sub>g</sub> (Typ.) |
| 30                  | $0.0016$ at $V_{GS} = 10 \text{ V}$  | 211              | 60               | 43 nC                 |
| 30                  | $0.0022$ at $V_{GS} = 4.5 \text{ V}$ | 180              | 60               | 43110                 |

Package Drawing www.vishay.com/doc?72945



Top surface is connected to pins 1, 5, 6, and 10

Ordering Information: SiE848DF-T1-E3 (Lead (Pb)-free)

SiE848DF-T1-GE3 (Lead (Pb)-free and Halogen-free)

#### **FEATURES**

- Halogen-free According to IEC 61249-2-21 Definition
- TrenchFET<sup>®</sup> Gen III Power MOSFET
- Ultra Low Thermal Resistance Using Top-Exposed PolarPAK<sup>®</sup> Package for Double-Sided Cooling
- Leadframe-Based New Encapsulated Package
  - Die Not Exposed
  - Same Layout Regardless of Die Size
- Low Q<sub>ad</sub>/Q<sub>as</sub> Ratio Helps Prevent Shoot-Through
- 100 % R<sub>q</sub> and UIS Tested
- Compliant to RoHS directive 2002/95/EC

#### **APPLICATIONS**

- VRM
- · DC/DC Conversion: Low-Side
- Synchronous Rectification



N-Channel MOSFET

For Related Documents www.vishay.com/ppg?68821

| Parameter                                                    |                        | Symbol                            | Limit                           | Unit |  |
|--------------------------------------------------------------|------------------------|-----------------------------------|---------------------------------|------|--|
| Drain-Source Voltage                                         |                        | $V_{DS}$                          | 30                              | V    |  |
| Gate-Source Voltage                                          |                        | $V_{GS}$                          | ± 20                            |      |  |
|                                                              | T <sub>C</sub> = 25 °C |                                   | 211 (Silicon Limit)             |      |  |
|                                                              | 10 - 23 0              |                                   | 60 <sup>a</sup> (Package Limit) |      |  |
| Continuous Drain Current (T <sub>J</sub> = 150 °C)           | T <sub>C</sub> = 70 °C | I <sub>D</sub>                    | 60 <sup>a</sup>                 |      |  |
|                                                              | T <sub>A</sub> = 25 °C |                                   | 43 <sup>b, c</sup>              |      |  |
|                                                              | T <sub>A</sub> = 70 °C |                                   | 34 <sup>b, c</sup>              | A    |  |
| Pulsed Drain Current                                         |                        | I <sub>DM</sub>                   | 100                             |      |  |
| Continuous Source-Drain Diode Current                        | T <sub>C</sub> = 25 °C |                                   | 60 <sup>a</sup>                 |      |  |
| Continuous Source-Drain Diode Current                        | T <sub>A</sub> = 25 °C | I <sub>S</sub>                    | 4.3 <sup>b, c</sup>             |      |  |
| Single Pulse Avalanche Current                               |                        | I <sub>AS</sub>                   | 50                              |      |  |
| Avalanche Energy L = 0.1 mH                                  |                        | E <sub>AS</sub>                   | 125                             | mJ   |  |
|                                                              | T <sub>C</sub> = 25 °C |                                   | 125                             |      |  |
| Maximum Power Dissipation                                    | T <sub>C</sub> = 70 °C | P <sub>D</sub>                    | 80                              | w    |  |
| Maximum Fower Dissipation                                    | T <sub>A</sub> = 25 °C | 'D                                | 5.2 <sup>b, c</sup>             | vv   |  |
|                                                              | T <sub>A</sub> = 70 °C |                                   | 3.3 <sup>b, c</sup>             |      |  |
| Operating Junction and Storage Temperature Range             |                        | T <sub>J</sub> , T <sub>stg</sub> | - 55 to 150                     | °C   |  |
| Soldering Recommendations (Peak Temperature) <sup>d, e</sup> |                        |                                   | 260                             |      |  |

#### Notes

- a. Package limited is 60 A.
- b. Surface Mounted on 1" x 1" FR4 board.
- c. t = 10 s.
- d. See Solder Profile (<u>www.vishay.com/doc?73257</u>). The PolarPAK is a leadless package. The end of the lead terminal is exposed copper (not plated) as a result of the singulation process in manufacturing. A solder fillet at the exposed copper tip cannot be guaranteed and is not required to ensure adequate bottom side solder interconnection.
- e. Rework Conditions: manual soldering with a soldering iron is not recommended for leadless components.

# Vishay Siliconix



| THERMAL RESISTANCE RATING                         | S            |                            |         |         |      |
|---------------------------------------------------|--------------|----------------------------|---------|---------|------|
| Parameter                                         |              | Symbol                     | Typical | Maximum | Unit |
| Maximum Junction-to-Ambient <sup>a, b</sup>       | t ≤ 10 s     | R <sub>thJA</sub>          | 20      | 24      |      |
| Maximum Junction-to-Case (Drain Top)              | Steady State | R <sub>thJC</sub> (Drain)  | 0.8     | 1       | °C/W |
| Maximum Junction-to-Case (Source) <sup>a, c</sup> | Steady State | R <sub>thJC</sub> (Source) | 2.2     | 2.7     |      |

#### Notes:

- a. Surface Mounted on 1" x 1" FR4 board.
- b. Maximum under Steady State conditions is 68  $^{\circ}\text{C/W}.$
- c. Measured at source pin (on the side of the package).

| Parameter                                     | Symbol                                 | Test Conditions                                                            | Min. | Тур.   | Max.   | Unit  |
|-----------------------------------------------|----------------------------------------|----------------------------------------------------------------------------|------|--------|--------|-------|
| Static                                        |                                        |                                                                            |      |        |        |       |
| Drain-Source Breakdown Voltage                | $V_{DS}$                               | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                              | 30   |        |        | V     |
| V <sub>DS</sub> Temperature Coefficient       | $\Delta V_{DS}/T_{J}$                  | I <sub>D</sub> = 250 μA                                                    |      | 30     |        | \//00 |
| V <sub>GS(th)</sub> Temperature Coefficient   | $\Delta V_{GS(th)}/T_J$                | 1 <sub>D</sub> = 250 μΑ                                                    |      | - 6.0  |        | mV/°C |
| Gate-Source Threshold Voltage                 | V <sub>GS(th)</sub>                    | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$                                      | 1.0  | 1.8    | 2.5    | V     |
| Gate-Source Leakage                           | I <sub>GSS</sub>                       | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 20 \text{ V}$                          |      |        | ± 100  | nA    |
| Zava Cata Valta va Dvaia Coverant             | 1                                      | V <sub>DS</sub> = 30 V, V <sub>GS</sub> = 0 V                              |      |        | 1      |       |
| Zero Gate Voltage Drain Current               | I <sub>DSS</sub>                       | $V_{DS} = 30 \text{ V}, V_{GS} = 0 \text{ V}, T_{J} = 55 ^{\circ}\text{C}$ |      |        | 10     | μΑ    |
| On-State Drain Current <sup>a</sup>           | I <sub>D(on)</sub>                     | $V_{DS} \ge 5 \text{ V}, V_{GS} = 10 \text{ V}$                            | 25   |        |        | Α     |
|                                               |                                        | $V_{GS} = 10 \text{ V}, I_D = 25 \text{ A}$                                |      | 0.0013 | 0.0016 | 0     |
| Drain-Source On-State Resistance <sup>a</sup> | R <sub>DS(on)</sub>                    | $V_{GS} = 4.5 \text{ V}, I_D = 25 \text{ A}$                               |      | 0.0018 | 0.0022 | Ω     |
| Forward Transconductance <sup>a</sup>         | g <sub>fs</sub>                        | $V_{DS} = 15 \text{ V}, I_D = 25 \text{ A}$                                |      | 115    |        | S     |
| Dynamic <sup>b</sup>                          |                                        |                                                                            |      |        |        |       |
| Input Capacitance                             | C <sub>iss</sub>                       |                                                                            |      | 6100   |        |       |
| Output Capacitance                            | C <sub>oss</sub>                       | $V_{DS} = 15 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHz}$           |      | 1100   |        | pF    |
| Reverse Transfer Capacitance                  | $C_{rss}$                              |                                                                            |      | 370    |        |       |
| Total Cata Charms                             | 0                                      | $V_{DS} = 15 \text{ V}, V_{GS} = 10 \text{ V}, I_{D} = 20 \text{ A}$       |      | 92     | 138    |       |
| Total Gate Charge                             | $Q_g$                                  |                                                                            |      | 43     | 65     |       |
| Gate-Source Charge                            | $Q_{gs}$                               | $V_{DS} = 15 \text{ V}, V_{GS} = 4.5 \text{ V}, I_{D} = 20 \text{ A}$      |      | 17     |        | nC    |
| Gate-Drain Charge                             | $Q_{gd}$                               |                                                                            |      | 11     |        |       |
| Gate Resistance                               | $R_q$                                  | f = 1 MHz                                                                  |      | 1.1    | 2.2    | Ω     |
| Turn-On Delay Time                            | t <sub>d(on)</sub>                     |                                                                            |      | 45     | 70     |       |
| Rise Time                                     | ì,                                     | $V_{DD}$ = 15 V, $R_L$ = 1.5 $\Omega$                                      |      | 30     | 45     |       |
| Turn-Off Delay Time                           | t <sub>d(off)</sub>                    | $I_D \cong 10 \text{ A}, V_{GEN} = 4.5 \text{ V}, R_g = 1 \Omega$          |      | 70     | 105    |       |
| Fall Time                                     | t <sub>f</sub>                         | · ·                                                                        |      | 40     | 60     |       |
| Turn-On Delay Time                            | t <sub>d(on)</sub>                     |                                                                            |      | 20     | 30     | ne    |
| Rise Time                                     | ì,                                     | $V_{DD}$ = 15 V, $R_L$ = 1.5 $\Omega$                                      |      | 10     | 15     | ns    |
| Turn-Off Delay Time                           | t <sub>d(off)</sub>                    | $I_D \cong 10 \text{ A}, V_{GEN} = 10 \text{ V}, R_q = 1 \Omega$           |      | 50     | 75     |       |
| Fall Time                                     | ì <sub>f</sub> ′                       | Ç                                                                          |      | 10     | 15     |       |
| <b>Drain-Source Body Diode Characteristic</b> | cs                                     |                                                                            | ı    |        | •      |       |
| Continuous Source-Drain Diode Current         | I <sub>S</sub>                         | T <sub>C</sub> = 25 °C                                                     |      |        | 60     | ^     |
| Pulse Diode Forward Current <sup>a</sup>      | I <sub>SM</sub>                        |                                                                            |      |        | 100    | Α     |
| Body Diode Voltage                            | V <sub>SD</sub>                        | I <sub>S</sub> = 10 A                                                      |      | 0.8    | 1.2    | V     |
| Body Diode Reverse Recovery Time              | t <sub>rr</sub>                        | -                                                                          |      | 40     | 60     | ns    |
| Body Diode Reverse Recovery Charge            | Q <sub>rr</sub>                        | 1 10 A 41/44 100 A/4- T 05 00                                              |      | 0.8    |        | nC    |
| Reverse Recovery Fall Time                    | IE = 10 A, 01/01 = 100 A/us, 1 = 25 °C |                                                                            |      |        |        |       |
| Reverse Recovery Rise Time                    | t <sub>b</sub>                         |                                                                            |      | 19     |        | ns    |

#### Notes:

- a. Pulse test; pulse width  $\leq 300~\mu s,$  duty cycle  $\leq 2~\%$
- b. Guaranteed by design, not subject to production testing.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.





# Vishay Siliconix

#### TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



Output Characteristics



On-Resistance vs. Drain Current and Gate Voltage





Transfer Characteristics



Capacitance



On-Resistance vs. Junction Temperature

# Vishay Siliconix

# VISHAY

#### TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



#### Source-Drain Diode Forward Voltage





On-Resistance vs. Gate-to-Source Voltage



Single Pulse Power, Junction-to-Ambient



\* V<sub>GS</sub> > minimum V<sub>GS</sub> at which R<sub>DS(on)</sub> is specified

Safe Operating Area, Junction-to-Ambient



# Vishay Siliconix

#### TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted





<sup>\*</sup> The power dissipation  $P_D$  is based on  $T_{J(max)} = 150$  °C, using junction-to-case thermal resistance, and is more useful in settling the upper dissipation limit for cases where additional heatsinking is used. It is used to determine the current rating, when this rating falls below the package

# Vishay Siliconix

# VISHAY.

#### TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



#### Normalized Thermal Transient Impedance, Junction-to-Ambient



#### Normalized Thermal Transient Impedance, Junction-to-Case (Drain Top)



Normalized Thermal Transient Impedance, Junction-to-Source

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppq?68821">www.vishay.com/ppq?68821</a>.



Vishay Siliconix

#### POLARPAK™ OPTION L



# Package Information

# Vishay Siliconix



| DIM | MILLIMETERS |      |      | INCHES |       |       |  |
|-----|-------------|------|------|--------|-------|-------|--|
|     | MIN.        | NOM. | MAX. | MIN.   | NOM.  | MAX.  |  |
| Α   | 0.75        | 0.80 | 0.85 | 0.030  | 0.031 | 0.033 |  |
| A1  | 0.00        | -    | 0.05 | 0.000  | -     | 0.002 |  |
| b1  | 0.48        | 0.58 | 0.68 | 0.019  | 0.023 | 0.027 |  |
| b2  | 0.41        | 0.51 | 0.61 | 0.016  | 0.020 | 0.024 |  |
| b3  | 2.19        | 2.29 | 2.39 | 0.086  | 0.090 | 0.094 |  |
| b4  | 0.89        | 1.04 | 1.19 | 0.035  | 0.041 | 0.047 |  |
| b5  | 0.23        | 0.33 | 0.43 | 0.009  | 0.013 | 0.017 |  |
| С   | 0.20        | 0.25 | 0.30 | 0.008  | 0.010 | 0.012 |  |
| D   | 6.00        | 6.15 | 6.30 | 0.236  | 0.242 | 0.248 |  |
| D1  | 5.74        | 5.89 | 6.04 | 0.226  | 0.232 | 0.238 |  |
| E   | 5.01        | 5.16 | 5.31 | 0.197  | 0.203 | 0.209 |  |
| E1  | 4.75        | 4.90 | 5.05 | 0.187  | 0.193 | 0.199 |  |
| H1  | 0.23        | -    | -    | 0.009  | -     | -     |  |
| H2  | 0.45        | -    | 0.56 | 0.018  | -     | 0.022 |  |
| H3  | 0.31        | 0.41 | 0.51 | 0.012  | 0.016 | 0.020 |  |
| H4  | 0.45        | -    | 0.56 | 0.018  | -     | 0.022 |  |
| K1  | 4.22        | 4.37 | 4.52 | 0.166  | 0.172 | 0.178 |  |
| K2  | 1.08        | 1.13 | 1.18 | 0.043  | 0.044 | 0.046 |  |
| K3  | 1.37        | -    | -    | 0.054  | -     | -     |  |
| K4  | 0.24        | -    | -    | 0.009  | -     | -     |  |
| M1  | 4.30        | 4.50 | 4.70 | 0.169  | 0.177 | 0.185 |  |
| M2  | 3.43        | 3.58 | 3.73 | 0.135  | 0.141 | 0.147 |  |
| МЗ  | 0.22        | -    | -    | 0.009  | -     | -     |  |
| M4  | 0.05        | -    | -    | 0.002  | -     | -     |  |
| P1  | 0.15        | 0.20 | 0.25 | 0.006  | 0.008 | 0.010 |  |
| T1  | 3.48        | 3.64 | 4.10 | 0.137  | 0.143 | 0.161 |  |
| T2  | 0.56        | 0.76 | 0.95 | 0.022  | 0.030 | 0.037 |  |
| T3  | 1.20        | -    | -    | 0.047  | -     | -     |  |
| T4  | 3.90        | -    | -    | 0.153  | -     | -     |  |
| T5  | 0           | 0.18 | 0.36 | 0.000  | 0.007 | 0.014 |  |
| θ   | 0°          | 10°  | 12°  | 0°     | 10°   | 12°   |  |

DWG: 5946

#### Notes

Millimeters govern over inches.

# APPLICATION NOTE



## RECOMMENDED MINIMUM PADS FOR PolarPAK® Option L and S



Recommended Minimum for PolarPAK Option L and S Dimensions in mm/(Inches) No External Traces within Broken Lines Dot indicates Gate Pin (Part Marking)

Return to Index



# **Legal Disclaimer Notice**

Vishay

## **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and/or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

# **Material Category Policy**

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as RoHS-Compliant fulfill the definitions and restrictions defined under Directive 2011/65/EU of The European Parliament and of the Council of June 8, 2011 on the restriction of the use of certain hazardous substances in electrical and electronic equipment (EEE) - recast, unless otherwise specified as non-compliant.

Please note that some Vishay documentation may still make reference to RoHS Directive 2002/95/EC. We confirm that all the products identified as being compliant to Directive 2002/95/EC conform to Directive 2011/65/EU.

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as Halogen-Free follow Halogen-Free requirements as per JEDEC JS709A standards. Please note that some Vishay documentation may still make reference to the IEC 61249-2-21 definition. We confirm that all the products identified as being compliant to IEC 61249-2-21 conform to JEDEC JS709A standards.

Revision: 02-Oct-12 Document Number: 91000