Vishay Siliconix

## **E Series Power MOSFET**

| PRODUCT SUMMA                              | RY                     |     |
|--------------------------------------------|------------------------|-----|
| V <sub>DS</sub> (V) at T <sub>J</sub> max. | 650                    | )   |
| R <sub>DS(on)</sub> max. at 25 °C (Ω)      | V <sub>GS</sub> = 10 V | 0.6 |
| Q <sub>g</sub> max. (nC)                   | 40                     |     |
| Q <sub>gs</sub> (nC)                       | 5                      |     |
| Q <sub>gd</sub> (nC)                       | 9                      |     |
| Configuration                              | Sing                   | le  |



#### **FEATURES**

- Low figure-of-merit (FOM) Ron x Qa
- Low input capacitance (Ciss)



- Ultra low gate charge (Q<sub>a</sub>)
- Avalanche energy rated (UIS)
- · Material categorization: for definitions of compliance please see www.vishay.com/doc?99912



#### **APPLICATIONS**

- · Server and telecom power supplies
- Switch mode power supplies (SMPS)
- Power factor correction power supplies (PFC)
- Lighting
  - High-intensity discharge (HID)
  - Fluorescent ballast lighting
- Industrial
  - Welding
  - Induction heating
  - Motor drives
  - Battery chargers
  - Renewable energy
  - Solar (PV inverters)

| ORDERING INFORMATION            |                |
|---------------------------------|----------------|
| Package                         | TO-220 FULLPAK |
| Lead (Pb)-free                  | SiHF7N60E-E3   |
| Lead (Pb)-free and Halogen-free | SiHF7N60E-GE3  |

| PARAMETER                                                       | SYMBOL                                       | LIMIT           | UNIT |        |
|-----------------------------------------------------------------|----------------------------------------------|-----------------|------|--------|
| Drain-Source Voltage                                            |                                              | V               | 600  |        |
| Drain-Source voltage                                            | $T_C = -25  ^{\circ}C,  I_D = 250  \mu A$    | V <sub>DS</sub> | 575  | V      |
| Gate-Source Voltage                                             |                                              | V <sub>GS</sub> | ± 30 |        |
| Continuous Drain Current (T <sub>J</sub> = 150 °C) <sup>e</sup> | $V_{GS}$ at 10 V $T_{C} = 25  ^{\circ}C$     | ,               | 7    |        |
|                                                                 | $V_{GS}$ at 10 $V_{C}$ $T_{C} = 100^{\circ}$ |                 | 5    | Α      |
| Pulsed Drain Current <sup>a</sup>                               | I <sub>DM</sub>                              | 18              |      |        |
| Linear Derating Factor                                          |                                              |                 | 0.25 | W/°C   |
| Single Pulse Avalanche Energy b                                 |                                              | E <sub>AS</sub> | 43   | mJ     |
| Maximum Power Dissipation                                       | P <sub>D</sub>                               | 31              | W    |        |
| Operating Junction and Storage Temperature F                    | T <sub>J</sub> , T <sub>stg</sub>            | -55 to +150     | °C   |        |
| Drain-Source Voltage Slope                                      | T <sub>J</sub> = 125 °C                      | -I\             | 70   | \//    |
| Reverse Diode dV/dt <sup>d</sup>                                | <u>.</u>                                     | dV/dt           | 3    | - V/ns |
| Soldering Recommendations (Peak Temperatur                      | e) <sup>c</sup> for 10 s                     |                 | 300  | °C     |

#### Notes

- a. Repetitive rating; pulse width limited by maximum junction temperature.
- b.  $V_{DD} = 50 \text{ V}$ , starting  $T_J = 25 \text{ °C}$ , L = 13.8 mH,  $R_0 = 25 \Omega$ ,  $I_{AS} = 2.5 \text{ A}$ .
- c. 1.6 mm from case.
- d.  $I_{SD} \le I_D$ , dl/dt = 100 A/ $\mu$ s, starting  $T_J$  = 25 °C. e. Limited by maximum junction temperature.



# Vishay Siliconix

| THERMAL RESISTANCE RATI          | NGS               |      |      |      |
|----------------------------------|-------------------|------|------|------|
| PARAMETER                        | SYMBOL            | TYP. | MAX. | UNIT |
| Maximum Junction-to-Ambient      | R <sub>thJA</sub> | -    | 65   | °C/W |
| Maximum Junction-to-Case (Drain) | $R_{thJC}$        | -    | 4.0  | C/VV |

| PARAMETER                                                 | SYMBOL                | TEST CONDITIONS                                                                                     |                                                                                             | MIN. | TYP. | MAX.  | UNIT |
|-----------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|------|-------|------|
| Static                                                    |                       | -                                                                                                   |                                                                                             |      |      |       |      |
| Drain-Source Breakdown Voltage                            | V <sub>DS</sub>       | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                                                       |                                                                                             | 609  | -    | -     | V    |
| V <sub>DS</sub> Temperature Coefficient                   | $\Delta V_{DS}/T_{J}$ | Referenc                                                                                            | e to 25 °C, I <sub>D</sub> = 1 mA                                                           | -    | 0.68 | -     | V/°C |
| Gate-Source Threshold Voltage (N)                         | V <sub>GS(th)</sub>   | V <sub>DS</sub> =                                                                                   | = V <sub>GS</sub> , I <sub>D</sub> = 250 μA                                                 | 2    | -    | 4     | V    |
| Cata Carriaga Lagliaga                                    | I <sub>GSS</sub>      | V <sub>GS</sub> = ± 20 V                                                                            |                                                                                             | -    | -    | ± 100 | nA   |
| Gate-Source Leakage                                       |                       | V <sub>GS</sub> = ± 30 V                                                                            |                                                                                             | -    | -    | ± 1   | μΑ   |
| Zana Oala Wallana Basis Oanad                             |                       | V <sub>DS</sub> =                                                                                   | V <sub>DS</sub> = 600 V, V <sub>GS</sub> = 0 V                                              |      | -    | 1     |      |
| Zero Gate Voltage Drain Current                           | I <sub>DSS</sub>      | V <sub>DS</sub> = 480 \                                                                             | /, V <sub>GS</sub> = 0 V, T <sub>J</sub> = 125 °C                                           | -    | -    | 10    | μA   |
| Drain-Source On-State Resistance                          | R <sub>DS(on)</sub>   | V <sub>GS</sub> = 10 V                                                                              | $I_D = 3.5 A$                                                                               | -    | 0.5  | 0.6   | Ω    |
| Forward Transconductance                                  | 9 <sub>fs</sub>       | $V_{DS}$                                                                                            | = 50 V, I <sub>D</sub> = 3.5 A                                                              | -    | 1.9  | -     | S    |
| Dynamic                                                   |                       |                                                                                                     |                                                                                             |      |      |       |      |
| Input Capacitance                                         | C <sub>iss</sub>      | $V_{GS} = 0 V$ ,                                                                                    |                                                                                             | -    | 680  | -     | pF   |
| Output Capacitance                                        | C <sub>oss</sub>      |                                                                                                     | $V_{GS} = 0 \text{ V},$ $V_{DS} = 100 \text{ V},$                                           |      | 39   | -     |      |
| Reverse Transfer Capacitance                              | C <sub>rss</sub>      | f = 1 MHz                                                                                           |                                                                                             | -    | 5    | -     |      |
| Effective Output Capacitance, Energy Related <sup>a</sup> | C <sub>o(er)</sub>    | $V_{DS} = 0 \text{ V to } 480 \text{ V}, V_{GS} = 0 \text{ V}$                                      |                                                                                             | -    | 34   | -     |      |
| Effective Output Capacitance, Time Related <sup>b</sup>   | C <sub>o(tr)</sub>    |                                                                                                     |                                                                                             | -    | 100  | -     |      |
| Total Gate Charge                                         | $Q_g$                 |                                                                                                     |                                                                                             | -    | 20   | 40    |      |
| Gate-Source Charge                                        | Q <sub>gs</sub>       | $V_{GS} = 10 \text{ V}$ $I_D = 3.5 \text{ A}, V_{DS} = 480 \text{ V}$                               |                                                                                             | -    | 5    | -     | nC   |
| Gate-Drain Charge                                         | Q <sub>gd</sub>       |                                                                                                     |                                                                                             | -    | 9    | -     |      |
| Turn-On Delay Time                                        | t <sub>d(on)</sub>    | V <sub>DD</sub> = 480 V, I <sub>D</sub> = 3.5 A,                                                    |                                                                                             | -    | 13   | 26    | - ns |
| Rise Time                                                 | t <sub>r</sub>        |                                                                                                     |                                                                                             | -    | 13   | 26    |      |
| Turn-Off Delay Time                                       | t <sub>d(off)</sub>   | V <sub>GS</sub> :                                                                                   | $V_{DD} = 460 \text{ V}, I_D = 3.3 \text{ A},$<br>$V_{GS} = 10 \text{ V}, R_a = 9.1 \Omega$ |      | 24   | 48    |      |
| Fall Time                                                 | t <sub>f</sub>        |                                                                                                     |                                                                                             | -    | 14   | 28    |      |
| Gate Input Resistance                                     | R <sub>g</sub>        | f = 1 MHz, open drain                                                                               |                                                                                             | -    | 1.1  | -     | Ω    |
| Drain-Source Body Diode Characteristic                    | s                     |                                                                                                     |                                                                                             |      |      |       |      |
| Continuous Source-Drain Diode Current                     | I <sub>S</sub>        | MOSFET symbol showing the integral reverse p - n junction diode                                     |                                                                                             | -    | -    | 7     | _    |
| Pulsed Diode Forward Current                              | I <sub>SM</sub>       |                                                                                                     |                                                                                             | -    | -    | 18    | A    |
| Diode Forward Voltage                                     | V <sub>SD</sub>       | T <sub>J</sub> = 25 °C, I <sub>S</sub> = 3.5 A, V <sub>GS</sub> = 0 V                               |                                                                                             | -    | -    | 1.2   | V    |
| Reverse Recovery Time                                     | t <sub>rr</sub>       | $T_J = 25 \text{ °C}, I_F = I_S = 3.5 \text{ A},$<br>$dI/dt = 100 \text{ A/µs}, V_R = 20 \text{ V}$ |                                                                                             | -    | 230  | -     | ns   |
| Reverse Recovery Charge                                   | Q <sub>rr</sub>       |                                                                                                     |                                                                                             | -    | 1.9  | -     | μC   |
| Reverse Recovery Current                                  | I <sub>RRM</sub>      |                                                                                                     |                                                                                             | -    | 14   | -     | Α    |

#### Notes

- a.  $C_{oss(er)}$  is a fixed capacitance that gives the same energy as  $C_{oss}$  while  $V_{DS}$  is rising from 0 % to 80 %  $V_{DSS}$ . b.  $C_{oss(tr)}$  is a fixed capacitance that gives the same charging time as  $C_{oss}$  while  $V_{DS}$  is rising from 0 % to 80 %  $V_{DSS}$ .



### TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted)



Fig. 1 - Typical Output Characteristics



Fig. 2 - Typical Output Characteristics



Fig. 3 - Typical Transfer Characteristics



Fig. 4 - Normalized On-Resistance vs. Temperature



Fig. 5 - Typical Capacitance vs. Drain-to-Source Voltage



Fig. 6 - Coss and Eoss vs. VDS





Fig. 7 - Typical Gate Charge vs. Gate-to-Source Voltage



Fig. 8 - Typical Source-Drain Diode Forward Voltage



Fig. 9 - Maximum Safe Operating Area



Fig. 10 - Maximum Drain Current vs. Case Temperature



Fig. 11 - Temperature vs. Drain-to-Source Voltage





Fig. 12 - Normalized Thermal Transient Impedance, Junction-to-Case



Fig. 13 - Switching Time Test Circuit



Fig. 14 - Switching Time Waveforms



Fig. 15 - Unclamped Inductive Test Circuit



Fig. 16 - Unclamped Inductive Waveforms



Fig. 17 - Basic Gate Charge Waveform



Fig. 18 - Gate Charge Test Circuit



#### Peak Diode Recovery dV/dt Test Circuit





Fig. 19 - For N-Channel

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg?91509">www.vishay.com/ppg?91509</a>.





#### **TO-220 FULLPAK (HIGH VOLTAGE)**





| DIM. | MILLIN | MILLIMETERS |       | INCHES |  |
|------|--------|-------------|-------|--------|--|
|      | MIN.   | MAX.        | MIN.  | MAX.   |  |
| Α    | 4.570  | 4.830       | 0.180 | 0.190  |  |
| A1   | 2.570  | 2.830       | 0.101 | 0.111  |  |
| A2   | 2.510  | 2.850       | 0.099 | 0.112  |  |
| b    | 0.622  | 0.890       | 0.024 | 0.035  |  |
| b2   | 1.229  | 1.400       | 0.048 | 0.055  |  |
| b3   | 1.229  | 1.400       | 0.048 | 0.055  |  |
| С    | 0.440  | 0.629       | 0.017 | 0.025  |  |
| D    | 8.650  | 9.800       | 0.341 | 0.386  |  |
| d1   | 15.88  | 16.120      | 0.622 | 0.635  |  |
| d3   | 12.300 | 12.920      | 0.484 | 0.509  |  |
| E    | 10.360 | 10.630      | 0.408 | 0.419  |  |
| е    | 2.54   | BSC         | 0.100 | BSC    |  |
| L    | 13.200 | 13.730      | 0.520 | 0.541  |  |
| L1   | 3.100  | 3.500       | 0.122 | 0.138  |  |
| n    | 6.050  | 6.150       | 0.238 | 0.242  |  |
| ØΡ   | 3.050  | 3.450       | 0.120 | 0.136  |  |
| u    | 2.400  | 2.500       | 0.094 | 0.098  |  |
| V    | 0.400  | 0.500       | 0.016 | 0.020  |  |

ECN: X09-0126-Rev. B, 26-Oct-09 DWG: 5972

- To be used only for process drawing.
   These dimensions apply to all TO-220, FULLPAK leadframe versions 3 leads.
   All critical dimensions should C meet C<sub>pk</sub> > 1.33.
- 4. All dimensions include burrs and plating thickness.
- 5. No chipping or package damage.

Document Number: 91359 www.vishay.com Revision: 26-Oct-09



## **Legal Disclaimer Notice**

Vishay

## **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and/or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

## **Material Category Policy**

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as RoHS-Compliant fulfill the definitions and restrictions defined under Directive 2011/65/EU of The European Parliament and of the Council of June 8, 2011 on the restriction of the use of certain hazardous substances in electrical and electronic equipment (EEE) - recast, unless otherwise specified as non-compliant.

Please note that some Vishay documentation may still make reference to RoHS Directive 2002/95/EC. We confirm that all the products identified as being compliant to Directive 2002/95/EC conform to Directive 2011/65/EU.

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as Halogen-Free follow Halogen-Free requirements as per JEDEC JS709A standards. Please note that some Vishay documentation may still make reference to the IEC 61249-2-21 definition. We confirm that all the products identified as being compliant to IEC 61249-2-21 conform to JEDEC JS709A standards.

Revision: 02-Oct-12 Document Number: 91000