

### Is Now Part of



# ON Semiconductor®

To learn more about ON Semiconductor, please visit our website at <a href="https://www.onsemi.com">www.onsemi.com</a>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, emplo



June 2014

# **FDMC8200**

# Dual N-Channel PowerTrench® MOSFET 30 V, 9.5 m $\Omega$ and 20 m $\Omega$

### **Features**

Q1: N-Channel

- Max  $r_{DS(on)} = 20 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 6 \text{ A}$
- Max  $r_{DS(on)}$  = 32 m $\Omega$  at  $V_{GS}$  = 4.5 V,  $I_D$  = 5 A

Q2: N-Channel

- Max  $r_{DS(on)} = 9.5 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 9 \text{ A}$
- Max  $r_{DS(on)}$  = 13.5 m $\Omega$  at  $V_{GS}$  = 4.5 V,  $I_D$  = 7 A
- RoHS Compliant



### **General Description**

This device includes two specialized N-Channel MOSFETs in a dual Power33 (3mm x 3mm MLP) package. The switch node has been internally connected to enable easy placement and routing of synchronous buck converters. The control MOSFET (Q1) and synchronous MOSFET (Q2) have been designed to provide optimal power efficiency.

### **Applications**

- Mobile Computing
- Mobile Internet Devices
- General Purpose Point of Load



Power 33

### MOSFET Maximum Ratings T<sub>C</sub> = 25 °C unless otherwise noted

| Symbol                            | Parameter                                                    |                         | Q1                | Q2                | Units |  |
|-----------------------------------|--------------------------------------------------------------|-------------------------|-------------------|-------------------|-------|--|
| V <sub>DS</sub>                   | Drain to Source Voltage                                      | Drain to Source Voltage |                   | 30                | V     |  |
| $V_{GS}$                          | Gate to Source Voltage (Note 3)                              |                         | ±20               | ±20               | V     |  |
|                                   | Drain Current - Continuous (Package limited)                 | T <sub>C</sub> = 25 °C  | 18                | 18                |       |  |
| I <sub>D</sub>                    | - Continuous (Silicon limited)                               | T <sub>C</sub> = 25 °C  | 23                | 45                | ^     |  |
|                                   | - Continuous                                                 | T <sub>A</sub> = 25 °C  | 8 <sup>1a</sup>   | 12 <sup>1b</sup>  | A     |  |
|                                   | - Pulsed                                                     |                         | 40                | 40                |       |  |
| В                                 | Power Dissipation                                            | T <sub>A</sub> = 25 °C  | 1.9 <sup>1a</sup> | 2.2 <sup>1b</sup> | W     |  |
| $P_{D}$                           | Power Dissipation                                            | T <sub>A</sub> = 25 °C  | 0.7 <sup>1c</sup> | 0.9 <sup>1d</sup> | VV    |  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range -55 to +150 |                         |                   |                   | °C    |  |

### **Thermal Characteristics**

| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient                      | 65 <sup>1a</sup> | 55 <sup>1b</sup> |      |
|-----------------|--------------------------------------------------------------|------------------|------------------|------|
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient 180 <sup>1c</sup> 14 |                  |                  | °C/W |
| $R_{\theta JC}$ | Thermal Resistance, Junction to Case                         | 7.5              | 4                | ,    |

### **Package Marking and Ordering Information**

| Device Marking | Device   | Package  | Reel Size | Tape Width | Quantity   |
|----------------|----------|----------|-----------|------------|------------|
| FDMC8200       | FDMC8200 | Power 33 | 13 "      | 12 mm      | 3000 units |

# **Electrical Characteristics** $T_J = 25$ °C unless otherwise noted

| Symbol                               | Parameter Test Conditions                 |                                                                                                | Type     | Min      | Тур      | Max        | Units    |
|--------------------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------|----------|----------|----------|------------|----------|
| Off Chara                            | cteristics                                |                                                                                                |          |          |          |            |          |
| BV <sub>DSS</sub>                    | Drain to Source Breakdown Voltage         | $I_D = 250 \mu A, V_{GS} = 0 V$<br>$I_D = 250 \mu A, V_{GS} = 0 V$                             | Q1<br>Q2 | 30<br>30 |          |            | V        |
| $\frac{\Delta BV_{DSS}}{\Delta T_J}$ | Breakdown Voltage Temperature Coefficient | $I_D$ = 250 μA, referenced to 25 °C $I_D$ = 250 μA, referenced to 25 °C                        | Q1<br>Q2 |          | 14<br>14 |            | mV/°C    |
| I <sub>DSS</sub>                     | Zero Gate Voltage Drain Current           | V <sub>DS</sub> = 24 V, V <sub>GS</sub> = 0 V<br>V <sub>DS</sub> = 24 V, V <sub>GS</sub> = 0 V | Q1<br>Q2 |          |          | 1<br>1     | μА       |
| I <sub>GSS</sub>                     | Gate to Source Leakage Current            | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0 V                                                  | Q1<br>Q2 |          |          | 100<br>100 | nA<br>nA |

### **On Characteristics**

| V <sub>GS(th)</sub> | Gate to Source Threshold Voltage     | $V_{GS} = V_{DS}, I_{D} = 250 \mu A$                     | Q1 | 1.0 | 2.3 | 3.0  | V       |
|---------------------|--------------------------------------|----------------------------------------------------------|----|-----|-----|------|---------|
| - GS(III)           |                                      | $V_{GS} = V_{DS}, I_{D} = 250 \mu A$                     | Q2 | 1.0 | 2.3 | 3.0  | -       |
| $\Delta V_{GS(th)}$ | Gate to Source Threshold Voltage     | I <sub>D</sub> = 250 μA, referenced to 25 °C             | Q1 |     | -5  |      | mV/°C   |
| $\Delta T_{J}$      | Temperature Coefficient              | $I_D = 250 \mu A$ , referenced to 25 °C                  | Q2 |     | -6  |      | IIIV/°C |
|                     | Static Drain to Source On Resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 6 A             |    |     | 16  | 20   |         |
|                     |                                      | $V_{GS} = 4.5 \text{ V}, I_D = 5 \text{ A}$              | Q1 |     | 24  | 32   |         |
| r                   |                                      | $V_{GS} = 10 \text{ V}, I_D = 6 \text{ A}, T_J = 125 °C$ |    |     | 22  | 28   | mΩ      |
| r <sub>DS(on)</sub> |                                      | $V_{GS} = 10 \text{ V}, I_D = 9 \text{ A}$               |    |     | 7.3 | 9.5  | 1115.2  |
|                     |                                      | $V_{GS} = 4.5 \text{ V}, I_{D} = 7 \text{ A}$            | Q2 |     | 9.5 | 13.5 |         |
|                     |                                      | $V_{GS} = 10 \text{ V}, I_D = 9 \text{ A}, T_J = 125 °C$ |    |     | 10  | 13   |         |
| ~                   | Forward Transconductance             | $V_{DD} = 5 \text{ V}, I_{D} = 6 \text{ A}$              | Q1 |     | 29  |      | S       |
| 9 <sub>FS</sub>     |                                      | $V_{DD} = 5 \text{ V}, I_{D} = 9 \text{ A}$              | Q2 |     | 56  |      | 3       |

# **Dynamic Characteristics**

| C <sub>iss</sub> | Input Capacitance            |                                                          | Q1<br>Q2 | 495<br>1180 | 660<br>1570 | pF |
|------------------|------------------------------|----------------------------------------------------------|----------|-------------|-------------|----|
| C <sub>oss</sub> | Output Capacitance           | V <sub>DS</sub> = 15 V, V <sub>GS</sub> = 0 V, f = 1 MHZ | Q1<br>Q2 | 145<br>330  | 195<br>440  | pF |
| C <sub>rss</sub> | Reverse Transfer Capacitance |                                                          | Q1<br>Q2 | 20<br>30    | 30<br>45    | pF |
| R <sub>g</sub>   | Gate Resistance              |                                                          | Q1<br>Q2 | 1.4<br>1.4  |             | Ω  |

# **Switching Characteristics**

| t <sub>d(on)</sub>  | Turn-On Delay Time            | Q1                                                 |                                                                                                                         | Q1<br>Q2 | 11<br>13   | 20<br>23  | ns |
|---------------------|-------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------|------------|-----------|----|
| t <sub>r</sub>      | Rise Time                     |                                                    | $V_{DD}$ = 15 V, $I_{D}$ = 1 A,<br>$V_{GS}$ = 10 V, $R_{GEN}$ = 6 $\Omega$                                              |          | 3.1<br>4   | 10<br>10  | ns |
| t <sub>d(off)</sub> | Turn-Off Delay Time           | Q2<br>V <sub>DD</sub> = 15 V, I <sub>D</sub> = 1 A | Α                                                                                                                       | Q1<br>Q2 | 35<br>38   | 56<br>60  | ns |
| t <sub>f</sub>      | Fall Time                     |                                                    | $V_{\text{DS}} = 10 \text{ V}, N_{\text{DE}} = 10 \text{ A},$ $V_{\text{GS}} = 10 \text{ V}, R_{\text{GEN}} = 6 \Omega$ |          | 1.3<br>6   | 10<br>12  | ns |
| Q <sub>g(TOT)</sub> | Total Gate Charge             | V <sub>GS</sub> = 0 V to 10 V                      |                                                                                                                         | Q1<br>Q2 | 7.3<br>16  | 10<br>22  | nC |
| $Q_{g(TOT)}$        | Total Gate Charge             | V <sub>GS</sub> = 0 V to 4.5 V                     | $V_{DD} = 15 \text{ V},$<br>$I_{D} = 6 \text{ A},$                                                                      | Q1<br>Q2 | 3.1<br>7   | 4.3<br>10 | nC |
| Q <sub>gs</sub>     | Gate to Source Charge         |                                                    | Q2:<br>V <sub>DD</sub> = 15 V,                                                                                          | Q1<br>Q2 | 1.8<br>4.1 |           | nC |
| Q <sub>gd</sub>     | Gate to Drain "Miller" Charge |                                                    | $I_D = 9 A$                                                                                                             | Q1<br>Q2 | 1<br>1.5   |           | nC |

2

Max Units

# **Electrical Characteristics** $T_J = 25$ °C unless otherwise noted

Parameter

| Drain-S                               | Drain-Source Diode Characteristics  |                                                                                        |          |    |  |     |     |     |
|---------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------|----------|----|--|-----|-----|-----|
| V                                     | Source to Drain Diode Forward Volt- | $V_{GS} = 0 \text{ V}, I_{S} = 6 \text{ A}$                                            | (Note 2) | Q1 |  | 0.8 | 1.2 | \/  |
| $V_{SD}$                              | age                                 | $V_{GS} = 0 \text{ V}, I_S = 6 \text{ A}$<br>$V_{GS} = 0 \text{ V}, I_S = 9 \text{ A}$ | (Note 2) | Q2 |  | 0.8 | 1.2 | V   |
| t <sub>rr</sub> Reverse Recovery Time | Poverse Recovery Time               | Q1                                                                                     |          | Q1 |  | 13  | 24  | no  |
|                                       | Reverse Recovery Time               | $I_F = 6 \text{ A}, \text{ di/dt} = 100 \text{ A/s}$                                   |          | Q2 |  | 21  | 34  | ns  |
| 0                                     | Reverse Recovery Charge             | Q2                                                                                     |          | Q1 |  | 2.3 | 10  | nC  |
| $Q_{rr}$                              | Reverse Recovery Charge             | $I_F = 9 A$ , $di/dt = 100 A/s$                                                        |          | Q2 |  | 5.6 | 12  | iiC |

**Test Conditions** 

#### Notes

Symbol

1.  $R_{\theta JA}$  is determined with the device mounted on a 1in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.



a.65 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



b.55 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper

Туре

Min

Тур



c. 180 °C/W when mounted on a minimum pad of 2 oz copper



d. 145 °C/W when mounted on a minimum pad of 2 oz copper

- 2. Pulse Test: Pulse Width < 300  $\mu$ s, Duty cycle < 2.0%.
- 3. As an N-ch device, the negative Vgs rating is for low duty cycle pulse ocurrence only. No continuous rating is implied.

## Typical Characteristics (Q1 N-Channel) T<sub>J</sub> = 25 °C unless otherwise noted



Figure 1. On Region Characteristics



Figure 3. Normalized On Resistance vs Junction Temperature



Figure 5. Transfer Characteristics



Figure 2. Normalized On-Resistance vs Drain Current and Gate Voltage



Figure 4. On-Resistance vs Gate to Source Voltage



Figure 6. Source to Drain Diode Forward Voltage vs Source Current

## Typical Characteristics (Q1 N-Channel) T<sub>J</sub> = 25 °C unless otherwise noted



Figure 7. Gate Charge Characteristics



Figure 8. Capacitance vs Drain to Source Voltage



Figure 9. Forward Bias Safe Operating Area



Figure 10. Maximum Continuous Drain Current vs Case Temperature



Figure 11. Single Pulse Maximum Power Dissipation

# Typical Characteristics (Q1 N-Channel) T<sub>J</sub> = 25 °C unless otherwise noted



Figure 12. Junction-to-Ambient Transient Thermal Response Curve

# Typical Characteristics (Q2 N-Channel) T<sub>J</sub> = 25 °C unless otherwise noted



Figure 13. On-Region Characteristics



Figure 15. Normalized On-Resistance vs Junction Temperature



Figure 17. Transfer Characteristics



Figure 14. Normalized on-Resistance vs Drain Current and Gate Voltage



Figure 16. On-Resistance vs Gate to Source Voltage



Figure 18. Source to Drain Diode Forward Voltage vs Source Current

# Typical Characteristics (Q2 N-Channel) T<sub>J</sub> = 25 °C unless otherwise noted



Figure 19. Gate Charge Characteristics



Figure 20. Capacitance vs Drain to Source Voltage



Figure 21. Forward Bias Safe Operating Area



Figure 22. Maximum Continuous Drain Current vs Case Temperature



Figure 22. Single Pulse Maximum Power Dissipation

# Typical Characteristics (Q2 N-Channel) T<sub>J</sub> = 25 °C unless otherwise noted



Figure 23. Junction-to-Ambient Transient Thermal Response Curve

### **Dimensional Outline and Pad Layout**





RECOMMENDED LAND PATTERN





**BOTTOM VIEW** 

### NOTES:

- A. DOES NOT CONFORM TO JEDEC REGISTRATION MO-229
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994
- C. DRAWING FILE NAME: MLPO8NREVA

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/package/packageDetails.html?id=PN\_MLDED-CX8





#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

AccuPower<sup>TM</sup>
AX-CAP<sup>®\*</sup>
BitSiC<sup>TM</sup>
Build it Now<sup>TM</sup>
CorePLUS<sup>TM</sup>
CorePOWER<sup>TM</sup>
CROSSVOLT<sup>TM</sup>

CTL<sup>™</sup>
Current Transfer Logic<sup>™</sup>
DEUXPEED<sup>®</sup>
Dual Cool<sup>™</sup>
EcoSPARK<sup>®</sup>

EcoSPARK®
EfficentMax<sup>TM</sup>
ESBC<sup>TM</sup>

Fairchild<sup>®</sup>
Fairchild Semiconductor<sup>®</sup>
FACT Quiet Series™
FACT<sup>®</sup>
FAST<sup>®</sup>
FastvCore™
FETBench™

F-PFS™ FRFET®

Global Power Resource<sup>SM</sup> GreenBridge<sup>™</sup> Green FPS™

Green FPS™ e-Series™ Gmax™ GTO™ IntelliMAX™ ISOPLANAR™

Marking Small Speakers Sound Louder and Better  $^{\text{TM}}$ 

MegaBuck™
MICROCOUPLER™
MicroFET™
MicroPak™
MicroPak2™
MillerDrive™
MotionMax™
mWSaver®

MillerDrive<sup>TM</sup>
MotionMax<sup>TM</sup>
mWSaver<sup>®</sup>
OptoHiT<sup>TM</sup>
OPTOLOGIC<sup>®</sup>
OPTOPLANAR<sup>®</sup>

PowerTrench<sup>®</sup> PowerXS™

Programmable Active  $Droop^{TM}$ 

QFET®
QS™
Quiet Series™
RapidConfigure™

Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™

SMART START™ Solutions for Your Success™

SPM®
STEALTH™
SuperFET®
SuperSOT™-3

SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SupreMOS® SyncFET™ Sync-Lock™ SYSTEM ®\*
GENERAL
TinyBoost®
TinyBuck®
TinyCalc™
TinyLogic®
TINYOPTO™
TinyPower™
TinyPower™
TinyPWM™
TinyPWM™
TinyPWM™
TranSiC™

TranSiC™
TriFault Detect™
TRUECURRENT®\*
µSerDes™

SerDes"
UHC®
Ultra FRFET™
UniFET™
VCX™
VisualMax™
VoltagePlus™

XS™ 仙童™

\*Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used here in:

- Life support devices or systems are devices or systems which, (a) are
  intended for surgical implant into the body or (b) support or sustain life,
  and (c) whose failure to perform when properly used in accordance with
  instructions for use provided in the labeling, can be reasonably
  expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.Fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handing and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

# PRODUCT STATUS DEFINITIONS Definition of Terms

| Datasheet Identification                  | Product Status    | Definition                                                                                                                                                                                          |
|-------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information Formative / In Design |                   | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary                               | First Production  | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed                  | Full Production   | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                                  | Not In Production | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |

Rev. 168