

Is Now Part of



# **ON Semiconductor**®

To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor dates sheds, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor dates sheds and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use on similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or i, directly or indirectly, any lay bed ON Semiconductor and its officers, employees, ween if such claim alleges that ON Semiconductor was negligent regarding the d





#### Data Sheet

#### October 2013

# N-Channel UltraFET Power MOSFET 60 V, 17 A, 71 mΩ

# Packaging



#### Features

- Ultra Low On-Resistance
  - $r_{DS(ON)} = 0.063\Omega$ ,  $V_{GS} = 10V$
  - $r_{DS(ON)} = 0.071\Omega$ ,  $V_{GS} = 5V$
- Simulation Models
  - Temperature Compensated PSPICE<sup>®</sup> and SABER<sup>©</sup> Electrical Models
  - Spice and SABER<sup>©</sup> Thermal Impedance Models
  - www.fairchildsemi.com
- Peak Current vs Pulse Width Curve
- UIS Rating Curve
- Switching Time vs R<sub>GS</sub> Curves

#### **Ordering Information**

| PART NUMBER     | PACKAGE  | BRAND  |
|-----------------|----------|--------|
| RFD12N06RLESM9A | TO-252AA | 12N6LE |

#### Absolute Maximum Ratings $T_C = 25^{\circ}C$ , Unless Otherwise Specified

|                                                                                     | RFD12N06RLESM9A   | UNITS             |
|-------------------------------------------------------------------------------------|-------------------|-------------------|
| Drain to Source Voltage (Note 1)                                                    | 60                | V                 |
| Drain to Gate Voltage (R <sub>GS</sub> = 20kΩ) (Note 1) V <sub>DGR</sub>            | 60                | V                 |
| Gate to Source Voltage                                                              | ±16               | V                 |
| Drain Current                                                                       |                   |                   |
| Continuous (T <sub>C</sub> = 25 <sup>o</sup> C, V <sub>GS</sub> = 5V)I <sub>D</sub> | 17                | A                 |
| Continuous (T <sub>C</sub> = 25 <sup>o</sup> C, V <sub>GS</sub> = 10V) (Figure 2)   | 18                | A                 |
| Continuous (T <sub>C</sub> = 135 <sup>o</sup> C, V <sub>GS</sub> = 5V)              | 8                 | A                 |
| Continuous (T <sub>C</sub> = 135 <sup>o</sup> C, V <sub>GS</sub> = 4.5V) (Figure 2) | 8                 | A                 |
| Pulsed Drain Current I <sub>DM</sub>                                                | Figure 4          |                   |
| Pulsed Avalanche Rating UIS                                                         | Figures 6, 17, 18 |                   |
| Power Dissipation                                                                   | 49                | W                 |
| Derate Above 25°C                                                                   | 0.327             | W/ <sup>o</sup> C |
| Operating and Storage Temperature                                                   | -55 to 175        | °C                |
| Maximum Temperature for Soldering                                                   |                   |                   |
| Leads at 0.063in (1.6mm) from Case for 10sTl                                        | 300               | °C                |
| Package Body for 10s, See Techbrief TB334T <sub>pkg</sub>                           | 260               | °C                |
| NOTE:                                                                               |                   |                   |

1.  $T_{J} = 25^{\circ}C$  to  $150^{\circ}C$ .

**CAUTION:** Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

| PARAMETER                                   | SYMBOL              | TES                                         | T CONDITIONS                                         | MIN | TYP   | MAX   | UNITS    |
|---------------------------------------------|---------------------|---------------------------------------------|------------------------------------------------------|-----|-------|-------|----------|
| OFF STATE SPECIFICATIONS                    | <u> </u>            | +                                           |                                                      |     | +     | +     | +        |
| Drain to Source Breakdown Voltage           | BV <sub>DSS</sub>   | $I_{D} = 250 \mu A, V_{GS} = 0$             | V (Figure 12)                                        | 60  | -     | -     | V        |
|                                             |                     | $I_{D} = 250 \mu A, V_{GS} = 0$             | )V , T <sub>C</sub> = -40 <sup>o</sup> C (Figure 12) | 55  | -     | -     | V        |
| Zero Gate Voltage Drain Current             | I <sub>DSS</sub>    | $V_{DS} = 55V, V_{GS} = 0$                  | V                                                    | -   | -     | 1     | μA       |
|                                             |                     | $V_{DS} = 50V, V_{GS} = 0$                  | V, T <sub>C</sub> = 150 <sup>o</sup> C               | -   | -     | 250   | μA       |
| Gate to Source Leakage Current              | I <sub>GSS</sub>    | $V_{GS} = \pm 16V$                          |                                                      | -   | -     | ±100  | nA       |
| ON STATE SPECIFICATIONS                     | I                   |                                             |                                                      |     | 1     | 1     | 1        |
| Gate to Source Threshold Voltage            | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_D = 250$                | 0μA (Figure 11)                                      | 1   | -     | 3     | V        |
| Drain to Source On Resistance               | <sup>r</sup> DS(ON) | $I_{D} = 18A, V_{GS} = 10V$                 | / (Figures 9, 10)                                    | -   | 0.052 | 0.063 | Ω        |
|                                             |                     | $I_{D} = 8A, V_{GS} = 5V$ (                 | Figure 9)                                            | -   | 0.060 | 0.071 | Ω        |
|                                             |                     | I <sub>D</sub> = 8A, V <sub>GS</sub> = 4.5V | (Figure 9)                                           | -   | 0.064 | 0.075 | Ω        |
| THERMAL SPECIFICATIONS                      | +                   | •                                           |                                                      |     | +     | +     | +        |
| Thermal Resistance Junction to Case         | R <sub>θJC</sub>    | TO-252AA                                    |                                                      | -   | -     | 3.06  | °C/W     |
| Thermal Resistance Junction to<br>Ambient   | R <sub>θJA</sub>    | _                                           |                                                      | -   | -     | 100   | °C/W     |
| SWITCHING SPECIFICATIONS ( $V_{GS}$ =       | = 4.5V)             |                                             |                                                      |     |       |       |          |
| Turn-On Time                                | tON                 | V <sub>DD</sub> = 30V, I <sub>D</sub> = 8A  |                                                      | -   | -     | 153   | ns       |
| Turn-On Delay Time                          | t <sub>d(ON)</sub>  | $V_{GS} = 4.5V, R_{GS} = 1$                 | 22Ω                                                  | -   | 13    | -     | ns       |
| Rise Time                                   | tr                  | _ (Figures 15, 21, 22)                      | (Figures 15, 21, 22)                                 |     |       | -     | ns       |
| Turn-Off Delay Time                         | td(OFF)             | -                                           |                                                      | -   | 22    | -     | ns       |
| Fall Time                                   | t <sub>f</sub>      |                                             | -                                                    |     | 37    | -     | ns       |
| Turn-Off Time                               | <sup>t</sup> OFF    | =                                           |                                                      | -   | -     | 89    | ns       |
| SWITCHING SPECIFICATIONS (V <sub>GS</sub> = | = 10V)              |                                             |                                                      |     |       | 1     | <u></u>  |
| Turn-On Time                                | ton                 | V <sub>DD</sub> = 30V, I <sub>D</sub> = 18/ | -                                                    | -   | 59    | ns    |          |
| Turn-On Delay Time                          | t <sub>d(ON)</sub>  | <sup></sup> V <sub>GS</sub> = 10V,<br>      | $V_{GS} = 10V,$                                      |     | 5.3   | -     | ns       |
| Rise Time                                   | t <sub>r</sub>      | (Figures 16, 21, 22)                        |                                                      | -   | 34    | -     | ns       |
| Turn-Off Delay Time                         | t <sub>d(OFF)</sub> |                                             |                                                      | -   | 41    | -     | ns       |
| Fall Time                                   | t <sub>f</sub>      |                                             |                                                      |     | 50    | -     | ns       |
| Turn-Off Time                               | tOFF                |                                             |                                                      | -   | -     | 136   | ns       |
| GATE CHARGE SPECIFICATIONS                  |                     |                                             |                                                      |     |       |       | .1       |
| Total Gate Charge                           | Q <sub>g(TOT)</sub> | $V_{GS} = 0V$ to 10V                        | V <sub>DD</sub> = 30V,                               | -   | 12    | 15    | nC       |
| Gate Charge at 5V                           | Q <sub>g(5)</sub>   | $V_{GS} = 0V \text{ to } 5V$                | $I_D = 8A,$                                          | -   | 6.8   | 8.2   | nC       |
| Threshold Gate Charge                       | Q <sub>g(TH)</sub>  | $V_{GS} = 0V \text{ to } 1V$                | I <sub>g(REF)</sub> = 1.0mA<br>(Figures 14, 19, 20)  | -   | 0.54  | 0.65  | nC       |
| Gate to Source Gate Charge                  | Q <sub>gs</sub>     | (190103 14, 10, 20)                         | -                                                    | 1.7 | -     | nC    |          |
| Gate to Drain "Miller" Charge               | Q <sub>gd</sub>     |                                             |                                                      | -   | 3     | -     | nC       |
| CAPACITANCE SPECIFICATIONS                  | -                   |                                             |                                                      |     |       |       | <u>.</u> |
| Input Capacitance                           | C <sub>ISS</sub>    | $V_{DS} = 25V, V_{GS} = 0$                  | V,                                                   | -   | 485   | -     | pF       |
| Output Capacitance                          | C <sub>OSS</sub>    | f = 1MHz<br>(Figure 13)                     |                                                      | -   | 130   | -     | pF       |
| Reverse Transfer Capacitance                | C <sub>RSS</sub>    |                                             |                                                      | -   | 28    | -     | pF       |

# Source to Drain Diode Specifications

| PARAMETER                     | SYMBOL          | TEST CONDITIONS                                      | MIN | TYP | MAX  | UNITS |
|-------------------------------|-----------------|------------------------------------------------------|-----|-----|------|-------|
| Source to Drain Diode Voltage | V <sub>SD</sub> | I <sub>SD</sub> = 8A                                 | -   | -   | 1.25 | V     |
|                               |                 | I <sub>SD</sub> = 4A                                 | -   | -   | 1.0  | V     |
| Reverse Recovery Time         | t <sub>rr</sub> | $I_{SD} = 8A$ , $dI_{SD}/dt = 100A/\mu s$            | -   | -   | 70   | ns    |
| Reverse Recovered Charge      | Q <sub>RR</sub> | I <sub>SD</sub> = 8A, dI <sub>SD</sub> /dt = 100A/μs | -   | -   | 165  | nC    |

## **Typical Performance Curves**

SINGLE PULSE

10<sup>-4</sup>

0.1

0.01 10<sup>-5</sup>





10<sup>-2</sup>

t, RECTANGULAR PULSE DURATION (s)

10<sup>-1</sup>

10<sup>-3</sup>



FIGURE 4. PEAK CURRENT CAPABILITY

PDM

NOTES: DUTY FACTOR:  $D = t_1/t_2$ 

PEAK  $T_J = P_{DM} \times Z_{\theta JC} \times R_{\theta JC} + T_C$ 

10<sup>0</sup>

t1

t2

10<sup>1</sup>

#### Typical Performance Curves (Continued)



FIGURE 5. FORWARD BIAS SAFE OPERATING AREA



FIGURE 7. TRANSFER CHARACTERISTICS







NOTE: Refer to Fairchild Application Notes AN9321 and AN9322. FIGURE 6. UNCLAMPED INDUCTIVE SWITCHING

CAPABILITY



FIGURE 8. SATURATION CHARACTERISTICS



FIGURE 10. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE

#### Typical Performance Curves (Continued)







FIGURE 13. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE



FIGURE 15. SWITCHING TIME vs GATE RESISTANCE



FIGURE 12. NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE vs JUNCTION TEMPERATURE



NOTE: Refer to Fairchild Application Notes AN7254 and AN7260. FIGURE 14. GATE CHARGE WAVEFORMS FOR CONSTANT GATE CURRENT



FIGURE 16. SWITCHING TIME vs GATE RESISTANCE

## Test Circuits and Waveforms



FIGURE 17. UNCLAMPED ENERGY TEST CIRCUIT



FIGURE 19. GATE CHARGE TEST CIRCUIT



FIGURE 21. SWITCHING TIME TEST CIRCUIT



FIGURE 18. UNCLAMPED ENERGY WAVEFORMS



FIGURE 20. GATE CHARGE WAVEFORMS



FIGURE 22. SWITCHING TIME WAVEFORM

#### **PSPICE Electrical Model**

.SUBCKT HUF76409D 2 1 3 ; rev 23 August 1999

CA 12 8 6.30e-10 CB 15 14 6.30e-10 CIN 6 8 4.60e-10



.ENDS

NOTE: For further discussion of the PSPICE model, consult **A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global Temperature Options**; IEEE Power Electronics Specialist Conference Records, 1991, written by William J. Hepp and C. Frank Wheatley.

#### SABER Electrical Model



## SPICE Thermal Model

REV 10 September 1999

#### HUF76409T

CTHERM1 th 6 9.50e-4 CTHERM2 6 5 2.40e-3 CTHERM3 5 4 3.90e-3 CTHERM4 4 3 4.10e-3 CTHERM5 3 2 5.60e-3 CTHERM6 2 tl 4.00e-2

RTHERM1 th 6 2.00e-2 RTHERM2 6 5 1.10e-1 RTHERM3 5 4 2.75e-1 RTHERM4 4 3 5.53e-1 RTHERM5 3 2 7.25e-1 RTHERM6 2 tl 7.56e-1

# SABER Thermal Model

SABER thermal model HUF76409T

template thermal\_model th tl thermal\_c th, tl

ctherm.ctherm1 th 6 = 9.50e-4ctherm.ctherm2 6 5 = 2.40e-3ctherm.ctherm3 5 4 = 3.90e-3ctherm.ctherm4 4 3 = 4.10e-3ctherm.ctherm5 3 2 = 5.60e-3ctherm.ctherm6 2 tl = 4.00e-2

rtherm.rtherm1 th 6 = 2.00e-2 rtherm.rtherm2 6 5 = 1.10e-1 rtherm.rtherm3 5 4 = 2.75e-1 rtherm.rtherm4 4 3 = 5.53e-1 rtherm.rtherm5 3 2 = 7.25e-1 rtherm.rtherm6 2 tl = 7.56e-1 }



# FAIRCHIL

SEMICONDUCTOR

#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

( )®

| AccuPower™              | F-PFS™         |
|-------------------------|----------------|
| AX-CAP <sup>®</sup> *   | FRFET®         |
| BitSiC™                 | Global Po      |
| Build it Now™           | GreenBri       |
| CorePLUS™               | Green FF       |
| CorePOWER™              | Green FF       |
| CROSSVOLT™              | G <i>max</i> ™ |
| CTL™                    | GTO™           |
| Current Transfer Logic™ | IntelliMA)     |
| DEUXPEED®               | ISOPLAN        |
| Dual Cool™_             | Marking S      |
| EcoSPARK <sup>®</sup>   | and Bette      |
| EfficentMax™            | MegaBuc        |
| ESBC™                   | MICROC         |
| R                       | MicroFET       |
| +                       | MicroPak       |
| -                       | Misse Dal      |

Fairchild® Fairchild Semiconductor® FACT Quiet Series™ **FACT®** FAST® FastvCore™ FETBench™ **FPS™** 

bal Power Resource<sup>SM</sup> enBridge™ en FPS™ en FPS™ e-Series™ ax™ O.™ lliMAX™ PLANAR™ king Small Speakers Sound Louder Better™ aBuck™ ROCOUPLER™ roFET™ roPak™ MicroPak2™ MillerDrive™ MotionMax™ mWSaver® OptoHiT™ **OPTOLOGIC® OPTOPLANAR<sup>®</sup>** 

PowerTrench<sup>®</sup> PowerXS™ Programmable Active Droop™ QFET<sup>®</sup> OS™ Quiet Series™ RapidConfigure ™ Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ SMART START™ Solutions for Your Success™ SPM® STEALTH™ SuperFET<sup>®</sup> SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SupreMOS® SvncFET™

Sync-Lock™ SYSTEM ®\* TinyBoost<sup>®</sup> TinyBuck® TinyCalc™ TinyLogic® TINYOPTO™ TinvPower™ TinyPWM™ TinyWire™ TranSiC™ TriFault Detect™ TRUECURRENT®\* uSerDes™  $\mathcal{W}_{\scriptscriptstyle{\mathsf{Ser}}}$ UHC® Ultra FRFET™ UniFET™ VCX™ VisualMax™ VoltagePlus™

XS™

\*Trademarks of System General Corporation, used under license by Fairchild Semiconductor

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used here in

- Life support devices or systems are devices or systems which, (a) are 1. intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or 2. system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.Fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handing and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS Definition of Terms

| Datasheet Identification                 | Product Status        | Definition                                                                                                                                                                                          |  |  |
|------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Advance Information                      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |  |  |
| Preliminary                              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |
| No Identification Needed Full Production |                       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |  |  |
| Obsolete                                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |  |  |