

Is Now Part of



# **ON Semiconductor**®

To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor dates sheds, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor dates sheds and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use on similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or i, directly or indirectly, any lange of the applicatio customer's to unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the

July 2000

## FDS6912

SEMICONDUCTOR IM

### Dual N-Channel Logic Level PWM Optimized PowerTrench<sup>®</sup> MOSFET

#### **General Description**

These N-Channel Logic Level MOSFETs have been designed specifically to improve the overall efficiency of DC/DC converters using either synchronous or conventional switching PWM controllers.

These MOSFETs feature faster switching and lower gate charge than other MOSFETs with comparable RDS(ON) specifications.

The result is a MOSFET that is easy and safer to drive (even at very high frequencies), and DC/DC power supply designs with higher overall efficiency.

#### Features

- Optimized for use in switching DC/DC converters
  with PWM controllers
- Very fast switching.
- Low gate charge





#### Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                            |                                                  | Parameter                 |                 | Ratings     | Units      |  |
|-----------------------------------|--------------------------------------------------|---------------------------|-----------------|-------------|------------|--|
| V <sub>DSS</sub>                  | Drain-Source                                     | e Voltage                 |                 | 30          | V          |  |
| V <sub>GSS</sub>                  | Gate-Sourc                                       | e Voltage                 |                 | ±25         | V          |  |
| ID                                | Drain Current – Continuous (Note 1a)<br>– Pulsed |                           |                 | 6           | A          |  |
|                                   |                                                  |                           |                 | 20          |            |  |
| P <sub>D</sub>                    | Power Dissipation for Dual Operation             |                           |                 | 2           | W          |  |
|                                   | Power Diss                                       | pation for Single Operati | ON (Note 1a)    | 1.6         |            |  |
|                                   |                                                  |                           | (Note 1b)       | 1           |            |  |
|                                   |                                                  |                           | (Note 1c)       | 0.9         |            |  |
| T <sub>J</sub> , T <sub>stg</sub> | Operating a                                      | nd Storage Junction Ten   | nperature Range | -55 to +150 | °C         |  |
| Therma                            | I Charac                                         | teristics                 |                 |             |            |  |
| R <sub>eJA</sub>                  | Thermal Re                                       | sistance, Junction-to-Am  | bient (Note 1a) | 78          | °C/W       |  |
| R <sub>eJC</sub>                  | Thermal Re                                       | sistance, Junction-to-Ca  | Se (Note 1)     | 40          | °C/W       |  |
| Packag                            | e Markin                                         | g and Ordering            | Information     |             | ·          |  |
| Device Marking                    |                                                  | Device                    | Reel Size       | Tape width  | Quantity   |  |
| FDS6912                           |                                                  | FDS6912                   | 13"             | 12mm        | 2500 units |  |

©2000 Fairchild Semiconductor Corporation

| Symbol                                 | Parameter                                         | Test Conditions                                                                  | Min | Тур            | Max            | Units |
|----------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------|-----|----------------|----------------|-------|
| Off Cha                                | racteristics                                      |                                                                                  |     |                |                |       |
| BV <sub>DSS</sub>                      | Drain–Source Breakdown Voltage                    | $V_{GS} = 0 \text{ V}, I_{D} = 250 \mu\text{A}$                                  | 30  |                |                | V     |
| <u>ΔBVdss</u><br>ΔTj                   | Breakdown Voltage Temperature<br>Coefficient      | $I_D = 250 \ \mu\text{A}$ , Referenced to $25^{\circ}\text{C}$                   |     | 20             |                | mV/°C |
| DSS                                    | Zero Gate Voltage Drain Current                   | $V_{DS} = 24 \text{ V}, \qquad V_{GS} = 0 \text{ V}$ $T_J = 55^{\circ}\text{C}$  |     |                | 1<br>10        | μA    |
| IGSSF                                  | Gate-Body Leakage, Forward                        | $V_{\text{GS}} = 25 \text{ V}, \qquad V_{\text{DS}} = 0 \text{ V}$               |     |                | 100            | nA    |
| GSSR                                   | Gate-Body Leakage, Reverse                        | $V_{\text{GS}} = -25 \text{ V} \qquad V_{\text{DS}} = 0 \text{ V}$               |     |                | -100           | nA    |
| On Char                                | racteristics (Note 2)                             |                                                                                  |     |                |                |       |
| V <sub>GS(th)</sub>                    | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_D = 250 \ \mu A$                                             | 1   | 2              | 3              | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate Threshold Voltage<br>Temperature Coefficient | $I_D = 250 \ \mu\text{A}$ , Referenced to $25^{\circ}\text{C}$                   |     | -5             |                | mV/°C |
| R <sub>DS(on)</sub>                    | Static Drain–Source<br>On–Resistance              | $V_{GS} = 10 \text{ V}, \qquad I_D = 6 \text{ A}$<br>$T_J = 125^{\circ}\text{C}$ |     | 0.024<br>0.034 | 0.028<br>0.048 | Ω     |
|                                        |                                                   | $V_{GS} = 4.5 \text{ V}, \qquad I_D = 4.9 \text{ A}$                             |     | 0.035          | 0.042          | .042  |
| I <sub>D(on)</sub>                     | On–State Drain Current                            | $V_{GS} = 10 \text{ V}, \qquad V_{DS} = 5 \text{ V}$                             | 20  |                |                | A     |
| <b>g</b> fs                            | Forward Transconductance                          | $V_{\text{DS}} = 10 \text{ V}, \qquad I_{\text{D}} = 6 \text{ A}$                |     | 20             |                | S     |
| Dynami                                 | c Characteristics                                 |                                                                                  |     |                |                |       |
| C <sub>iss</sub>                       | Input Capacitance                                 | $V_{DS} = 15 V$ , $V_{GS} = 0 V$ ,                                               |     | 740            |                | pF    |
| C <sub>oss</sub>                       | Output Capacitance                                | f = 1.0 MHz                                                                      |     | 170            |                | pF    |
| Crss                                   | Reverse Transfer Capacitance                      |                                                                                  |     | 75             |                | pF    |
| Switchir                               | ng Characteristics (Note 2)                       |                                                                                  |     |                |                |       |
| t <sub>d(on)</sub>                     | Turn–On Delay Time                                | $V_{DD} = 15 V$ , $I_D = 1 A$ ,                                                  |     | 8              | 16             | ns    |
| tr                                     | Turn–On Rise Time                                 | $V_{GS} = 10 \text{ V}, \qquad R_{GEN} = 6 \Omega$                               |     | 13             | 24             | ns    |
| t <sub>d(off)</sub>                    | Turn–Off Delay Time                               | 7                                                                                |     | 18             | 29             | ns    |
| t <sub>f</sub>                         | Turn–Off Fall Time                                | 7                                                                                |     | 8              | 16             | ns    |
| Qg                                     | Total Gate Charge                                 | $V_{DS} = 10 V$ , $I_{D} = 6 A$ ,                                                |     | 7              | 10             | nC    |
| Q <sub>gs</sub>                        | Gate-Source Charge                                | $V_{GS} = 5 V$                                                                   |     | 3.8            |                | nC    |
| Q <sub>gd</sub>                        | Gate-Drain Charge                                 |                                                                                  |     | 2.5            |                | nC    |
| Drain–S                                | ource Diode Characteristics                       | and Maximum Ratings                                                              |     |                |                |       |
| ls                                     | Maximum Continuous Drain-Source                   | Diode Forward Current                                                            |     |                | 1.3            | Α     |
| V <sub>SD</sub>                        | Drain–Source Diode Forward<br>Voltage             | $V_{GS} = 0 V$ , $I_S = 1.3 A$ (Note 2)                                          |     | 0.75           | 1.2            | V     |

Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width <  $300\mu$ s, Duty Cycle < 2.0%

FDS6912 Rev E (W)



FDS6912



FDS6912

FDS6912 Rev E (W)

#### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx™ Bottomless™ CoolFET™ CROSSVOLT™ DenseTrench™ DOME™ **EcoSPARK™** E<sup>2</sup>CMOS<sup>™</sup> EnSigna™ FACT™ FACT Quiet Series™ FAST ® FASTr™ FRFET™ GlobalOptoisolator<sup>™</sup> POP<sup>™</sup> GTO™ HiSeC™ ISOPLANAR™ LittleFET™ MicroFET™ MicroPak™ MICROWIRE™

**OPTOLOGIC™** OPTOPLANAR™ PACMAN™ Power247™ PowerTrench<sup>®</sup> QFET™ QS™ QT Optoelectronics<sup>™</sup> Quiet Series<sup>™</sup> SILENT SWITCHER®

SMART START™ VCX™ STAR\*POWER™ Stealth™ SuperSOT<sup>™</sup>-3 SuperSOT<sup>™</sup>-6 SuperSOT<sup>™</sup>-8 SyncFET™ TinyLogic™ TruTranslation<sup>™</sup> UHC™ UltraFET<sup>®</sup>

STAR\*POWER is used under license

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY. FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **PRODUCT STATUS DEFINITIONS**

**Definition of Terms** 

| Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                                |  |  |  |  |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |  |  |  |  |
| Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |  |  |  |  |
| Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |  |  |  |  |
|                           | In Design<br>First Production<br>Full Production                                                                                                                                                                                  |  |  |  |  |