

Is Now Part of



# **ON Semiconductor**®

To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor dates sheds, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor dates sheds and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use on similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or i, directly or indirectly, any lay bed ON Semiconductor and its officers, employees, ween if such claim alleges that ON Semiconductor was negligent regarding the d



## **FDD13AN06A0**

### N-Channel PowerTrench<sup>®</sup> MOSFET **60 V, 50 A, 13 m**Ω

### Features

- $R_{DS(on)}$  = 11.5 m $\Omega$  ( Typ.) @ V<sub>GS</sub> = 10 V, I<sub>D</sub> = 50 A
- $Q_{G(tot)} = 22 \text{ nC} (Typ.) @ V_{GS} = 10 \text{ V}$
- Low Miller Charge
- Low Q<sub>rr</sub> Body Diode
- UIS Capability (Single Pulse and Repetitive Pulse)

### Formerly developmental type 82555





### MOSFET Maximum Ratings T<sub>C</sub> = 25°C unless otherwise noted

| Symbol                            | Parameter                                                                           | FDD13AN06A0 | Unit |
|-----------------------------------|-------------------------------------------------------------------------------------|-------------|------|
| V <sub>DSS</sub>                  | Drain to Source Voltage                                                             | 60          | V    |
| V <sub>GS</sub>                   | Gate to Source Voltage                                                              | <u>+2</u> 0 | V    |
| ID                                | Drain Current                                                                       |             |      |
|                                   | Continuous ( $T_C < 80^{\circ}C$ , $V_{GS} = 10V$ )                                 | 50          | A    |
|                                   | Continuous (T <sub>A</sub> = 25°C, V <sub>GS</sub> = 10V, $R_{\theta JA}$ = 52°C/W) | 9.9         | А    |
|                                   | Pulsed                                                                              | Figure 4    | Α    |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy (Note 1)                                              | 56          | mJ   |
| P <sub>D</sub>                    | Power dissipation                                                                   | 115         | W    |
|                                   | Derate above 25°C                                                                   | 0.77        | W/ºC |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature                                                   | -55 to 175  | °C   |

### **Thermal Characteristics**

| $R_{\theta JC}$ | Thermal Resistance Junction to Case, Max. D-PAK                                      | 1.3 | °C/W |
|-----------------|--------------------------------------------------------------------------------------|-----|------|
| $R_{\theta}$    | Thermal Resistance Junction to Ambient, Max. D-PAK                                   | 100 | °C/W |
| $R_{\thetaJA}$  | Thermal Resistance Junction to Ambient, Max. D-PAK, 1in <sup>2</sup> copper pad area | 52  | °C/W |

1

### Applications

- Consumer Appliances
- LED TV
- Synchronous Rectification
- Battery Protection Circuit
- · Motor Drives and Uninterruptible Power Supplies

FDD13AN06A0 — N-Channel PowerTrench<sup>®</sup> MOSFET

November 2013

| Device                  | Device Marking Device            |                                   | Package                                                        | Reel Size                           | Tape \ | Nidth  | Quan        | ntity |
|-------------------------|----------------------------------|-----------------------------------|----------------------------------------------------------------|-------------------------------------|--------|--------|-------------|-------|
| FDD13AN06A0 FDD13AN06A0 |                                  |                                   | D-PAK                                                          | 330 mm                              | 16 r   | nm     | 2500        | units |
| Electric                | al Char                          | acteristics T <sub>C</sub> = 25°C | unless otherwi                                                 | se noted                            |        |        |             |       |
| Symbol                  |                                  | Parameter                         | Test                                                           | Conditions                          | Min    | Тур    | Max         | Unit  |
| Off Chara               | cteristic                        | S                                 |                                                                |                                     |        |        |             |       |
| B <sub>VDSS</sub>       | Drain to S                       | ource Breakdown Voltage           | I <sub>D</sub> = 250μA,                                        | V <sub>GS</sub> = 0V                | 60     | -      | -           | V     |
| IDSS                    | Zoro Goto Voltago Drain Current  |                                   | -                                                              | -                                   | 1      | μA     |             |       |
|                         | Gate to Source Leakage Current   |                                   | $V_{GS} = 0V$<br>$V_{GS} = \pm 20V$                            | T <sub>C</sub> = 150 <sup>o</sup> C | -      | -      | 250<br>±100 |       |
| I <sub>GSS</sub>        | Gale to St                       |                                   | V <sub>GS</sub> – ±20V                                         |                                     | -      | -      | ±100        | nA    |
| On Chara                | cteristics                       | 5                                 |                                                                |                                     |        |        |             |       |
| V <sub>GS(TH)</sub>     | Gate to Source Threshold Voltage |                                   | $V_{GS} = V_{DS},$                                             |                                     | 2      | -      | 4           | V     |
|                         |                                  |                                   | I <sub>D</sub> = 50A, V <sub>C</sub>                           |                                     | -      | 0.0115 | 0.0135      |       |
| r <sub>DS(ON)</sub>     | Drain to S                       | ource On Resistance               | I <sub>D</sub> = 25A, V <sub>C</sub>                           |                                     | -      | 0.022  | 0.034       | Ω     |
| D0(0N)                  |                                  |                                   | I <sub>D</sub> = 50A, V <sub>C</sub><br>T <sub>J</sub> = 175°C | <sub>BS</sub> = 10V,                | -      | 0.026  | 0.030       |       |
| Dynamic                 | Characte                         | eristics                          | 0                                                              |                                     |        | 1      |             |       |
| C <sub>ISS</sub>        | Input Cap                        |                                   |                                                                |                                     | -      | 1350   | -           | pF    |
| C <sub>OSS</sub>        |                                  | apacitance                        | $V_{\rm DS} = 25V,$                                            | $V_{GS} = 0V,$                      | -      | 260    | -           | pF    |
| C <sub>RSS</sub>        |                                  | ransfer Capacitance               | f = 1MHz                                                       |                                     | -      | 90     | -           | pF    |
| Q <sub>g(TOT)</sub>     |                                  | e Charge at 10V                   | V <sub>GS</sub> = 0V to                                        | 10V                                 |        | 22     | 29          | nC    |
| Q <sub>g(TH)</sub>      |                                  | Gate Charge                       |                                                                | 2V V <sub>DD</sub> = 30V            | -      | 2.6    | 3.4         | nC    |
| Q <sub>gs</sub>         |                                  | ource Gate Charge                 |                                                                | I <sub>D</sub> = 50A                | -      | 8.2    | -           | nC    |
| Q <sub>gs2</sub>        | Gate Cha                         | rge Threshold to Plateau          | I <sub>g</sub> = 1.0mA                                         |                                     | -      | 5.6    | -           | nC    |
| Q <sub>gd</sub>         | Gate to D                        | rain "Miller" Charge              |                                                                |                                     | -      | 6.4    | -           | nC    |
| Switching               | g Charac                         | teristics (V <sub>GS</sub> = 10V) |                                                                |                                     |        |        |             |       |
| t <sub>ON</sub>         | Turn-On T                        | ïme                               |                                                                |                                     | - /    | -      | 130         | ns    |
| t <sub>d(ON)</sub>      | Turn-On D                        | Delay Time                        |                                                                |                                     | -      | 9      | -           | ns    |
| t <sub>r</sub>          | Rise Time                        |                                   | V <sub>DD</sub> = 30V,                                         |                                     | -      | 77     | -           | ns    |
| t <sub>d(OFF)</sub>     | Turn-Off D                       | Delay Time                        | V <sub>GS</sub> = 10V,                                         | R <sub>GS</sub> = 12Ω               | -      | 26     | -           | ns    |
| t <sub>f</sub>          | Fall Time                        |                                   |                                                                |                                     | -      | 25     | -           | ns    |
| t <sub>OFF</sub>        | Turn-Off T                       | ime                               |                                                                |                                     | -      | -      | 77          | ns    |
| Drain-Sou               | urce Dioc                        | de Characteristics                |                                                                |                                     |        |        |             |       |
| V <sub>SD</sub>         | Source to                        | Drain Diode Voltage               | I <sub>SD</sub> = 50A                                          |                                     | -      | -      | 1.25        | V     |
|                         |                                  |                                   | I <sub>SD</sub> = 25A                                          |                                     | -      | -      | 1.0         | V     |
| t <sub>rr</sub>         | -                                | Recovery Time                     | $I_{SD}$ = 50A, $dI_{SD}/dt$ = 100A/µs                         |                                     | -      | -      | 24          | ns    |
| Q <sub>RR</sub>         | Reverse F                        | Recovered Charge                  | I <sub>SD</sub> = 50A, c                                       | $I_{SD}/dt = 100A/\mu s$            | -      | -      | 15          | nC    |

FDD13AN06A0 — N-Channel PowerTrench® MOSFET

©2003 Fairchild Semiconductor Corporation FDD13AN06A0 Rev. C2



FDD13AN06A0 Rev. C2



©2003 Fairchild Semiconductor Corporation FDD13AN06A0 Rev. C2

www.fairchildsemi.com





©2003 Fairchild Semiconductor Corporation FDD13AN06A0 Rev. C2 www.fairchildsemi.com

### Thermal Resistance vs. Mounting Pad Area

The maximum rated junction temperature,  $T_{JM}$ , and the thermal resistance of the heat dissipating path determines the maximum allowable device power dissipation,  $P_{DM}$ , in an application. Therefore the application's ambient temperature,  $T_A$  (°C), and thermal resistance  $R_{\theta JA}$  (°C/W) must be reviewed to ensure that  $T_{JM}$  is never exceeded. Equation 1 mathematically represents the relationship and serves as the basis for establishing the rating of the part.

$$P_{DM} = \frac{(T_{JM} - T_A)}{R_{\theta JA}}$$
(EQ. 1)

In using surface mount devices such as the TO-252 package, the environment in which it is applied will have a significant influence on the part's current and maximum power dissipation ratings. Precise determination of  $P_{DM}$  is complex and influenced by many factors:

- Mounting pad area onto which the device is attached and whether there is copper on one side or both sides of the board.
- 2. The number of copper layers and the thickness of the board.
- 3. The use of external heat sinks.
- 4. The use of thermal vias.
- 5. Air flow and board orientation.
- 6. For non steady state applications, the pulse width, the duty cycle and the transient thermal response of the part, the board and the environment they are in.

Fairchild provides thermal information to assist the designer's preliminary application evaluation. Figure 21 defines the  $R_{\theta JA}$  for the device as a function of the top copper (component side) area. This is for a horizontally positioned FR-4 board with 10z copper after 1000 seconds of steady state power with no air flow. This graph provides the necessary information for calculation of the steady state junction temperature or power dissipation. Pulse applications can be evaluated using the Fairchild device Spice thermal model or manually utilizing the normalized maximum transient thermal impedance curve.

Thermal resistances corresponding to other copper areas can be obtained from Figure 21 or by calculation using Equation 2 or 3. Equation 2 is used for copper area defined in inches square and equation 3 is for area in centimeters square. The area, in square inches or square centimeters is the top copper area including the gate and source pads.

$$R_{\theta JA} = 33.32 + \frac{23.84}{(0.268 + Area)}$$
 (EQ. 2)

Area in Inches Squared

$$R_{\theta JA} = 33.32 + \frac{154}{(1.73 + Area)}$$
(EQ. 3)

Area in Centimeters Squared

©2003 Fairchild Semiconductor Corporation FDD13AN06A0 Rev. C2







©2003 Fairchild Semiconductor Corporation FDD13AN06A0 Rev. C2

### SABER Electrical Model





# FDD13AN06A0 — N-Channel PowerTrench<sup>®</sup> MOSFET





\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. TO OBTAIN THE LATEST, MOST UP-TO-DATE DATASHEET AND PRODUCT INFORMATION, VISIT OUR WEBSITE AT <u>HTTP://WWW.FAIRCHILDSEMI.COM</u>, FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

### AUTHORIZED USE

Unless otherwise specified in this data sheet, this product is a standard commercial product and is not intended for use in applications that require extraordinary levels of quality and reliability. This product may not be used in the following applications, unless specifically approved in writing by a Fairchild officer: (1) automotive or other transportation, (2) military/aerospace, (3) any safety critical application – including life critical medical equipment – where the failure of the Fairchild product reasonably would be expected to result in personal injury, death or property damage. Customer's use of this product is subject to agreement of this Authorized Use policy. In the event of an unauthorized use of Fairchild's product, Fairchild accepts no liability in the event of product failure. In other respects, this product shall be subject to Fairchild's Worldwide Terms and Conditions of Sale, unless a separate agreement has been signed by both Parties.

### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Terms of Use

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

### **PRODUCT STATUS DEFINITIONS**

| Definition of Terms      |                       |                                                                                                                                                                                                     |  |  |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |  |  |
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |  |  |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |  |  |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                 |  |  |

Rev. 177