

Is Now Part of



# **ON Semiconductor**®

To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor dates sheds, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor dates sheds and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use on similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or i, directly or indirectly, any lay bed ON Semiconductor and its officers, employees, ween if such claim alleges that ON Semiconductor was negligent regarding the d

### September 2006

# FDS4935BZ

**FAIRCHILE** 

## Dual 30 Volt P-Channel PowerTrench<sup>®</sup> MOSFET

#### **General Description**

This P-Channel MOSFET has been designed specifically to improve the overall efficiency of DC/DC converters using either synchronous or conventional switching PWM controllers, and battery chargers.

These MOSFETs feature faster switching and lower gate charge than other MOSFETs with comparable  $R_{\text{DS}(\text{ON})}$  specifications.

The result is a MOSFET that is easy and safer to drive (even at very high frequencies), and DC/DC power supply designs with higher overall efficiency.



#### Features

- -6.9 A, -30 V.  $R_{DS(ON)} = 22 \text{ m}\Omega @ V_{GS} = -10 \text{ V}$  $R_{DS(ON)} = 35 \text{ m}\Omega @ V_{GS} = -4.5 \text{ V}$
- Extended  $V_{\mbox{\scriptsize GSS}}$  range (–25V) for battery applications
- ESD protection diode (note 3)
- High performance trench technology for extremely low  $R_{\text{DS}(\text{ON})}$
- High power and current handling capability





40

#### Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                            | Parameter                               |           | Ratings     | Units    |
|-----------------------------------|-----------------------------------------|-----------|-------------|----------|
| V <sub>DS\</sub>                  | Drain-Source Voltage                    |           | -30         | V        |
| V <sub>GS</sub>                   | Gate-Source Voltage                     |           | <u>+</u> 25 | V        |
| ID                                | Drain Current – Continuous              | (Note 1a) | -6.9        | A        |
|                                   | – Pulsed                                |           | -50         |          |
| PD                                | Power Dissipation for Single Operation  | (Note 1a) | 1.6         | W        |
|                                   |                                         | (Note 1b) | 1.0         |          |
|                                   |                                         | (Note 1c) | 0.9         |          |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperat | ure Range | -55 to +150 | °C       |
| Therma                            | I Characteristics                       |           |             | <u> </u> |
| $R_{	ext{	heta}JA}$               | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 78          | °C/W     |

### Package Marking and Ordering Information

Thermal Resistance, Junction-to-Case

| Device Marking | Device    | Reel Size | Tape width | Quantity   |
|----------------|-----------|-----------|------------|------------|
| FDS4935BZ      | FDS4935BZ | 13"       | 12mm       | 2500 units |

(Note 1)

©2006 Fairchild Semiconductor Corporation

 $R_{\theta JC}$ 

FDS4935BZ Rev B1 (W)

°C/W

| Symbol                                      | Parameter                                         | Test Conditions                                                                                                                                                   | Min | Тур              | Max            | Units |
|---------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|----------------|-------|
| Oymbol                                      | i arameter                                        |                                                                                                                                                                   |     | קעי              | Max            | Units |
| Off Char                                    | acteristics                                       |                                                                                                                                                                   |     |                  |                |       |
| BV <sub>DSS</sub>                           | Drain–Source Breakdown Voltage                    | $V_{GS} = 0 V$ , $I_D = -250 \mu A$                                                                                                                               | -30 |                  |                | V     |
| <u>ΔBV<sub>DSS</sub></u><br>ΔT <sub>J</sub> | Breakdown Voltage Temperature<br>Coefficient      | $I_D$ = –250 µA,Referenced to 25°C                                                                                                                                |     | 24               |                | mV/°C |
| I <sub>DSS</sub>                            | Zero Gate Voltage Drain Current                   | $V_{DS} = -24 V, V_{GS} = 0 V$                                                                                                                                    |     |                  | -1             | μA    |
| I <sub>GSS</sub>                            | Gate–Body Leakage                                 | $V_{GS} = \pm 25 V, V_{DS} = 0 V$                                                                                                                                 |     |                  | <u>+</u> 10    | μA    |
| On Char                                     | acteristics (Note 2)                              |                                                                                                                                                                   |     |                  |                |       |
| V <sub>GS(th)</sub>                         | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_{D} = -250 \ \mu A$                                                                                                                           | -1  | -1.9             | -3             | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$      | Gate Threshold Voltage<br>Temperature Coefficient | $I_D = -250 \ \mu$ A,Referenced to $25^{\circ}$ C                                                                                                                 |     | -5               |                | mV/°C |
| r <sub>DS(on)</sub>                         | Static Drain–Source<br>On–Resistance              | $ \begin{array}{l} V_{GS} = -10 \ V, \ I_D = -6.9 \ A \\ V_{GS} = -4.5 \ V, \ I_D = -5.3 \ A \\ V_{GS} = -10 \ V, \ I_D = -6.9 A, T_J = 125^\circ C \end{array} $ |     | 18<br>27.5<br>26 | 22<br>35<br>34 | mΩ    |
| g <sub>FS</sub>                             | Forward Transconductance                          | $V_{DS} = -5 V$ , $I_{D} = -6.9 A$                                                                                                                                |     | 22               |                | S     |
| Dynamic                                     | Characteristics                                   |                                                                                                                                                                   |     |                  |                |       |
| C <sub>iss</sub>                            | Input Capacitance                                 | V <sub>DS</sub> = -15 V, V <sub>GS</sub> = 0 V, 1360                                                                                                              |     |                  | pF             |       |
| C <sub>oss</sub>                            | Output Capacitance                                | f = 1.0 MHz                                                                                                                                                       |     | 240              |                | pF    |
| C <sub>rss</sub>                            | Reverse Transfer Capacitance                      |                                                                                                                                                                   |     | 200              |                | pF    |
| Switchin                                    | g Characteristics (Note 2)                        |                                                                                                                                                                   |     |                  |                |       |
| t <sub>d(on)</sub>                          | Turn–On Delay Time                                | $V_{DD} = -15 V$ , $I_D = -1 A$ ,                                                                                                                                 |     | 12               | 22             | ns    |
| tr                                          | Turn–On Rise Time                                 | $V_{GS} = -10 \text{ V}, \text{ R}_{GEN} = 6 \Omega$                                                                                                              |     | 13               | 23             | ns    |
| t <sub>d(off)</sub>                         | Turn–Off Delay Time                               |                                                                                                                                                                   |     | 68               | 108            | ns    |
| t <sub>f</sub>                              | Turn–Off Fall Time                                |                                                                                                                                                                   |     | 38               | 61             | ns    |
| Q <sub>g(TOT)</sub>                         | Total Gate Charge, V <sub>GS</sub> = 10V          | $V_{DS} = -15 V$ , $I_{D} = -6.9 A$ ,                                                                                                                             |     | 29               | 40             | nC    |
| Q <sub>g(TOT)</sub>                         | Total Gate Charge, V <sub>GS</sub> = 5V           | $V_{GS} = -10 V$                                                                                                                                                  |     | 16               | 23             | nC    |
| Q <sub>gs</sub>                             | Gate-Source Charge                                |                                                                                                                                                                   |     | 4                |                | nC    |
| Q <sub>gd</sub>                             | Gate–Drain Charge                                 | 7                                                                                                                                                                 |     | 7                |                | nC    |
| Drain-So                                    | ource Diode Characteristics                       | and Maximum Ratings                                                                                                                                               |     |                  |                |       |
| Is                                          | Maximum Continuous Drain-Source                   |                                                                                                                                                                   |     |                  | -2.1           | Α     |
| V <sub>SD</sub>                             | Drain–Source Diode Forward<br>Voltage             | $V_{GS} = 0 V$ , $I_S = -2.1 A$ (Note 2)                                                                                                                          |     | -0.8             | -1.2           | V     |
| t <sub>RR</sub>                             | Reverse Recovery Time                             | I <sub>F</sub> = -8.8 A,                                                                                                                                          |     | 24               |                | ns    |
| Q <sub>RR</sub>                             | Reverse Recovery Charge                           | $d_{iF}/d_t = 100 \text{ A}/\mu \text{s}$ (Note 2)                                                                                                                |     | 9                |                | nC    |

Notes:

1. R<sub>0.JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $\rm R_{_{0JC}}$  is guaranteed by design while  $\rm R_{_{0CA}}$  is determined by the user's board design.



| a) | 78°C/W steady state          | Q Q Q Q |
|----|------------------------------|---------|
| ω, |                              |         |
|    | when mounted on a            |         |
|    | 1in <sup>2</sup> pad of 2 oz | 0000    |
|    | •                            | JJU     |
|    | copper                       | ଦ୍ଦ୍ତ୍ତ |





c) 135°C/W when mounted on a minimum pad.

Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width < 300 $\mu s,$  Duty Cycle < 2.0%

3. The diode connected between the gate and source serves only as protection against ESD. No gate overvoltage rating is implied.

FDS4935BZ



FDS4935BZ



FDS4935BZ

FDS4935BZ Rev B1 (W)

#### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx™ FACT Quiet Series™ ActiveArray™ GlobalOptoisolator™ GTO™ Bottomless™ Build it Now™ HiSeC™ CoolFET™ I<sup>2</sup>C™ i-Lo™ CROSSVOLT™ DOME™ ImpliedDisconnect<sup>™</sup> **EcoSPARK™** IntelliMAX™ E<sup>2</sup>CMOS™ ISOPLANAR™ EnSigna™ LittleFET™ MICROCOUPLER™ FACT™ FAST® MicroFET™ FASTr™ MicroPak™ FPS™ MICROWIRE™ FRFET™ MSX™ MSXPro™ Across the board. Around the world.™

OCX™ OCXPro™ **OPTOLOGIC**<sup>®</sup> OPTOPLANAR™ PACMAN™ POP™ Power247™ PowerEdge™ PowerSaver™ PowerTrench® **QFET**® QS™ QT Optoelectronics™ Quiet Series™ RapidConfigure™ RapidConnect™ µSerDes™ ScalarPump™

SILENT SWITCHER® SMART START™ SPM™ Stealth™ SuperFET™ SuperSOT™-3 SuperSOT™-6

UniFET™ UltraFET® VCX™ Wire™

SuperSOT™-8 SyncFET™ тсм™ TinyBoost™ TinyBuck™ TinyPWM™ TinyPower™ TinyLogic® TINYOPTO™ TruTranslation™ UHC™

DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN: NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

The Power Franchise<sup>®</sup>

Programmable Active Droop™

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                                               |  |
|--------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for<br>product development. Specifications may change in<br>any manner without notice.                                                                                 |  |
| Preliminary              | First Production       | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice to improve<br>design. |  |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice to improve design.                                                             |  |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                |  |

## **PRODUCT STATUS DEFINITIONS**