

Is Now Part of



# **ON Semiconductor**®

To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor dates sheds, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor dates sheds and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use on similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or i, directly or indirectly, any lay bed ON Semiconductor and its officers, employees, ween if such claim alleges that ON Semiconductor was negligent regarding the d



SEMICONDUCTOR IM

# FDG6322C Dual N & P Channel Digital FET

### **General Description**

These dual N & P-Channel logic level enhancement mode field effect transistors are produced using Fairchild's proprietary, high cell density, DMOS technology. This very high density process is especially tailored to minimize on-state resistance. This device has been designed especially for low voltage applications as a replacement for bipolar digital transistors and small signal MOSFETs. Since bias resistors are not required, this dual digital FET can replace several different digital transistors, with different bias resistor values.

### September 2013

#### Features

- N-Ch 0.22 A, 25 V,  $R_{DS(ON)} = 4.0 \Omega @ V_{GS} = 4.5 V$ ,  $R_{DS(ON)} = 5.0 \Omega @ V_{GS} = 2.7 V$ .
- P-Ch -0.41 A,-25V,  $R_{DS(ON)} = 1.1 \ \Omega \ @ V_{GS} = -4.5V$ ,  $R_{DS(ON)} = 1.5 \ \Omega \ @ V_{GS} = -2.7V$ .
- Very small package outline SC70-6.
- Very low level gate drive requirements allowing direct operation in 3 V circuits (V<sub>GS(th)</sub> < 1.5 V).</li>
- Gate-Source Zener for ESD ruggedness (>6kV Human Body Model).



© 2012 Fairchild Semiconductor Corporation

| Symbol                                | Parameter                                | Conditions                                                       | Туре | Min   | Тур   | Max  | Units |
|---------------------------------------|------------------------------------------|------------------------------------------------------------------|------|-------|-------|------|-------|
| OFF CHAR                              | ACTERISTICS                              |                                                                  |      |       |       | 1    | I     |
| BV <sub>DSS</sub>                     | Drain-Source Breakdown Voltage           | $V_{GS} = 0 V, I_{D} = 250 \mu A$                                | N-Ch | 25    |       |      | V     |
| 033                                   |                                          | $V_{gs} = 0 \text{ V}, \text{ I}_{p} = -250 \mu\text{A}$         | P-Ch | -25   |       |      |       |
| $\Delta BV_{DSS}/\Delta T_{J}$        | Breakdown Voltage Temp. Coefficient      | $I_{\rm D}$ = 250 µA, Referenced to 25 °C                        | N-Ch |       | 25    |      | mV/º0 |
|                                       |                                          | $I_p = -250 \mu\text{A}$ , Referenced to 25 °C                   | P-Ch |       | -22   |      |       |
| I <sub>DSS</sub>                      | Zero Gate Voltage Drain Current          | $V_{\rm DS} = 20 \text{ V}, \text{ V}_{\rm GS} = 0 \text{ V},$   | N-Ch |       |       | 1    | μA    |
|                                       | _                                        | T <sub>1</sub> = 55°C                                            |      |       |       | 10   |       |
| I <sub>DSS</sub>                      | Zero Gate Voltage Drain Current          | $V_{DS} = -20 V, V_{GS} = 0 V,$                                  | P-Ch |       |       | -1   | μA    |
|                                       | 5                                        | T <sub>1</sub> = 55°C                                            |      |       |       | -10  |       |
| I <sub>GSS</sub>                      | Gate - Body Leakage Current              | $V_{GS} = 8 V, V_{DS} = 0 V$                                     | N-Ch |       |       | 100  | nA    |
|                                       |                                          | $V_{gs} = -8 V, V_{Ds} = 0 V$                                    | P-Ch |       |       | -100 | nA    |
| ON CHARAC                             | TERISTICS (Note 2)                       |                                                                  |      |       |       |      |       |
| V <sub>GS(th)</sub>                   | Gate Threshold Voltage                   | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                             | N-Ch | 0.65  | 0.85  | 1.5  | V     |
| GG(II)                                |                                          | $V_{\rm DS} = V_{\rm GS}, \ I_{\rm D} = -250 \mu {\rm A}$        | P-Ch | -0.65 | -0.82 | -1.5 |       |
| $\Delta V_{GS(th)} / \Delta T_{J}$    | Gate Threshold Voltage Temp. Coefficient | $I_{\rm p}$ = 250 µA, Referenced to 25 °C                        | N-Ch |       | -2.1  |      | mV/°C |
| ΔV <sub>GS(th)</sub> /Δ1 <sub>J</sub> |                                          | $I_{\rm p}$ = -250 µA, Referenced to 25 °C                       | P-Ch |       | 2.1   |      |       |
| R <sub>DS(ON)</sub>                   | Static Drain-Source On-Resistance        | $V_{GS} = 4.5 \text{ V}, I_{D} = 0.22 \text{ A}$                 | N-Ch |       | 2.6   | 4    | Ω     |
| 20(01)                                |                                          | T <sub>J</sub> =125°C                                            |      |       | 5.3   | 7    |       |
|                                       |                                          | $V_{GS} = 2.7 \text{ V}, I_{D} = 0.19 \text{ A}$                 |      |       | 3.7   | 5    |       |
|                                       |                                          | $V_{GS} = -4.5 \text{ V}, \text{ I}_{D} = -0.41 \text{ A}$       | P-Ch |       | 0.85  | 1.1  |       |
|                                       |                                          | T <sub>J</sub> =125°C                                            |      |       | 1.2   | 1.9  |       |
|                                       |                                          | $V_{GS} = -2.7 \text{ V}, \ I_{D} = -0.25 \text{ A}$             |      |       | 1.15  | 1.5  |       |
| I <sub>D(ON)</sub>                    | On-State Drain Current                   | $V_{GS} = 4.5 \text{ V}, V_{DS} = 5 \text{ V}$                   | N-Ch | 0.22  |       |      | Α     |
| (- )                                  |                                          | $V_{GS} = -4.5 \text{ V}, V_{DS} = -5 \text{ V}$                 | P-Ch | -0.41 |       |      |       |
| 9 <sub>FS</sub>                       | Forward Transconductance                 | $V_{\rm DS} = 5 \text{ V}, \ \text{I}_{\rm D} = 0.22 \text{ A}$  | N-Ch |       | 0.2   |      | S     |
|                                       |                                          | $V_{\rm DS} = -5 \text{ V}, \ \text{I}_{\rm D} = -0.5 \text{ A}$ | P-Ch |       | 0.9   |      |       |
| DYNAMIC C                             | HARACTERISTICS                           |                                                                  |      |       |       |      |       |
| C <sub>iss</sub>                      | Input Capacitance                        | N-Channel                                                        | N-Ch |       | 9.5   |      | pF    |
|                                       |                                          | $V_{DS} = 10 \text{ V}, \text{ V}_{GS} = 0 \text{ V},$           | P-Ch |       | 62    |      |       |
| C <sub>oss</sub>                      | Output Capacitance                       | f = 1.0 MHz                                                      | N-Ch |       | 6     |      |       |
|                                       |                                          | P-Channel                                                        | P-Ch |       | 34    |      |       |
| C <sub>rss</sub>                      | Reverse Transfer Capacitance             | $V_{DS} = -10 \text{ V}, V_{GS} = 0 \text{ V},$                  | N-Ch |       | 1.3   |      |       |
|                                       |                                          | f = 1.0 MHz                                                      | P-Ch |       | 10    |      |       |

| SWITCHING CHARACTERISTICS (Note 2) |                                                       |                                                                 |      |     |       |       |       |
|------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------|------|-----|-------|-------|-------|
| Symbol                             | Parameter                                             | Conditions                                                      | Туре | Min | Тур   | Max   | Units |
| t <sub>D(on)</sub>                 | Turn - On Delay Time                                  | N-Channel                                                       | N-Ch |     | 5     | 10    | nS    |
|                                    |                                                       | $V_{DD} = 5 V, I_{D} = 0.5 A,$                                  | P-Ch |     | 7     | 15    |       |
| t,                                 | Turn - On Rise Time                                   | $V_{GS}$ = 4.5 V, $R_{GEN}$ = 50 $\Omega$                       | N-Ch |     | 4.5   | 10    | nS    |
|                                    |                                                       |                                                                 | P-Ch |     | 8     | 16    |       |
| t <sub>D(off)</sub>                | Turn - Off Delay Time                                 | P-Channel                                                       | N-Ch |     | 4     | 8     | nS    |
|                                    |                                                       | $V_{DD} = -5 \text{ V}, \text{ I}_{D} = -0.5 \text{ A},$        | P-Ch |     | 55    | 80    |       |
| t <sub>r</sub>                     | Tum - Off Fall Time                                   | $V_{GS}$ = -4.5 V, $R_{GEN}$ = 50 $\Omega$                      | N-Ch |     | 3.2   | 7     | nS    |
|                                    |                                                       |                                                                 | P-Ch |     | 35    | 60    |       |
| Q <sub>g</sub>                     | Total Gate Charge                                     | N-Channel                                                       | N-Ch |     | 0.29  | 0.4   | nC    |
|                                    |                                                       | $V_{\rm DS} = 5 \text{ V}, \text{ I}_{\rm D} = 0.22 \text{ A},$ | P-Ch |     | 1.1   | 1.5   |       |
| Q <sub>gs</sub>                    | Gate-Source Charge                                    | $V_{GS} = 4.5 V$                                                | N-Ch |     | 0.12  |       | nC    |
|                                    |                                                       | P- Channel                                                      | P-Ch |     | 0.31  |       |       |
| $Q_{gd}$                           | Gate-Drain Charge                                     | $V_{\rm DS} = -5 \ V, \ I_{\rm D} = -0.41 \ A,$                 | N-Ch |     | 0.03  |       | nC    |
|                                    |                                                       | $V_{GS} = -4.5 V$                                               | P-Ch |     | 0.29  |       |       |
| DRAIN-SC                           | URCE DIODE CHARACTERISTICS AND MA                     | XIMUM RATINGS                                                   |      |     |       |       |       |
| I <sub>s</sub>                     | Maximum Continuous Drain-Source Diode Forward Current |                                                                 | N-Ch |     |       | 0.25  | А     |
|                                    |                                                       |                                                                 | P-Ch |     |       | -0.25 |       |
| V <sub>SD</sub>                    | Drain-Source Diode Forward Voltage                    | $V_{GS} = 0 V, I_{S} = 0.5 A$ (Note 2)                          | N-Ch |     | 0.8   | 1.2   | V     |
|                                    |                                                       | $V_{GS} = 0 \text{ V}, I_{S} = -0.5 \text{ A}$ (Note 2)         | P-Ch |     | -0.85 | -1.2  |       |

ain pin ng surface o . R<sub>euc</sub> is gu by design while  $R_{gch}$  is determined by the user's board design.  $R_{gah} = 415^{\circ}CW$  on minimum mounting pad on FR-4 board in still air. 2. Pulse Test: Pulse Width  $\leq 300\mu$ s, Duty Cycle  $\leq 2.0\%$ .



FDG6322C.Rev F3











SEMICONDUCTOR

#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

2Cool™ AccuPower™ AX-CAP® BitSiC™ Build it Now™ CorePLUS™ CorePOWER™ CROSSVOLT™ CTL™ Current Transfer Logic™ DEUXPEED® Dual Cool™ **EcoSPARK**<sup>®</sup> EfficentMax™ ESBC™

Fairchild® Fairchild Semiconductor® FACT Quiet Series™ FACT® FAST® FastvCore™ FETBench™

F-PFS™ FRFET® Global Power Resource<sup>SM</sup> GreenBridge™ Green FPS™ Green FPS™ e-Series™ Gmax™ GTO™ IntelliMAX™ **ISOPLANAR™** Marking Small Speakers Sound Louder and Better™ MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MicroPak2™ MillerDrive™ MotionMax™ mWSaver® OptoHiT™ **OPTOLOGIC<sup>®</sup> OPTOPLANAR<sup>®</sup>** 

FPS™

 $()_{\mathbb{B}}$ PowerTrench<sup>®</sup> PowerXS™ Programmable Active Droop™ **QFĔT<sup>®</sup>** QS™ Quiet Series™ RapidConfigure™ тм Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ SMART START Solutions for Your Success™ SPM® STEALTH™ SuperFET<sup>®</sup> SuperSOT™-3 SuperSOT™-6

#### **E**SYSTEM<sup>®\*</sup> GENERAL TinyBoost<sup>®</sup> TinyBuck® TinyCalc™ TinyLogic® TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ TranSiC™ TriFault Detect™ TRUECURRENT<sup>®</sup>\* µSerDes™

Sync-Lock™

# $\mu_{sor}$

UHC® Ultra FRFET™ UniFET™ VCX™ VisualMax™ VoltagePlus™ XS™

\*Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

(R)

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

SuperSOT™-8

SupreMOS<sup>®</sup>

SyncFET™

LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used here in:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.Fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handing and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS **Definition of Terms**

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |