

Is Now Part of



# **ON Semiconductor**®

To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor dates sheds, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor dates sheds and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use on similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or i, directly or indirectly, any blay of blay on build ON Semiconductor and sender with sub unintended or unauthorized use, even if such claim alleges that ON Semico

## **Advanced Power MOSFET**

## **FEATURES**

- v Avalanche Rugged Technology
- $\nu$  Rugged Gate Oxide Technology
- v Lower Input Capacitance
- $\nu$  Improved Gate Charge
- $\nu$  Extended Safe Operating Area
- $\nu$  Lower Leakage Current : 10  $\mu A$  (Max.) @ V\_{DS} = 100V
- $\nu~$  Lower  $R_{\text{DS(ON)}}$  : 0.336  $\Omega$  (Typ.)

IRLM110A

$$R_{DS(on)} = 0.44 \ \Omega$$
$$I_{D} = 1.5 \ A$$

 $BV_{DSS} = 100 V$ 

### SOT-223



| Symbol                            | Characteristic                                  | Value        | Units |      |
|-----------------------------------|-------------------------------------------------|--------------|-------|------|
| V <sub>DSS</sub>                  | Drain-to-Source Voltage                         | 100          | V     |      |
|                                   | Continuous Drain Current (T <sub>c</sub> =25°C) |              | 1.5   | A    |
| I <sub>D</sub>                    | Continuous Drain Current (T <sub>C</sub> =70°C  | 1.18         |       |      |
| I <sub>DM</sub>                   | Drain Current-Pulsed                            | (1)          | 12    | А    |
| V <sub>GS</sub>                   | Gate-to-Source Voltage                          | ±20          | V     |      |
| E <sub>AS</sub>                   | Single Pulsed Avalanche Energy                  | 60           | mJ    |      |
| I <sub>AR</sub>                   | Avalanche Current                               | (1)          | 1.5   | А    |
| E <sub>AR</sub>                   | Repetitive Avalanche Energy                     | (1)          | 0.22  | mJ   |
| dv/dt                             | Peak Diode Recovery dv/dt                       | (3)          | 6.5   | V/ns |
| _                                 | Total Power Dissipation (T <sub>C</sub> =25°C)  | •            | 2.2   | W    |
| PD                                | Linear Derating Factor *                        |              | 0.018 | W/°C |
|                                   | Operating Junction and                          |              |       |      |
| I <sub>J</sub> , I <sub>STG</sub> | Storage Temperature Range                       | - 55 to +150 | °c    |      |
|                                   | Maximum Lead Temp. for Soldering                |              |       |      |
|                                   | Purposes, 1/8" from case for 5-sec              | 300          |       |      |

## **Absolute Maximum Ratings**

### **Thermal Resistance**

| Symbol                | Characteristic           | Тур. | Max. | Units |
|-----------------------|--------------------------|------|------|-------|
| $R_{	extsf{	heta}JA}$ | JA Junction-to-Ambient * |      | 56.8 | °C/W  |

 $^{\ast}$  When mounted on the minimum pad size recommended (PCB Mount).

## FAIRCHILD

SEMICONDUCTOR®

| Symbol                 | Characteristic                             | Min. | Тур. | Max. | Units                                                            | Test Condition                                 |  |
|------------------------|--------------------------------------------|------|------|------|------------------------------------------------------------------|------------------------------------------------|--|
| BV <sub>DSS</sub>      | Drain-Source Breakdown Voltage             | 100  |      |      | V                                                                | V <sub>GS</sub> =0V,I <sub>D</sub> =250μA      |  |
| $\Delta BV/\Delta T_J$ | Breakdown Voltage Temp. Coeff.             |      | 0.09 |      | V/ °C                                                            | I <sub>D</sub> =250μA <b>See Fig 7</b>         |  |
| V <sub>GS(th)</sub>    | Gate Threshold Voltage                     | 1.0  |      | 2.0  | V                                                                | V <sub>DS</sub> =5V,I <sub>D</sub> =250μA      |  |
|                        | Gate-Source Leakage, Forward               |      |      | 100  | n۸                                                               | V <sub>GS</sub> =20V                           |  |
| IGSS                   | Gate-Source Leakage, Reverse               |      |      | -100 | IIA                                                              | V <sub>GS</sub> =-20V                          |  |
|                        |                                            |      |      | 1    |                                                                  | V <sub>DS</sub> =100V (6)                      |  |
| I <sub>DSS</sub>       | Drain-to-Source Leakage Current            |      |      | 100  | μA                                                               | $V_{DS}$ =80V, $T_{C}$ =125 °C                 |  |
| R <sub>DS(on)</sub>    | Static Drain-Source<br>On-State Resistance |      |      | 0.44 | Ω                                                                | $V_{GS}$ =5V,I <sub>D</sub> =0.75A (4)         |  |
| g <sub>fs</sub>        | Forward Transconductance                   |      | 2.0  |      | S                                                                | V <sub>DS</sub> =40V,I <sub>D</sub> =0.75A (4) |  |
| C <sub>iss</sub>       | Input Capacitance                          |      | 180  | 235  |                                                                  |                                                |  |
| C <sub>oss</sub>       | Output Capacitance                         |      | 50   | 65   | $\begin{bmatrix} v_{GS}=0v, v_{DS}=25v, t=1 \\ pF \end{bmatrix}$ |                                                |  |
| C <sub>rss</sub>       | Reverse Transfer Capacitance               |      | 20   | 25   |                                                                  | See rig 5                                      |  |
| t <sub>d(on)</sub>     | Turn-On Delay Time                         |      | 8    | 25   |                                                                  |                                                |  |
| t <sub>r</sub>         | Rise Time                                  |      | 10   | 30   |                                                                  | $v_{DD} = 50 v, I_D = 5.6A,$                   |  |
| t <sub>d(off)</sub>    | Turn-Off Delay Time                        |      | 17   | 45   | ns                                                               | $R_{G} = 12 \Omega$                            |  |
| t <sub>f</sub>         | Fall Time                                  |      | 8    | 25   |                                                                  | <b>See Fig 13</b> (4)(5)                       |  |
| Qg                     | Total Gate Charge                          |      | 5.5  | 8    |                                                                  | V <sub>DS</sub> =80V,V <sub>GS</sub> =5V,      |  |
| Q <sub>gs</sub>        | Gate-Source Charge                         |      | 0.9  |      | nC                                                               | I <sub>D</sub> =5.6A                           |  |
| Q <sub>gd</sub>        | Gate-Drain ("Miller") Charge               |      | 3.5  |      |                                                                  | See Fig 6 & Fig 12 (4)(5)                      |  |

**Electrical Characteristics** ( $T_c=25$  °C unless otherwise specified)

## Source-Drain Diode Ratings and Characteristics

| Symbol          | Characteristic            |            | Min. | Тур. | Max. | Units | Test Condition                                                 |
|-----------------|---------------------------|------------|------|------|------|-------|----------------------------------------------------------------|
| I <sub>S</sub>  | Continuous Source Current |            |      |      | 1.5  | ^     | Integral reverse pn-diode                                      |
| I <sub>SM</sub> | Pulsed-Source Current (   | I)         |      |      | 12   | A     | in the MOSFET                                                  |
| $V_{SD}$        | Diode Forward Voltage (   | <b>1</b> ) |      |      | 1.5  | V     | T <sub>J</sub> =25 °C,I <sub>S</sub> =2.3A,V <sub>GS</sub> =0V |
| t <sub>rr</sub> | Reverse Recovery Time     |            |      | 85   |      | ns    | T <sub>J</sub> =25 <sup>°</sup> C,I <sub>F</sub> =9.2A         |
| Q <sub>rr</sub> | Reverse Recovery Charge   |            |      | 0.23 |      | μC    | di <sub>F</sub> /dt=100A/µs (4)                                |

Notes;

① Repetitive Rating : Pulse Width Limited by Maximum Junction Temperature

@ L=40mH, I\_{AS}=1.5A, V\_{DD}=25V, R\_{G}=27\Omega, Starting T\_{J}=25\ ^{o}C

3 I<sub>SD</sub>  $\leq$  5.6A, di/dt  $\leq$  250Å/µs, V<sub>DD</sub>  $\leq$  BV<sub>DSS</sub>, Starting T<sub>J</sub>=25 °C

④ Pulse Test : Pulse Width =  $250\mu$ s, Duty Cycle  $\leq 2\%$ 

5 Essentially Independent of Operating Temperature



SEMICONDUCTOR®

### N-CHANNEL POWER MOSFET

# IRLM110A





Fig 5. Capacitance vs. Drain-Source Voltage













## IRLM110A

### N-CHANNEL POWER MOSFET





Fig 12. Gate Charge Test Circuit & Waveform





Fig 14. Unclamped Inductive Switching Test Circuit & Waveforms







#### Fig 15. Peak Diode Recovery dv/dt Test Circuit & Waveforms



#### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx™ Bottomless™ CoolFET™ CROSSVOLT™ DenseTrench™ DOME™ **EcoSPARK™** E<sup>2</sup>CMOS<sup>™</sup> EnSigna™ FACT™ FACT Quiet Series™ FAST ® FASTr™ FRFET™ GlobalOptoisolator<sup>™</sup> POP<sup>™</sup> GTO™ HiSeC™ ISOPLANAR™ LittleFET™ MicroFET™ MicroPak™ MICROWIRE™

**OPTOLOGIC™** OPTOPLANAR™ PACMAN™ Power247™ PowerTrench<sup>®</sup> QFET™ QS™ QT Optoelectronics<sup>™</sup> Quiet Series<sup>™</sup> SILENT SWITCHER®

SMART START™ VCX™ STAR\*POWER™ Stealth™ SuperSOT<sup>™</sup>-3 SuperSOT<sup>™</sup>-6 SuperSOT<sup>™</sup>-8 SyncFET™ TinyLogic™ TruTranslation<sup>™</sup> UHC™ UltraFET<sup>®</sup>

STAR\*POWER is used under license

### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY. FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS

**Definition of Terms** 

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                                        |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                                |
| Preliminary              | First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |
|                          |                           |                                                                                                                                                                                                                                   |