

Is Now Part of



# **ON Semiconductor**®

To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor dates sheds, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor dates sheds and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use on similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or i, directly or indirectly, any lay bed ON Semiconductor and its officers, employees, ween if such claim alleges that ON Semiconductor was negligent regarding the d



### February 2008

# 74LVX74 Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop

### Features

- Input voltage level translation from 5V to 3V
- Ideal for low power/low noise 3.3V applications
- Guaranteed simultaneous switching noise level and dynamic threshold performance

## **General Description**

The LVX74 is a dual D-type flip-flop with Asynchronous Clear and Set inputs and complementary  $(Q, \overline{Q})$  outputs. Information at the input is transferred to the outputs on the positive edge of the clock pulse. After the Clock Pulse input threshold voltage has been passed, the Data input is locked out and information present will not be transferred to the outputs until the next rising edge of the Clock Pulse input.

Asynchronous Inputs:

- LOW input to  $\overline{S}_{D}$  (Set) sets Q to HIGH level
- LOW input to  $\overline{C}_{D}$  (Clear) sets Q to LOW level
- Clear and Set are independent of clock
- Simultaneous LOW on  $\overline{C}_D$  and  $\overline{S}_D$  makes both Q and  $\overline{Q}$  HIGH

| Ordering in     | formation         |                                                                              |  |  |  |
|-----------------|-------------------|------------------------------------------------------------------------------|--|--|--|
| Order<br>Number | Package<br>Number | Package Description                                                          |  |  |  |
| 74LVX74M        | M14A              | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |  |  |  |
| 74LVX74SJ       | M14D              | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide                |  |  |  |
| 74LVX74MTC      | MTC14             | 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide  |  |  |  |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering number.

All packages are lead free per JEDEC: J-STD-020B standard.

### **Connection Diagram**



# **Pin Description**

| Pin Names                                  | Description         |
|--------------------------------------------|---------------------|
| D <sub>1</sub> , D <sub>2</sub>            | Data Inputs         |
| CP <sub>1</sub> , CP <sub>2</sub>          | Clock Pulse Inputs  |
| $\overline{C}_{D1}, \overline{C}_{D2}$     | Direct Clear Inputs |
| $\overline{S}_{D1}, \overline{S}_{D2}$     | Direct Set Inputs   |
| $Q_1, \overline{Q}_1, Q_2, \overline{Q}_2$ | Outputs             |



### IEEE/IEC



# Truth Table

(Each Half)

|                 | Inp             | Out | puts |                |                  |
|-----------------|-----------------|-----|------|----------------|------------------|
| ¯S <sub>D</sub> | ¯C <sub>D</sub> | СР  | D    | Q              | Q                |
| L               | Н               | Х   | Х    | Н              | L                |
| Н               | L               | Х   | Х    | L              | Н                |
| L               | L               | Х   | Х    | Н              | Н                |
| Н               | Н               | ~   | Н    | Н              | L                |
| Н               | Н               | ~   | L    | L              | Н                |
| Н               | Н               | L   | Х    | Q <sub>0</sub> | $\overline{Q}_0$ |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

✓ = LOW-to-HIGH Clock Transition

 $\mathsf{Q}_0(\overline{\mathsf{Q}}_0) = \mathsf{Previous}\;\mathsf{Q}(\overline{\mathsf{Q}})$  before LOW-to-HIGH Transition of Clock

# **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol                              | Parameter                             | Rating                          |
|-------------------------------------|---------------------------------------|---------------------------------|
| V <sub>CC</sub>                     | Supply Voltage                        | -0.5V to +7.0V                  |
| I <sub>IK</sub>                     | DC Input Diode Current, $V_1 = -0.5V$ | –20mA                           |
| VI                                  | DC Input Voltage                      | -0.5V to 7V                     |
| I <sub>ОК</sub>                     | DC Output Diode Current               |                                 |
|                                     | $V_{O} = -0.5V$                       | –20mA                           |
|                                     | $V_{\rm O} = V_{\rm CC} + 0.5 V$      | +20mA                           |
| Vo                                  | DC Output Voltage                     | -0.5V to V <sub>CC</sub> + 0.5V |
| Ι <sub>Ο</sub>                      | DC Output Source or Sink Current      | ±25mA                           |
| I <sub>CC</sub> or I <sub>GND</sub> | DC V <sub>CC</sub> or Ground Current  | ±50mA                           |
| T <sub>STG</sub>                    | Storage Temperature                   | –65°C to +150°C                 |
| Р                                   | Power Dissipation                     | 180mW                           |

# Recommended Operating Conditions<sup>(1)</sup>

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings.

| Symbol                | Parameter                | Rating                |
|-----------------------|--------------------------|-----------------------|
| V <sub>CC</sub>       | Supply Voltage           | 2.0V to 3.6V          |
| VI                    | Input Voltage            | 0V to 5.5V            |
| Vo                    | Output Voltage           | 0V to V <sub>CC</sub> |
| T <sub>A</sub>        | Operating Temperature    | –40°C to +85°C        |
| $\Delta t / \Delta V$ | Input Rise and Fall Time | 0ns/V to 100ns/V      |

Note:

1. Unused inputs must be held HIGH or LOW. They may not float.

|                 |                              |                 |                                                               | T <sub>A</sub> = +25°C |      |      | T <sub>A</sub> = -40°C to<br>+85°C |      |       |
|-----------------|------------------------------|-----------------|---------------------------------------------------------------|------------------------|------|------|------------------------------------|------|-------|
| Symbol          | Parameter                    | V <sub>cc</sub> | Conditions                                                    | Min.                   | Тур. | Max. | Min.                               | Max. | Units |
| V <sub>IH</sub> | HIGH Level Input             | 2.0             |                                                               | 1.5                    |      |      | 1.5                                |      | V     |
|                 | Voltage                      | 3.0             |                                                               | 2.0                    |      |      | 2.0                                |      |       |
|                 |                              | 3.6             |                                                               | 2.4                    |      |      | 2.4                                |      |       |
| V <sub>IL</sub> |                              | 2.0             |                                                               |                        |      | 0.5  |                                    | 0.5  | V     |
|                 | Voltage                      | 3.0             |                                                               |                        |      | 0.8  |                                    | 0.8  |       |
|                 |                              | 3.6             |                                                               |                        |      | 0.8  |                                    | 0.8  |       |
| V <sub>OH</sub> | HIGH Level Output<br>Voltage | 2.0             | $V_{IN} = V_{IL} \text{ or } V_{IH},$<br>$I_{OH} = -50 \mu A$ | 1.9                    | 2.0  |      | 1.9                                |      | V     |
|                 |                              | 3.0             | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OH} = -50 \mu A$    | 2.9                    | 3.0  |      | 2.9                                |      |       |
|                 |                              |                 | $V_{IN} = V_{IL} \text{ or } V_{IH},$<br>$I_{OH} = -4mA$      | 2.58                   |      |      | 2.48                               |      |       |
| V <sub>OL</sub> | LOW Level Output<br>Voltage  | 2.0             | $V_{IN} = V_{IL} \text{ or } V_{IH},$<br>$I_{OL} = 50 \mu A$  |                        | 0.0  | 0.1  |                                    | 0.1  | V     |
|                 |                              | 3.0             | $V_{IN} = V_{IL} \text{ or } V_{IH},$<br>$I_{OL} = 50 \mu A$  |                        | 0.0  | 0.1  |                                    | 0.1  |       |
|                 |                              |                 | $V_{IN} = V_{IL} \text{ or } V_{IH},$<br>$I_{OL} = 4mA$       |                        |      | 0.36 |                                    | 0.44 |       |
| I <sub>IN</sub> | Input Leakage<br>Current     | 3.6             | $V_{IN} = 5.5V \text{ or } GND$                               |                        |      | ±0.1 |                                    | ±1.0 | μA    |
| I <sub>CC</sub> | Quiescent Supply<br>Current  | 3.6             | $V_{IN} = V_{CC}$ or GND                                      |                        |      | 2.0  |                                    | 20.0 | μA    |

# Noise Characteristics<sup>(2)</sup>

|                  |                                              |                     |                     | <b>T</b> <sub>A</sub> = | 25°C  |       |
|------------------|----------------------------------------------|---------------------|---------------------|-------------------------|-------|-------|
| Symbol           | Parameter                                    | V <sub>CC</sub> (V) | C <sub>L</sub> (pF) | Тур.                    | Limit | Units |
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 3.3                 | 50                  | 0.3                     | 0.5   | V     |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | 3.3                 | 50                  | -0.3                    | -0.5  | V     |
| V <sub>IHD</sub> | Minimum HIGH Level Dynamic Input Voltage     | 3.3                 | 50                  |                         | 2.0   | V     |
| V <sub>ILD</sub> | Maximum LOW Level Dynamic Input Voltage      | 3.3                 | 50                  |                         | 0.8   | V     |

Note:

2. Input  $t_r = t_f = 3ns$ 

|                                       |                                                                                         |                     |                     | т    | <sub>A</sub> = +25° | °C   |      | 40°C to<br>5°C |       |
|---------------------------------------|-----------------------------------------------------------------------------------------|---------------------|---------------------|------|---------------------|------|------|----------------|-------|
| Symbol                                | Parameter                                                                               | V <sub>CC</sub> (V) | C <sub>L</sub> (pF) | Min. | Тур.                | Max. | Min. | Max.           | Units |
| t <sub>PLH</sub> , t <sub>PHL</sub>   | Propagation Delay,                                                                      | 2.7                 | 15                  |      | 7.3                 | 15   | 1.0  | 18.5           | ns    |
|                                       | $CP_n$ to $Q_n$ or $\overline{Q}_n$                                                     |                     | 50                  |      | 9.8                 | 18.5 | 1.0  | 22             |       |
|                                       |                                                                                         | 3.3 ± 0.3           | 15                  |      | 5.7                 | 9.7  | 1.0  | 11.5           |       |
|                                       |                                                                                         |                     | 50                  |      | 8.2                 | 13.2 | 1.0  | 15             |       |
| t <sub>PLH</sub> , t <sub>PHL</sub>   | Propagation Delay,                                                                      | 2.7                 | 15                  |      | 8.4                 | 15.6 | 1.0  | 18.5           | ns    |
|                                       | $\overline{C}_{Dn}$ to $\overline{S}_{Dn}$ to $Q_n$ or $\overline{Q}_n$                 |                     | 50                  |      | 10.9                | 19.1 | 1.0  | 22             |       |
|                                       |                                                                                         | 3.3 ± 0.3           | 15                  |      | 6.6                 | 10.1 | 1.0  | 12             |       |
|                                       |                                                                                         |                     | 50                  |      | 9.1                 | 13.6 | 1.0  | 15.5           |       |
| t <sub>W</sub>                        | $t_W = CP_n \text{ or } \overline{C}_{Dn} \text{ or } \overline{S}_{Dn} Pulse$<br>Width |                     |                     | 8.5  |                     |      | 10   |                | ns    |
|                                       |                                                                                         |                     |                     | 6    |                     |      | 7    |                |       |
| t <sub>S</sub>                        | Setup Time, D <sub>n</sub> to CP <sub>n</sub>                                           | 2.7                 |                     | 8.0  |                     |      | 9.5  |                | ns    |
|                                       |                                                                                         | 3.3 ± 0.3           |                     | 5.5  |                     |      | 6.5  |                |       |
| t <sub>H</sub>                        | Hold Time, D <sub>n</sub> to CP <sub>n</sub>                                            | 2.7                 |                     | 0.5  |                     |      | 0.5  |                | ns    |
|                                       |                                                                                         | 3.3 ± 0.3           |                     | 0.5  |                     |      | 0.5  |                |       |
| t <sub>REC</sub>                      | Recovery Time,                                                                          | 2.7                 |                     | 6.5  |                     |      | 7.5  |                | ns    |
|                                       | $\overline{C}P_n$ or $\overline{S}_{Dn}$ to $CP_n$                                      | 3.3 ± 0.3           |                     | 5.0  |                     |      | 5.0  |                |       |
| f <sub>MAX</sub>                      | Maximum Clock                                                                           | 2.7                 | 15                  | 55   | 135                 |      | 50   |                | MHz   |
|                                       | Frequency                                                                               |                     | 50                  | 45   | 60                  |      | 40   |                |       |
|                                       |                                                                                         | 3.3 ± 0.3           | 15                  | 95   | 145                 |      | 80   |                |       |
|                                       |                                                                                         |                     | 50                  | 60   | 85                  |      | 50   |                |       |
| t <sub>OSLH</sub> , t <sub>OSHL</sub> | Output to Output Skew <sup>(3)</sup>                                                    | 2.7                 | 50                  |      |                     | 1.5  |      | 1.5            | ns    |
|                                       |                                                                                         | 3.3                 |                     |      |                     | 1.5  |      | 1.5            |       |

### Note:

3. Parameter guaranteed by design  $t_{OSLH} = |t_{PLHm} - t_{PLHn}|$ ,  $t_{OSHL} = |t_{PHLm} - t_{PHLn}|$ 

## Capacitance

|                 |                                              | т    | <sub>A</sub> = +25° | с    | T <sub>A</sub> = -4<br>+85 | 0°C to<br>5°C |       |
|-----------------|----------------------------------------------|------|---------------------|------|----------------------------|---------------|-------|
| Symbol          | Parameter                                    | Min. | Тур.                | Max. | Min.                       | Max.          | Units |
| C <sub>IN</sub> | Input Capacitance                            |      | 4                   | 10   |                            | 10            | pF    |
| C <sub>PD</sub> | Power Dissipation Capacitance <sup>(4)</sup> |      | 25                  |      |                            |               | pF    |

Note:

4. C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load.

Average operating current can be obtained by the equation:  $I_{CC(opr.)} = \frac{C_{PD} \times V_{CC} \times f_{IN} \times I_{CC}}{2 (per F/F)}$ 



Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings:

http://www.fairchildsemi.com/packaging/

74LVX74 — Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop





74LVX74 — Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop



SEMICONDUCTOR

#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

| ACEx <sup>®</sup><br>Build it Now <sup>™</sup><br>CorePLUS <sup>™</sup><br>CROSSVOLT <sup>™</sup><br>CTL <sup>™</sup><br>Current Transfer Logic <sup>™</sup><br>EcoSPARK <sup>®</sup><br>EZSWITCH <sup>™</sup> *<br>EZSWITCH <sup>™</sup> *<br>Fairchild <sup>®</sup><br>Fairchild <sup>®</sup><br>Fairchild <sup>®</sup><br>Fairchild Semiconductor <sup>®</sup><br>FACT Quiet Series <sup>™</sup><br>FACT <sup>®</sup><br>FAST <sup>®</sup><br>FastvCore <sup>™</sup> | FPS <sup>™</sup><br>FRFET <sup>®</sup><br>Global Power Resource <sup>™</sup><br>Green FPS <sup>™</sup> e-Series <sup>™</sup><br>GTO <sup>™</sup><br><i>i-Lo</i> <sup>™</sup><br>IntelliMAX <sup>™</sup><br>ISOPLANAR <sup>™</sup><br>MegaBuck <sup>™</sup><br>MICROCOUPLER <sup>™</sup><br>MicroFET <sup>™</sup><br>MicroPak <sup>™</sup><br>MillerDrive <sup>™</sup><br>Motion-SPM <sup>™</sup><br>OPTOLOGIC <sup>®</sup><br>OPTOLOGIC <sup>®</sup> | PDP-SPM™<br>Power220®<br>POWEREDGE®<br>Power-SPM™<br>PowerTrench®<br>Programmable Active Droop™<br>QFET®<br>QS™<br>QT Optoelectronics™<br>Quiet Series™<br>RapidConfigure™<br>SMART START™<br>SPM®<br>STEALTH™<br>SuperFET™<br>SuperSOT™46 | SupreMOS <sup>™</sup><br>SyncFET <sup>™</sup><br>General<br>The Power Franchise <sup>®</sup><br>Pranchise<br>TinyBoost <sup>™</sup><br>TinyBuck <sup>™</sup><br>TinyLogic <sup>®</sup><br>TINYOPTO <sup>™</sup><br>TinyPower <sup>™</sup><br>TinyPOwer <sup>™</sup><br>TinyPWM <sup>™</sup><br>TinyPWM <sup>™</sup><br>TinyWire <sup>™</sup><br>µSerDes <sup>™</sup><br>UHC <sup>®</sup><br>Ultra FRFET <sup>™</sup> |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FlashWriter <sup>®*</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                               | en le uvut                                                                                                                                                                                                                                                                                                                                                                                                                                           | SuperSOT™8                                                                                                                                                                                                                                 | VCX™                                                                                                                                                                                                                                                                                                                                                                                                                 |

\* EZSWITCH<sup>TM</sup> and FlashWriter<sup>®</sup> are trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

- which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- 1. Life support devices or systems are devices or systems 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                                     |
|--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                             |
| Preliminary              | First Production       | This datasheet contains preliminary data; supplementary data will be<br>published at a later date. Fairchild Semiconductor reserves the right to<br>make changes at any time without notice to improve design. |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                                     |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only.                                            |

### PRODUCT STATUS DEFINITIONS