

#### Is Now Part of



# ON Semiconductor®

To learn more about ON Semiconductor, please visit our website at <a href="https://www.onsemi.com">www.onsemi.com</a>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, emplo



February 2014

# 74VHC74 Dual D-Type Flip-Flop with Preset and Clear

#### **Features**

- High Speed: f<sub>MAX</sub> = 170MHz (typ.) at T<sub>A</sub> = 25°C
- High noise immunity: V<sub>NIH</sub> = V<sub>NIL</sub> = 28% V<sub>CC</sub> (min.)
- Power down protection is provided on all inputs
- Low power dissipation:  $I_{CC} = 2\mu A$  (max.) at  $T_A = 25$ °C
- Pin and function compatible with 74HC74

### **General Description**

The VHC74 is an advanced high speed CMOS Dual D-Type Flip-Flop fabricated with silicon gate CMOS technology. It achieves the high speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. The signal level applied to the D input is transferred to the Q output during the positive going transition of the CK pulse.  $\overline{\text{CLR}}$  and  $\overline{\text{PR}}$  are independent of the CK and are accomplished by setting the appropriate input LOW.

An input protection circuit ensures that 0V to 7V can be applied to the input pins without regard to the supply voltage. This device can be used to interface 5V to 3V systems and two supply systems such as battery backup. This circuit prevents device destruction due to mismatched supply and input voltages.

# **Ordering Information**

| Order Number | Package<br>Number | Package Description                                                          |
|--------------|-------------------|------------------------------------------------------------------------------|
| 74VHC74M     | M14A              | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |
| 74VHC74SJ    | M14D              | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide                |
| 74VHC74MTC   | MTC14             | 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide  |
| 74VHC74N     | N14A              | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide       |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering number.



All packages are lead free per JEDEC: J-STD-020B standard.

# **Connection Diagram**



# **Pin Description**

| Pin Names                                  | Description          |
|--------------------------------------------|----------------------|
| D <sub>1</sub> , D <sub>2</sub>            | Data Inputs          |
| CK <sub>1</sub> , CK <sub>2</sub>          | Clock Pulse Inputs   |
| CLR <sub>1</sub> , CLR <sub>2</sub>        | Direct Clear Inputs  |
| $\overline{PR}_1, \overline{PR}_2$         | Direct Preset Inputs |
| $Q_1, \overline{Q}_1, Q_2, \overline{Q}_2$ | Output               |

# **Logic Symbol**



## **Truth Table**

|     | Inputs |   |    |                  | puts             |           |
|-----|--------|---|----|------------------|------------------|-----------|
| CLR | PR     | D | СК | Q                | Q                | Function  |
| L   | Н      | Х | Х  | L                | Н                | Clear     |
| Н   | L      | Х | Х  | Н                | L                | Preset    |
| L   | L      | Х | Х  | H <sup>(1)</sup> | H <sup>(1)</sup> |           |
| Н   | Н      | L | ~  | L                | Н                |           |
| Н   | Н      | Н | ~  | Н                | L                |           |
| Н   | Н      | Х | ~  | Q <sub>n</sub>   | $\overline{Q}_n$ | No Change |

#### Note:

 This configuration is nonstable; that is, it will not persist when preset and clear inputs return to their inactive (HIGH) state.

# **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           | Parameter                                | Rating                          |
|------------------|------------------------------------------|---------------------------------|
| V <sub>CC</sub>  | Supply Voltage                           | -0.5V to +7.0V                  |
| V <sub>IN</sub>  | DC Input Voltage                         | -0.5V to +7.0V                  |
| V <sub>OUT</sub> | DC Output Voltage                        | -0.5V to V <sub>CC</sub> + 0.5V |
| I <sub>IK</sub>  | Input Diode Current                      | -20mA                           |
| I <sub>OK</sub>  | Output Diode Current                     | ±20mA                           |
| I <sub>OUT</sub> | DC Output Current                        | ±25mA                           |
| I <sub>CC</sub>  | DC V <sub>CC</sub> /GND Current          | ±50mA                           |
| T <sub>STG</sub> | Storage Temperature                      | -65°C to +150°C                 |
| T <sub>L</sub>   | Lead Temperature (Soldering, 10 seconds) | 260°C                           |

# Recommended Operating Conditions<sup>(2)</sup>

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings.

| Symbol                          | Parameter                                                                   | Rating                            |
|---------------------------------|-----------------------------------------------------------------------------|-----------------------------------|
| V <sub>CC</sub>                 | Supply Voltage                                                              | 2.0V to +5.5V                     |
| V <sub>IN</sub>                 | Input Voltage                                                               | 0V to +5.5V                       |
| V <sub>OUT</sub>                | Output Voltage                                                              | 0V to V <sub>CC</sub>             |
| T <sub>OPR</sub>                | Operating Temperature                                                       | –40°C to +85°C                    |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time, $V_{CC} = 3.3V \pm 0.3V$ $V_{CC} = 5.0V \pm 0.5V$ | 0ns/V ~ 100ns/V<br>0ns/V ~ 20ns/V |

#### Note:

2. Unused inputs must be held HIGH or LOW. They may not float.

# **DC Electrical Characteristics**

|                 |                             |                     |                        |                       | T <sub>A</sub> = 25°C |      | С                     | T <sub>A</sub> =      |                       |       |
|-----------------|-----------------------------|---------------------|------------------------|-----------------------|-----------------------|------|-----------------------|-----------------------|-----------------------|-------|
| Symbol          | Parameter                   | V <sub>CC</sub> (V) | Con                    | ditions               | Min.                  | Тур. | Max.                  | Min.                  | Max.                  | Units |
| V <sub>IH</sub> | HIGH Level Input            | 2.0                 |                        |                       | 1.50                  |      |                       | 1.50                  |                       | V     |
|                 | Voltage                     | 3.0-5.5             |                        |                       | 0.7 x V <sub>CC</sub> |      |                       | 0.7 x V <sub>CC</sub> |                       |       |
| V <sub>IL</sub> | LOW Level Input             | 2.0                 |                        | /                     |                       |      | 0.50                  |                       | 0.50                  | V     |
|                 | Voltage                     | 3.0-5.5             |                        |                       |                       |      | 0.3 x V <sub>CC</sub> |                       | 0.3 x V <sub>CC</sub> |       |
| V <sub>OH</sub> | Output Voltage              | 2.0                 | $V_{IN} = V_{IH}$      | $I_{OH} = -50\mu A$   | 1.9                   | 2.0  |                       | 1.9                   |                       | V     |
|                 |                             | 3.0                 | or V <sub>IL</sub>     |                       | 2.9                   | 3.0  |                       | 2.9                   |                       |       |
|                 |                             | 4.5                 |                        |                       | 4.4                   | 4.5  |                       | 4.4                   |                       |       |
|                 |                             | 3.0                 |                        | $I_{OH} = -4mA$       | 2.58                  |      |                       | 2.48                  |                       |       |
|                 |                             | 4.5                 |                        | $I_{OH} = -8mA$       | 3.94                  |      |                       | 3.80                  |                       |       |
| V <sub>OL</sub> | LOW Level                   | 2.0                 | $V_{IN} = V_{IH}$      | $I_{OL} = 50\mu A$    |                       | 0.0  | 0.1                   |                       | 0.1                   | V     |
|                 | Output Voltage              | 3.0                 | or V <sub>IL</sub>     |                       |                       | 0.0  | 0.1                   |                       | 0.1                   |       |
|                 |                             | 4.5                 |                        |                       |                       | 0.0  | 0.1                   |                       | 0.1                   |       |
|                 |                             | 3.0                 |                        | I <sub>OL</sub> = 4mA |                       |      | 0.36                  |                       | 0.44                  |       |
|                 |                             | 4.5                 |                        | $I_{OL} = 8mA$        |                       |      | 0.36                  |                       | 0.44                  |       |
| I <sub>IN</sub> | Input Leakage<br>Current    | 0–5.5               | V <sub>IN</sub> = 5.5V | or GND                |                       |      | ±0.1                  |                       | ±1.0                  | μA    |
| I <sub>CC</sub> | Quiescent<br>Supply Current | 5.5                 | $V_{IN} = V_{CC}$      | or GND                |                       |      | 2.0                   |                       | 20.0                  | μΑ    |

#### **AC Electrical Characteristics**

|                                     |                                                                |                     |                        | Т    | -<br>A = 25° | С    |      | –40°C<br>85°C |       |
|-------------------------------------|----------------------------------------------------------------|---------------------|------------------------|------|--------------|------|------|---------------|-------|
| Symbol                              | Parameter                                                      | V <sub>CC</sub> (V) | Conditions             | Min. | Тур.         | Max. | Min. | Max.          | Units |
| f <sub>MAX</sub>                    | Maximum Clock                                                  | 3.3 ± 0.3           | C <sub>L</sub> = 15pF  | 80   | 125          |      | 70   |               | MHz   |
|                                     | Frequency                                                      |                     | C <sub>L</sub> = 50pF  | 50   | 75           |      | 45   |               |       |
|                                     |                                                                | 5.0 ± 0.5           | C <sub>L</sub> = 15pF  | 130  | 170          |      | 110  |               |       |
|                                     |                                                                |                     | C <sub>L</sub> = 50pF  | 90   | 115          |      | 75   |               |       |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay                                              | 3.3 ± 0.3           | C <sub>L</sub> = 15pF  |      | 6.7          | 11.9 | 1.0  | 14.0          | ns    |
|                                     | Time (CK-Q, $\overline{Q}$ )                                   |                     | $C_L = 50pF$           |      | 9.2          | 15.4 | 1.0  | 17.5          |       |
|                                     |                                                                | 5.0 ± 0.5           | C <sub>L</sub> = 15pF  |      | 4.6          | 7.3  | 1.0  | 8.5           |       |
|                                     |                                                                |                     | C <sub>L</sub> = 50pF  |      | 6.1          | 9.3  | 1.0  | 10.5          |       |
| t <sub>PLH</sub> , t <sub>PHL</sub> | PLH, t <sub>PHL</sub> Propagation Delay                        |                     | C <sub>L</sub> = 15pF  |      | 7.6          | 12.3 | 1.0  | 14.5          | ns    |
|                                     | Time ( $\overline{CLR}$ , $\overline{PR}$ -Q, $\overline{Q}$ ) |                     | C <sub>L</sub> = 50pF  |      | 10.1         | 15.8 | 1.0  | 18.0          |       |
|                                     |                                                                | 5.0 ± 0.5           | $C_L = 15pF$           |      | 4.8          | 7.7  | 1.0  | 9.0           |       |
|                                     |                                                                |                     | C <sub>L</sub> = 50pF  |      | 6.3          | 9.7  | 1.0  | 11.0          |       |
| C <sub>IN</sub>                     | Input Capacitance                                              |                     | V <sub>CC</sub> = Open |      | 4            | 10   |      | 10            | pF    |
| C <sub>PD</sub>                     | Power Dissipation<br>Capacitance                               |                     | (3)                    |      | 25           |      |      |               | pF    |

#### Note:

3. C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained from the equation: I<sub>CC</sub> (opr.) = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>IN</sub> + I<sub>CC</sub> / 2 (per F/F).

# **AC Operating Requirements**

|                    |                                 |                                    | T <sub>A</sub> = | 25°C | T <sub>A</sub> = -40°C<br>to +85°C |       |
|--------------------|---------------------------------|------------------------------------|------------------|------|------------------------------------|-------|
| Symbol             | Parameter                       | V <sub>CC</sub> (V) <sup>(4)</sup> | Тур.             |      | aranteed<br>inimum                 | Units |
| $t_W(L), t_W(H)$   | Minimum Pulse Width (CK)        | 3.3                                |                  | 6.0  | 7.0                                | ns    |
|                    |                                 | 5.0                                |                  | 5.0  | 5.0                                |       |
| t <sub>W</sub> (L) | Minimum Pulse Width (CLR, PR)   | 3.3                                |                  | 6.0  | 7.0                                | ns    |
|                    |                                 | 5.0                                |                  | 5.0  | 5.0                                |       |
| t <sub>S</sub>     | Minimum Setup Time              | 3.3                                |                  | 6.0  | 7.0                                | ns    |
|                    |                                 | 5.0                                |                  | 5.0  | 5.0                                |       |
| t <sub>H</sub>     | Minimum Hold Time               | 3.3                                |                  | 0.5  | 0.5                                | ns    |
|                    |                                 | 5.0                                |                  | 0.5  | 0.5                                |       |
| t <sub>REC</sub>   | Minimum Recovery Time (CLR, PR) | 3.3                                |                  | 5.0  | 5.0                                | ns    |
|                    |                                 | 5.0                                |                  | 3.0  | 3.0                                | 1     |

#### Note:

4.  $V_{CC}$  is 3.3 ± 0.3V or 5.0 ± 0.5V

# **Physical Dimensions**







SCALE: 20:1

- A) THIS PACKAGE CONFORMS TO JEDEC MS-012, VARIATION AB, ISSUE C,
- B) ALL DIMENSIONS ARE IN MILLIMETERS.
- C) DIMENSIONS DO NOT INCLUDE MOLD FLASH OR BURRS.
- D) LANDPATTERN STANDARD: SOIC127P600X145-14M
- E) DRAWING CONFORMS TO ASME Y14.5M-1994
- F) DRAWING FILE NAME: M14AREV13

Figure 1. 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/

# Physical Dimensions (Continued)





LAND PATTERN RECOMMENDATION





DIMENSIONS ARE IN MILLIMETERS

#### NOTES:

- A. CONFORMS TO EIAJ EDR-7320 REGISTRATION, ESTABLISHED IN DECEMBER, 1998.
  B. DIMENSIONS ARE IN MILLIMETERS.
  C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS.



M14DREVC

Figure 2. 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/

#### Physical Dimensions (Continued) 5.0±0.1 -A-0.65 0.43 TYP 6.4 4.4±0.1 -B-1.65 3.2 □ 0.2 C B A PIN #1 IDENT. 6.10 0.45LAND PATTERN RECOMMENDATION SEE DETAIL A ALL LEAD TIPS 0.90+0.15 1.2 MAX □ 0.1 C 0.09-0.20 -C-0.10±0.05 0.65 0.19 - 0.30⊕ |0.13\\(\) |A |B\(\) |C\(\) 12.00°TOP & BOTTOM R0.09 min GAGE PLANE 0.25 0°-8° NOTES: 0.6±0.1 A. CONFORMS TO JEDEC REGISTRATION MO-153, SEATING PLANE R0.09min VARIATION AB, REF NOTE 6 1 00 **DETAIL A**

- **B. DIMENSIONS ARE IN MILLIMETERS**
- C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS
- D. DIMENSIONING AND TOLERANCES PER ANSI Y14.5M, 1982
- E. LANDPATTERN STANDARD: SOP65P640X110-14M
- F. DRAWING FILE NAME: MTC14REV6

Figure 3. 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/

## Physical Dimensions (Continued)







NOTES: UNLESS OTHERWISE SPECIFIED THIS PACKAGE CONFORMS TO

- A) JEDEC MS-001 VARIATION BA
- B) ALL DIMENSIONS ARE IN MILLIMETERS.
  DIMENSIONS ARE EXCLUSIVE OF BURRS.
- C) MOLD FLASH, AND TIE BAR EXTRUSIONS.
- D) DIMENSIONS AND TOLERANCES PER ASME Y14.5-1994
- E) DRAWING FILE NAME: MKT-N14AREV7

Figure 4. 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/





#### **TRADEMARKS**

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

AccuPower™ AX-CAP® FRFET® Global Power Resource<sup>SM</sup> BitSiC™ Build it Now™ GreenBridge™ CorePLUS™ Green FPS™ CorePOWER™ Green FPS™ e-Series™ Gmax™  $CROSSVOLT^{\text{\tiny TM}}$ GTO™  $\mathsf{CTL}^{\mathsf{TM}}$ Current Transfer Logic™ IntelliMAX™

DEUXPEED® ISOPLANAR™
Dual Cool™ Making Small Speakers Sound Louder

EcoSPARK® and Better™

EfficientMax™ MegaBuck™

ESBC™ MICROCOUPLER™

MicroFET™

Fairchild® MicroPak™ MicroPak™ MicroPak™ MicroPak™ MicroPak2™ MicroPak2™ MillerDrive™ MillerDrive™ MillerDrive™ MeticoMov™

FACT Quiet Series™ MotionMax™
FACT® mWSaver®
FAST® OptoHiT™
FastvCore™ OPTOLOGIC®
FETBench™ OPTOPLANAR®

PowerTrench<sup>®</sup> PowerXS™

Programmable Active Droop™

QFET<sup>®</sup>
QS™
Quiet Series™
RapidConfigure™

Saving our world, 1mW/W/kW at a time™

SignalWise™ SmartMax™ SMART START™

Solutions for Your Success™

SPM®
STEALTH™
SuperFET®
SuperSOT™-3
SuperSOT™-6
SuperSOT™-8
SupreMOS®
SyncFET™

Sync-Lock™
SYSTEM
GENERAL®\*

TinyBoost®
TinyCalc™
TinyLogic®
TINYOPTO™
TinyPower™
TinyPWM™
TinyWire™
TranSiC™
TriFault Detect™
TRUECURRENT®\*
µSerDes™

SerDes"
UHC<sup>®</sup>
Ultra FRFET™
UniFET™
VCX™
VisualMax™
VoltagePlus™
XS™

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN, NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Dennicion of Terms              |                       |                                                                                                                                                                                                     |
|---------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>Datasheet Identification</b> | Product Status        | Definition                                                                                                                                                                                          |
| Advance Information             | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary                     | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed        | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                        | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |

Rev. 166

<sup>\*</sup> Trademarks of System General Corporation, used under license by Fairchild Semiconductor.