# Is Now Part of # ON Semiconductor® To learn more about ON Semiconductor, please visit our website at <a href="https://www.onsemi.com">www.onsemi.com</a> ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, emplo November 2013 # **FDMC7678** # N-Channel Power Trench<sup>®</sup> MOSFET 30 V, 19.5 A, 5.3 m $\Omega$ #### **Features** - Max $r_{DS(on)} = 5.3 \text{ m}\Omega$ at $V_{GS} = 10 \text{ V}$ , $I_D = 17.5 \text{ A}$ - Max $r_{DS(on)}$ = 6.8 m $\Omega$ at $V_{GS}$ = 4.5 V, $I_D$ = 15.0 A - High performance technology for extremely low r<sub>DS(on)</sub> - Termination is Lead-free and RoHS Compliant #### **General Description** This N-Channel MOSFET is produced using Fairchild Semiconductor's advanced Power Trench® process that has been especially tailored to minimize the on-state resistance. This device is well suited for Power Management and load switching applications common in Notebook Computers and Portable Battery Packs. ## **Application** - DC DC Buck Converters - Notebook battery power management - Load switch in Notebook # MOSFET Maximum Ratings T<sub>A</sub> = 25 °C unless otherwise noted | Symbol | Parameter | | | Ratings | Units | | |-----------------------------------|--------------------------------------------------|------------------------|-----------|-------------|-------|--| | $V_{DS}$ | Drain to Source Voltage | | | 30 | V | | | $V_{GS}$ | Gate to Source Voltage | | (Note 3) | ±20 | V | | | | Drain Current -Continuous (Package limited) | T <sub>C</sub> = 25 °C | | 19.5 | | | | | Drain Current -Continuous (Silicon limited) | T <sub>C</sub> = 25 °C | | 63 | Α | | | I <sub>D</sub> | -Continuous | T <sub>A</sub> = 25 °C | (Note 1a) | 17.5 | ^ | | | | -Pulsed | | | 70 | | | | E <sub>AS</sub> | Single Pulse Avalanche Energy | | (Note 4) | 54 | mJ | | | P <sub>D</sub> | Power Dissipation | T <sub>C</sub> = 25 °C | | 31 | 14/ | | | | Power Dissipation | T <sub>A</sub> = 25 °C | (Note 1a) | 2.3 | W | | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range | | | -55 to +150 | °C | | #### **Thermal Characteristics** | $R_{\theta JC}$ | Thermal Resistance, Junction to Case | 4.0 | °C/W | |-----------------|--------------------------------------------------|-----|------| | $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient (Note 1a | 53 | C/VV | #### **Package Marking and Ordering Information** | Device Marking | Device | Package | Reel Size | Tape Width | Quantity | |----------------|----------|-------------|-----------|------------|------------| | FDMC7678 | FDMC7678 | MLP 3.3x3.3 | 13 " | 12 mm | 3000 units | # Electrical Characteristics T<sub>J</sub> = 25 °C unless otherwise noted **Parameter** | Off Characteristics | | | | | | | | | |----------------------------------------|----------------------------------------------|-----------------------------------------------|----|----|-----|-------|--|--| | $BV_{DSS}$ | Drain to Source Breakdown Voltage | $I_D = 250 \mu A, V_{GS} = 0 V$ | 30 | | | V | | | | $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature<br>Coefficient | I <sub>D</sub> = 250 μA, referenced to 25 °C | | 21 | | mV/°C | | | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> = 24 V, V <sub>GS</sub> = 0 V | | | 1 | μΑ | | | | I <sub>GSS</sub> | Gate to Source Leakage Current, Forward | $V_{GS} = 20 \text{ V}, V_{DS} = 0 \text{ V}$ | | | 100 | nA | | | **Test Conditions** Min Тур Max Units #### On Characteristics **Symbol** | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}, I_D = 250 \mu A$ | 1.2 | 1.5 | 3.0 | V | |----------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------|-----|-----|-----|-------| | $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage Temperature Coefficient | I <sub>D</sub> = 250 μA, referenced to 25 °C | | -5 | | mV/°C | | r <sub>DS(on)</sub> | Static Drain to Source On Resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 17.5 A | | 4.2 | 5.3 | mΩ | | | | $V_{GS} = 4.5 \text{ V}, I_D = 15.0 \text{ A}$ | | 5.1 | 6.8 | | | | | $V_{GS} = 10 \text{ V}, I_D = 17.5 \text{ A}$<br>$T_J = 125 ^{\circ}\text{C}$ | | 5.7 | 7.2 | | | g <sub>FS</sub> | Forward Transconductance | $V_{DD} = 5 \text{ V}, I_{D} = 17.5 \text{ A}$ | | 90 | | S | # **Dynamic Characteristics** | C <sub>iss</sub> | Input Capacitance | V 45 V V 0 V | 1810 | 2410 | pF | |------------------|------------------------------|-----------------------------------------------------------|------|------|----| | Coss | Output Capacitance | V <sub>DS</sub> = 15 V, V <sub>GS</sub> = 0 V<br>f = 1MHz | 620 | 820 | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | 1 - 110112 | 75 | 110 | pF | | $R_{q}$ | Gate Resistance | | 0.7 | 2.5 | Ω | # **Switching Characteristics** | t <sub>d(on)</sub> | Turn-On Delay Time | | 10 | 19 | ns | |---------------------|-------------------------------|------------------------------------------------------------------|-----|----|----| | t <sub>r</sub> | Rise Time | V <sub>DD</sub> = 15 V, I <sub>D</sub> = 17.5 A | 4 | 10 | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | $V_{GS} = 10 \text{ V}, R_{GEN} = 6 \Omega$ | 26 | 41 | ns | | t <sub>f</sub> | Fall Time | | 3 | 10 | ns | | Q <sub>g(TOT)</sub> | Total Gate Charge | V <sub>GS</sub> = 0 V to 10 V | 28 | 39 | nC | | | Total Gate Charge | $V_{GS} = 0 \text{ V to } 4.5 \text{ V}$ $V_{DD} = 15 \text{ V}$ | 14 | 19 | nC | | $Q_{gs}$ | Gate to Source Charge | I <sub>D</sub> = 17.5 A | 4.4 | | nC | | $Q_{gd}$ | Gate to Drain "Miller" Charge | | 3.9 | | nC | #### **Drain-Source Diode Characteristics** | V <sub>SD</sub> | Source to Drain Diode Forward Voltage | $V_{GS} = 0 \text{ V}, I_S = 1.9 \text{ A}$ (Note 2) | 0.7 | 1.2 | W | |-----------------|---------------------------------------|---------------------------------------------------------------------|-----|-----|-----| | | | $V_{GS} = 0 \text{ V}, I_{S} = 17.5 \text{ A}$ (Note 2) | 0.8 | 1.2 | T ' | | t <sub>rr</sub> | Reverse Recovery Time | -I <sub>E</sub> = 17.5 A, di/dt = 100 A/μs | 30 | 49 | ns | | Q <sub>rr</sub> | Reverse Recovery Charge | $-1_F = 17.5 \text{ A}, \text{ di/dt} = 100 \text{ A/} \mu\text{S}$ | 13 | 23 | nC | #### NOTES <sup>1.</sup> R<sub>0JA</sub> is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material. R<sub>0JC</sub> is guaranteed by design while R<sub>0CA</sub> is determined by the user's board design. a. 53 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper b.125 °C/W when mounted on a minimum pad of 2 oz copper - 2. Pulse Test: Pulse Width < 300 $\mu\text{s},$ Duty cycle < 2.0 %. - 3. As an N-ch device, the negative $V_{GS}$ rating is for low duty cycle pulse occurrence only. No continuous rating is implied. - 4. $E_{AS}$ of 54 mJ is based on starting $T_J$ = 25 $^{o}$ C, L = 0.3 mH, $I_{AS}$ = 19 A, $V_{DD}$ = 27 V, $V_{GS}$ = 10 V. # Typical Characteristics T<sub>J</sub> = 25°C unless otherwise noted Figure 1. On Region Characteristics Figure 3. Normalized On Resistance vs Junction Temperature Figure 5. Transfer Characteristics Figure 2. Normalized On-Resistance vs Drain Current and Gate Voltage Figure 4. On-Resistance vs Gate to Source Voltage Figure 6. Source to Drain Diode Forward Voltage vs Source Current # Typical Characteristics T<sub>J</sub> = 25°C unless otherwise noted Figure 7. Gate Charge Characteristics Figure 9. Unclamped Inductive Switching Capability Figure 11. Forward Bias Safe Operating Area Figure 8. Capacitance vs Drain to Source Voltage Figure 10. Maximum Continuous Drain Current vs Case Temperature Figure 12. Single Pulse Maximum Power Dissipation # **Typical Characteristics** $T_J = 25$ °C unless otherwise noted Figure 13. Junction-to-Ambient Transient Thermal Response Curve RECOMMENDED LAND PATTERN ## **NOTES:** - A EXCEPT AS NOTED, PACKAGE CONFORMS TO JEDEC REGISTRATION MO-240 VARIATION BA. - B. DIMENSIONS ARE IN MILLIMETERS. - C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 2009. - D. SEATING PLANE IS DEFINED BY TERMINAL TIPS ONLY - E. BODY DIMENSIONS DO NOT INCLUDE MOLD FLASH PROTRUSIONS NOR GATE BURRS. - F. FLANGE DIMENSIONS INCLUDE INTERTERMINAL FLASH OR PROTRUSION. INTERTERMINAL FLASH OR PROTRUSION SHALL NOT EXCEED 0.25MM PER SIDE. - G. IT IS RECOMMENDED TO HAVE NO TRACES OR VIA WITHIN THE KEEP OUT AREA. - H. DRAWING FILENAME: MKT-MLP08Trev4. - GENERAL RADII FOR ALL CORNERS SHALL BE 0.20MM MAX. ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp ### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative