# **Power MOSFET**

# 40 V, 0.67 m $\Omega$ , 512 A, Single N-Channel

#### **Features**

- Small Footprint (8x8 mm) for Compact Design
- Low R<sub>DS(on)</sub> to Minimize Conduction Losses
- Low Q<sub>G</sub> and Capacitance to Minimize Driver Losses
- Power 88 Package, Industry Standard
- AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

# MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Parameter                                                                    |                       |                            | Symbol                            | Value           | Unit |
|------------------------------------------------------------------------------|-----------------------|----------------------------|-----------------------------------|-----------------|------|
| Drain-to-Source Voltage                                                      |                       |                            | $V_{DSS}$                         | 40              | ٧    |
| Gate-to-Source Voltage                                                       |                       |                            | V <sub>GS</sub>                   | ±20             | V    |
| Continuous Drain                                                             | Steady                | T <sub>C</sub> = 25°C      | I <sub>D</sub>                    | 512             | Α    |
| Current R <sub>0JC</sub> (Notes 1, 3)                                        |                       | T <sub>C</sub> = 100°C     |                                   | 362             |      |
| Power Dissipation                                                            | State                 | T <sub>C</sub> = 25°C      | $P_{D}$                           | 205             | W    |
| R <sub>θJC</sub> (Note 1)                                                    |                       | T <sub>C</sub> = 100°C     | 1                                 | 103             |      |
| Continuous Drain                                                             | T <sub>A</sub> = 25°C |                            | I <sub>D</sub>                    | 79              | Α    |
| Current R <sub>0JA</sub> (Notes 1, 2, 3)                                     | Steady                | T <sub>A</sub> = 100°C     |                                   | 56              |      |
| Power Dissipation                                                            | State                 | T <sub>A</sub> = 25°C      | $P_{D}$                           | 4.9             | W    |
| R <sub>θJA</sub> (Notes 1, 2)                                                |                       | T <sub>A</sub> = 100°C     | 1                                 | 2.5             |      |
| Pulsed Drain Current                                                         | $T_A = 25$            | °C, t <sub>p</sub> = 10 μs | I <sub>DM</sub>                   | 900             | Α    |
| Operating Junction and Storage Temperature                                   |                       |                            | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>+ 175 | °C   |
| Source Current (Body Diode)                                                  |                       |                            | Is                                | 171             | Α    |
| Single Pulse Drain-to-Source Avalanche<br>Energy (I <sub>L(pk)</sub> = 40 A) |                       |                            | E <sub>AS</sub>                   | 1446            | mJ   |
| Lead Temperature for Soldering Purposes (1/8" from case for 10 s)            |                       |                            | TL                                | 260             | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL RESISTANCE MAXIMUM RATINGS

| Parameter                                   | Symbol          | Value | Unit |
|---------------------------------------------|-----------------|-------|------|
| Junction-to-Case - Steady State             | $R_{\theta JC}$ | 0.73  | °C/W |
| Junction-to-Ambient - Steady State (Note 2) | $R_{\theta JA}$ | 30.4  |      |

- The entire application environment impacts the thermal resistance values shown, they are not constants and are only valid for the particular conditions noted.
- 2. Surface-mounted on FR4 board using a 650 mm<sup>2</sup>, 2 oz. Cu pad.
- Maximum current for pulses as long as 1 second is higher but is dependent on pulse duration and duty cycle.



# ON Semiconductor®

www.onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX |
|----------------------|-------------------------|--------------------|
| 40 V                 | 0.67 m $\Omega$ @ 10 V  | 512 A              |



**N-CHANNEL MOSFET** 



DFNW8 TX SUFFIX CASE 507AP

### MARKING DIAGRAM



XXX = Device Code

(8 A-N characters max)

A = Assembly Location

WL = 2-digit Wafer Lot Code

Y = Year Code

WW = Work Week Code

#### **ORDERING INFORMATION**

See detailed ordering, marking and shipping information in the package dimensions section on page 5 of this data sheet.

# **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise specified)

| Parameter                                                    | Symbol                              | Test Condition                                                                     |                        | Min | Тур  | Max  | Unit  |
|--------------------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------|------------------------|-----|------|------|-------|
| OFF CHARACTERISTICS                                          |                                     |                                                                                    |                        | •   | •    | •    |       |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                                      |                        | 40  |      |      | V     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /              |                                                                                    |                        |     | 20   |      | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                    |                                                                                    |                        |     |      | 10   |       |
|                                                              |                                     | $V_{DS} = 40 \text{ V}$                                                            | T <sub>J</sub> = 125°C |     |      | 250  | μΑ    |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                    | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = 20 V                                      |                        |     |      | 100  | nA    |
| ON CHARACTERISTICS (Note 4)                                  |                                     |                                                                                    |                        |     |      |      |       |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                 | $V_{GS} = V_{DS}, I_D = 250 \mu A$                                                 |                        | 2.0 |      | 4.0  | V     |
| Threshold Temperature Coefficient                            | V <sub>GS(TH)</sub> /T <sub>J</sub> |                                                                                    |                        |     | -8.5 |      | mV/°C |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                 | V <sub>GS</sub> = 10 V                                                             | I <sub>D</sub> = 50 A  |     | 0.57 | 0.67 | mΩ    |
| Forward Transconductance                                     | 9FS                                 | V <sub>DS</sub> =5 V, I <sub>D</sub> = 50 A                                        |                        |     | 200  |      | S     |
| CHARGES, CAPACITANCES & GATE RE                              | SISTANCE                            |                                                                                    |                        |     |      |      |       |
| Input Capacitance                                            | C <sub>ISS</sub>                    | V <sub>GS</sub> = 0 V, f = 1 MHz, V <sub>DS</sub> = 25 V                           |                        |     | 9281 |      | pF    |
| Output Capacitance                                           | C <sub>OSS</sub>                    |                                                                                    |                        |     | 5387 |      |       |
| Reverse Transfer Capacitance                                 | C <sub>RSS</sub>                    |                                                                                    |                        |     | 176  |      |       |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                 | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 20 V; I <sub>D</sub> = 50 A              |                        |     | 140  |      |       |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>                  | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 20 V; I <sub>D</sub> = 50 A              |                        |     | 22.7 |      | nC    |
| Gate-to-Source Charge                                        | Q <sub>GS</sub>                     |                                                                                    |                        |     | 37   |      |       |
| Gate-to-Drain Charge                                         | $Q_{GD}$                            |                                                                                    |                        |     | 28.3 |      |       |
| Plateau Voltage                                              | $V_{GP}$                            |                                                                                    |                        |     | 4.28 |      | V     |
| SWITCHING CHARACTERISTICS (Note 5                            | 5)                                  |                                                                                    |                        |     |      |      |       |
| Turn-On Delay Time                                           | t <sub>d(ON)</sub>                  | $V_{GS}$ = 10 V, $V_{DS}$ = 20 V, $I_{D}$ = 50 A, $R_{G}$ = 2.5 $\Omega$           |                        |     | 28.9 |      | - ns  |
| Rise Time                                                    | t <sub>r</sub>                      |                                                                                    |                        |     | 18.1 |      |       |
| Turn-Off Delay Time                                          | t <sub>d(OFF)</sub>                 |                                                                                    |                        |     | 61.0 |      |       |
| Fall Time                                                    | t <sub>f</sub>                      |                                                                                    |                        |     | 20.4 |      |       |
| DRAIN-SOURCE DIODE CHARACTERIS                               | STICS                               |                                                                                    |                        |     |      |      |       |
| Forward Diode Voltage V <sub>SD</sub> V <sub>G</sub>         | V <sub>SD</sub>                     | V <sub>GS</sub> = 0 V,                                                             | T <sub>J</sub> = 25°C  |     | 0.9  | 1.2  | .,,   |
|                                                              | I <sub>S</sub> = 50 A               | T <sub>J</sub> = 125°C                                                             |                        | 0.8 |      |      |       |
| Reverse Recovery Time                                        | t <sub>RR</sub>                     | $V_{GS} = 0 \text{ V, dIS/dt} = 100 \text{ A/}\mu\text{s,}$ $I_{S} = 50 \text{ A}$ |                        |     | 88.9 |      |       |
| Charge Time                                                  | t <sub>a</sub>                      |                                                                                    |                        |     | 57.9 |      | ns    |
| Discharge Time                                               | t <sub>b</sub>                      |                                                                                    |                        |     | 31   |      |       |
| Reverse Recovery Charge                                      | Q <sub>RR</sub>                     |                                                                                    |                        |     | 191  |      | nC    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

4. Pulse Test: pulse width  $\leq 300~\mu s$ , duty cycle  $\leq 2\%$ .

5. Switching characteristics are independent of operating junction temperatures.

## **TYPICAL CHARACTERISTICS**



### **TYPICAL CHARACTERISTICS**



Figure 7. Capacitance Variation



Figure 8. Gate-to-Source vs. Total Gate Charge



Figure 9. Resistive Switching Time Variation vs. Gate Resistance



Figure 10. Diode Forward Voltage vs. Current



Figure 11. Maximum Rated Forward Biased Safe Operating Area



Figure 12. I<sub>PEAK</sub> vs. Time in Avalanche



Figure 13. Thermal Characteristics

### **DEVICE ORDERING INFORMATION**

| Device          | Marking | Package               | Shipping <sup>†</sup> |
|-----------------|---------|-----------------------|-----------------------|
| NVMTS0D7N04CTXG | 0D7N04C | POWER 88<br>(Pb-Free) | TBD / Tape & Reel     |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **PACKAGE DIMENSIONS**





MILLIMETERS DIM MIN. NOM. MAX. 1.00 1.20 1.10 Α A1 0.00 0.05 1.00 1.10 b 0.90 b1 0.43 0.53 0.63 0.23 0.28 0.33 D 8.20 8.30 8.40 D1 7.90 8.00 8.10 D2 6.80 6.90 7 00 D3 6.90 7.00 7.10 Е 8.30 8.50 8.40 E1 7.80 7.90 8.00 E2 5.34 5.44 5.24 E3 0.35 0.45 0.25 2.00 BSC 1.00 BSC e/2 e1 2.70 BSC 1.35 BSC e1/2 Κ 1.50 1.57 1.70 0.64 0.74 0.84 0.67 0.87 L1 0.77 θ 0° 12°

PROTRUSIONS, OR GATE BURRS. SEATING PLANE IS DEFINED BY THE TERMINALS.

"A1" IS DEFINED AS THE DISTANCE FROM THE SEATING
PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.

ON Semiconductor and ware trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold O

# **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative