

#### **Product Change Notification - SYST-25MXJT456**

Date:

26 Oct 2018

**Product Category:** 

P-Channel Enhancement Mode MOSFETs

**Affected CPNs:** 



#### **Notification subject:**

Data Sheet - LP0701 P-Channel Enhancement-Mode Lateral MOSFET Data Sheet

#### **Notification text:**

SYST-25MXJT456

Microchip has released a new DeviceDoc for the LP0701 P-Channel Enhancement-Mode Lateral MOSFET Data Sheet of devices. If you are using one of these devices please read the document located at <a href="LP0701 P-Channel Enhancement-Mode Lateral MOSFET">LP0701 P-Channel Enhancement-Mode Lateral MOSFET</a> Data Sheet.

**Notification Status:** Final

**Description of Change:** 1) Converted Supertex Doc# DSFP-LP0701 to Microchip DS20005447A 2) Changed the package marking format 3) Removed the 3-lead TO-92 N3 P002, P003, P005, P013 and P014 media types 4) Added some sections to comply with the standard Microchip format 5) Made minor text changes throughout the document

Impacts to Data Sheet: None

Reason for Change: To Improve Manufacturability

**Change Implementation Status:** Complete

**Date Document Changes Effective: 26 Oct 2018** 

**NOTE:** Please be advised that this is a change to the document only the product has not been changed.

Markings to Distinguish Revised from Unrevised Devices: N/A Attachment(s):

LP0701 P-Channel Enhancement-Mode Lateral MOSFET Data Sheet

Please contact your local <u>Microchip sales office</u> with questions or concerns regarding this notification.

#### **Terms and Conditions:**

If you wish to <u>receive Microchip PCNs via email</u> please register for our PCN email service at our <u>PCN home page</u> select register then fill in the required fields. You will find instructions about registering for Microchips PCN email service in the <u>PCN FAQ</u> section.

If you wish to <u>change your PCN profile</u>, <u>including opt out</u>, please go to the <u>PCN home page</u> select login and sign into your myMicrochip account. Select a profile option from the left navigation bar and make the applicable selections.

| SYST-25MXJT456 - Data Sheet - LP0701 P-Channel Enhancement-Mode Lateral MOSFET Data Sheet |  |
|-------------------------------------------------------------------------------------------|--|
|                                                                                           |  |
| Affacted Catalog Port Numbers (CDN)                                                       |  |
| Affected Catalog Part Numbers (CPN)                                                       |  |
| LP0701LG-G                                                                                |  |
| LP0701N3-G                                                                                |  |
| 21 0/01N3-G                                                                               |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |
|                                                                                           |  |

Date: Thursday, October 25, 2018

## **LP0701**

### P-Channel Enhancement-Mode Lateral MOSFET

#### **Features**

- · Ultra-Low Threshold
- · High Input Impedance
- · Low Input Capacitance
- · Fast Switching Speeds
- · Low On-Resistance
- · Freedom from Secondary Breakdown
- · Low Input and Output Leakage

#### **Applications**

- · Logic-Level Interfaces
- · Solid-State Relays
- · Battery-Operated Systems
- · Photovoltaic Drives
- · Analog Switches
- · General Purpose Line Drivers

#### **General Description**

The LP0701 Enhancement-mode (normally-off) transistor uses a lateral MOS structure and a well-proven silicon-gate manufacturing process. This combination produces a device with the power handling capabilities of bipolar transistors and the high input impedance and positive temperature coefficient inherent in MOS devices. Characteristic of all MOS structures, this device is free from thermal runaway and thermally induced secondary breakdown.

The low threshold voltage and low on-resistance characteristics are ideally suited for handheld and battery-operated applications.

#### **Package Types**



#### 1.0 ELECTRICAL CHARACTERISTICS

#### **Absolute Maximum Ratings†**

| Drain-to-Source Voltage                       | BV <sub>DSS</sub> |
|-----------------------------------------------|-------------------|
| Drain-to-Gate Voltage                         |                   |
| Gate-to-Source Voltage                        |                   |
| Operating Ambient Temperature, T <sub>A</sub> |                   |
| Storage Temperature, T <sub>S</sub>           |                   |

**† Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### DC ELECTRICAL CHARACTERISTICS

**Electrical Specifications:**  $T_A = 25^{\circ}$ C unless otherwise specified. All DC parameters are 100% tested at 25°C unless otherwise stated. Pulse test: 300 µs pulse, 2% duty cycle

| Parameter                                      | Sym.                | Min.  | Тур. | Max. | Unit  | Conditions                                                                 |
|------------------------------------------------|---------------------|-------|------|------|-------|----------------------------------------------------------------------------|
| Drain-to-Source Breakdown Voltage              | BV <sub>DSS</sub>   | -16.5 | _    | _    | V     | $V_{GS} = 0V$ , $I_D = -1$ mA                                              |
| Gate Threshold Voltage                         | V <sub>GS(th)</sub> | -0.5  | -0.7 | -1   | V     | $V_{GS} = V_{DS}$ , $I_D = -1$ mA                                          |
| Change in V <sub>GS(th)</sub> with Temperature | $\Delta V_{GS(th)}$ | 1     |      | -4   | mV/°C | $V_{GS} = V_{DS}$ , $I_D = -1 \text{ mA}$<br>(Note 1)                      |
| Gate Body Leakage Current                      | I <sub>GSS</sub>    |       | 1    | -100 | nA    | $V_{GS} = \pm 10V$ , $V_{DS} = 0V$                                         |
|                                                |                     | I     | l    | -100 | nA    | $V_{DS} = -15V, V_{GS} = 0V$                                               |
| Zero-Gate Voltage Drain Current                | I <sub>DSS</sub>    | l     |      | -1   | mA    | $V_{DS}$ = 0.8 Maximum rating,<br>$V_{GS}$ = 0V, $T_A$ = 125°C<br>(Note 1) |
|                                                |                     |       | -0.4 |      | Α     | $V_{GS} = V_{DS} = -2V$                                                    |
| On-State Drain Current                         | I <sub>D(ON)</sub>  | -0.6  | -1   |      | Α     | $V_{GS} = V_{DS} = -3V$                                                    |
|                                                |                     | -1.25 | -2.3 |      | Α     | $V_{GS} = V_{DS} = -5V$                                                    |
|                                                |                     | I     | 2    | 4    | Ω     | $V_{GS} = -2V$ , $I_D = -50$ mA                                            |
| Static Drain-to-Source On-State Resistance     | R <sub>DS(ON)</sub> |       | 1.7  | 2    | Ω     | $V_{GS} = -3V$ , $I_{D} = -150$ mA                                         |
|                                                |                     |       | 1.3  | 1.5  | Ω     | $V_{GS} = -5V$ , $I_D = -300$ mA                                           |
| Change in R <sub>DS(ON)</sub> with Temperature | $\Delta R_{DS(ON)}$ |       |      | 0.75 | %/°C  | $V_{GS} = -5V, I_D = -300 \text{ mA}$ (Note 1)                             |

Note 1: Specification is obtained by characterization and is not 100% tested.

#### **AC ELECTRICAL CHARACTERISTICS**

**Electrical Specifications:** T<sub>A</sub> = 25°C unless otherwise specified. Specification is obtained by characterization and is not 100% tested.

| Parameter                        | Sym.                | Min. | Тур. | Max. | Unit | Conditions                                       |  |  |  |
|----------------------------------|---------------------|------|------|------|------|--------------------------------------------------|--|--|--|
| Forward Transconductance         | G <sub>FS</sub>     | 500  | 700  | _    | mmho | $V_{GS} = -15V, I_D = -1A$                       |  |  |  |
| Input Capacitance                | C <sub>ISS</sub>    | _    | 120  | 250  | pF   | V <sub>GS</sub> = 0V,                            |  |  |  |
| Common Source Output Capacitance | Coss                | _    | 100  | 125  | pF   | V <sub>DS</sub> = -15V,                          |  |  |  |
| Reverse Transfer Capacitance     | C <sub>RSS</sub>    | _    | 40   | 60   | pF   | f = 1 MHz                                        |  |  |  |
| Turn-On Delay Time               | t <sub>d(ON)</sub>  | _    | _    | 20   | ns   |                                                  |  |  |  |
| Rise Time                        | t <sub>r</sub>      | _    | _    | 20   | ns   | $V_{DD} = -15V$ ,                                |  |  |  |
| Turn-Off Delay Time              | t <sub>d(OFF)</sub> | _    | _    | 30   | ns   | $I_D = -1.25A,$ $R_{GEN} = 25Ω$                  |  |  |  |
| Fall Time                        | t <sub>f</sub>      | _    | _    | 30   | ns   | - GEN                                            |  |  |  |
| DIODE PARAMETER                  |                     |      |      |      |      |                                                  |  |  |  |
| Diode Forward Voltage Drop       | V <sub>SD</sub>     | _    | -1.2 | -1.5 | V    | $V_{GS} = 0V, I_{SD} = -500 \text{ mA}$ (Note 1) |  |  |  |

**Note 1:** Unless otherwise stated, all DC parameters are 100% tested at 25°C. Pulse test: 300 μs pulse, 2% duty cycle.

#### **TEMPERATURE SPECIFICATIONS**

| Parameter                     | Sym.           | Min. | Тур. | Max. | Unit | Conditions |
|-------------------------------|----------------|------|------|------|------|------------|
| TEMPERATURE RANGE             |                |      |      |      |      |            |
| Operating Ambient Temperature | T <sub>A</sub> | -55  | _    | +150 | °C   |            |
| Storage Temperature           | T <sub>S</sub> | -55  | _    | +150 | °C   |            |
| PACKAGE THERMAL RESISTANCE    |                |      |      |      |      |            |
| 3-lead TO-92                  | $\theta_{JA}$  | _    | 132  | _    | °C/W |            |
| 8-lead SOIC                   | $\theta_{JA}$  | _    | 101  | _    | °C/W | Note 1     |

Note 1: Mounted on an FR4 board, 25 mm x 25 mm x 1.57 mm

#### THERMAL CHARACTERISTICS

| Package      | I <sub>D</sub> (Note 1)<br>(Continuous)<br>(mA) | I <sub>D</sub><br>(Pulsed)<br>(A) | Power Dissipation<br>at T <sub>A</sub> = 25°C<br>(W) | I <sub>DR</sub> (Note 1)<br>(mA) | I <sub>DRM</sub><br>(mA) |
|--------------|-------------------------------------------------|-----------------------------------|------------------------------------------------------|----------------------------------|--------------------------|
| 3-lead TO-92 | -500                                            | -1.25                             | 1                                                    | -500                             | -1.25                    |
| 8-lead SOIC  | -700                                            | -1.25                             | 1.5 (Note 2)                                         | -700                             | -1.25                    |

**Note 1:**  $I_D$  (continuous) is limited by maximum rated  $T_J$ .

2: Mounted on an FR4 board 25 mm x 25 mm x 1.57 mm

#### 2.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g. outside specified power supply range) and therefore outside the warranted range.



FIGURE 2-1: Output Characteristics.



FIGURE 2-2: Transconductance vs. Drain



**FIGURE 2-3:** Maximum Rated Safe Operating Area.



FIGURE 2-4: Saturation Characteristics.



**FIGURE 2-5:** Power Dissipation vs. Case Temperature.



**FIGURE 2-6:** Thermal Response Characteristics.



FIGURE 2-7: Temperature.

 $BV_{DSS}$  Variation with



FIGURE 2-8: Transfer Characteristics.



**FIGURE 2-9:** Capacitance vs. Drain-to-Source Voltage.



**FIGURE 2-10:** On-Resistance vs. Drain Current.



**FIGURE 2-11:**  $V_{(th)}$  and  $R_{DS}$  Variation with Temperature.



FIGURE 2-12: Characteristics.

Gate Drive Dynamic

#### 3.0 PIN DESCRIPTION

The details on the pins of LP0701 3-lead TO-92 and 8-lead SOIC are listed in Table 3-1 and Table 3-2, respectively. Refer to **Package Types** for the location of pins.

TABLE 3-1: 3-LEAD TO-92 PIN FUNCTION TABLE

| Pin Number | Pin Name | Description |
|------------|----------|-------------|
| 1          | Source   | Source      |
| 2          | Gate     | Gate        |
| 3          | Drain    | Drain       |

#### TABLE 3-2: 8-LEAD SOIC PIN FUNCTION TABLE

| Pin Number | Pin Name | Description   |
|------------|----------|---------------|
| 1          | NC       | No connection |
| 2          | NC       | No connection |
| 3          | Source   | Source        |
| 4          | Gate     | Gate          |
| 5          | Drain    | Drain         |
| 6          | Drain    | Drain         |
| 7          | Drain    | Drain         |
| 8          | Drain    | Drain         |

#### 4.0 FUNCTIONAL DESCRIPTION

Figure 4-1 illustrates the switching waveforms and test circuit for LP0701.



FIGURE 4-1: Switching Waveforms and Test Circuit.

#### 5.0 PACKAGING INFORMATION

#### 5.1 Package Marking Information



Legend: XX...X Product Code or Customer-specific information
Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')
NNN Alphanumeric traceability code

By-free JEDEC® designator for Matte Tin (Sn)
This package is Pb-free. The Pb-free JEDEC designator (e3)
can be found on the outer packaging for this package.

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for product code or customer-specific information. Package may or not include the corporate logo.

#### 3-Lead TO-92 Package Outline (L/LL/N3)





Note: For the most current package drawings, see the Microchip Packaging Specification at www.microchip.com/packaging.

| Symb                   | Symbol |      | b                 | С                 | D    | E    | E1   | е    | e1   | L     |
|------------------------|--------|------|-------------------|-------------------|------|------|------|------|------|-------|
|                        | MIN    | .170 | .014 <sup>†</sup> | .014 <sup>†</sup> | .175 | .125 | .080 | .095 | .045 | .500  |
| Dimensions<br>(inches) | NOM    | -    | -                 | -                 | -    | -    | -    | -    | -    | -     |
| (,                     | MAX    | .210 | .022 <sup>†</sup> | .022 <sup>†</sup> | .205 | .165 | .105 | .105 | .055 | .610* |

Drawings not to scale.

JEDEC Registration TO-92.
\* This dimension is not specified in the JEDEC drawing.
† This dimension differs from the JEDEC drawing.

#### 8-Lead SOIC (Narrow Body) Package Outline (LG/TG)

4.90x3.90mm body, 1.75mm height (max), 1.27mm pitch



Note: For the most current package drawings, see the Microchip Packaging Specification at www.microchip.com/packaging.

This chamfer feature is optional. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.

| Symbo             | ı   | Α     | A1   | A2    | b    | D     | E     | E1    | е           | h    | L    | L1          | L2          | θ          | θ1  |
|-------------------|-----|-------|------|-------|------|-------|-------|-------|-------------|------|------|-------------|-------------|------------|-----|
|                   | MIN | 1.35* | 0.10 | 1.25  | 0.31 | 4.80* | 5.80* | 3.80* |             | 0.25 | 0.40 |             |             | <b>0</b> o | 5º  |
| Dimension<br>(mm) | NOM | -     | -    | -     | 1    | 4.90  | 6.00  | 3.90  | 1.27<br>BSC | -    | -    | 1.04<br>REF | 0.25<br>BSC | ı          | -   |
| ()                | MAX | 1.75  | 0.25 | 1.65* | 0.51 | 5.00* | 6.20* | 4.00* |             | 0.50 | 1.27 |             |             | 8º         | 15º |

JEDEC Registration MS-012, Variation AA, Issue E, Sept. 2005.

\* This dimension is not specified in the JEDEC drawing.

Drawings are not to scale.

#### APPENDIX A: REVISION HISTORY

#### **Revision A (October 2018)**

- Converted Supertex Doc# DSFP-LP0701 to Microchip DS20005447A
- Changed the package marking format
- Removed the 3-lead TO-92 N3 P002, P003, P005, P013 and P014 media types
- Added some sections to comply with the standard Microchip format
- Made minor text changes throughout the document

#### PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| PART NO        | <u>. XX</u>        |   | - х - х                                                   | Examples:      |                                                                          |
|----------------|--------------------|---|-----------------------------------------------------------|----------------|--------------------------------------------------------------------------|
| Device         | Packa<br>Optio     |   | Environmental Media Type                                  | a) LP0701N3-G: | P-Channel Enhancement-<br>Mode Lateral MOSFET,<br>3-lead TO-92, 1000/Bag |
| Device:        | LP0701             | = | P-Channel Enhancement-Mode Lateral<br>MOSFET              | b) LP0701LG-G: | P-Channel Enhancement-<br>Mode Lateral MOSFET,<br>8-lead SOIC, 3300/Reel |
| Packages:      | N3<br>LG           | = | 3-lead TO-92<br>8-lead SOIC                               |                |                                                                          |
| Environmental: | G                  | = | Lead (Pb)-free/RoHS-compliant Package                     |                |                                                                          |
| Media Types:   | (blank)<br>(blank) | = | 1000/Bag for an N3 Package<br>3300/Reel for an LG Package |                |                                                                          |
|                |                    |   |                                                           |                |                                                                          |

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM, net. PICkit, PICtail, PowerSmart, PureSilicon. QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2018, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-3753-6



#### **Worldwide Sales and Service**

#### **AMERICAS**

**Corporate Office**2355 West Chandler Blvd.
Chandler, AZ 85224-6199
Tel: 480-792-7200
Fax: 480-792-7277

Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address:

www.microchip.com

Atlanta Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis
Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

China - Chengdu Tel: 86-28-8665-5511

**China - Chongqing** Tel: 86-23-8980-9588

China - Dongguan Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

China - Wuhan

Tel: 86-27-5980-5300 China - Xian

Tel: 86-29-8833-7252 **China - Xiamen** Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

**India - Pune** Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

Korea - Daegu

Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-67-3636

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

**Israel - Ra'anana** Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611

Fax: 39-0331-466781 Italy - Padova

Tel: 39-049-7625286 **Netherlands - Drunen** 

Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820