

| MDE029A128296RBW | 128 x 296    | 3-Wire SPI Interface | E-Ink Module |  |  |  |  |
|------------------|--------------|----------------------|--------------|--|--|--|--|
| Specification    |              |                      |              |  |  |  |  |
| Version: 1       |              | Date: 12/02/2019     |              |  |  |  |  |
|                  | Revision     |                      |              |  |  |  |  |
| 1 11             | /02/2019 Fir | st Issue.            |              |  |  |  |  |

| Display               | Features                |              |                        |
|-----------------------|-------------------------|--------------|------------------------|
| Display Size          | 2.9"                    |              |                        |
| Resolution            | 128 x 296               |              |                        |
| Orientation           | Portrait                |              | 1                      |
| Appearance            | Black, White, Red       |              |                        |
| Logic Voltage         | 3.3V                    |              | <b>oHS</b><br>ompliant |
| Interface             | SPI                     |              | moliont                |
| Touchscreen           | N/A                     |              | mphant                 |
| Module Size           | 91.00 x 77.00 x 1.25 mm |              |                        |
| Operating Temperature | 0°C ~ +30°C             |              |                        |
| Pinout                | 24 - Way FFC            | Box Quantity | Weight / Display       |
| Pitch                 | 0.5mm                   |              |                        |

\* - For full design functionality, please use this specification in conjunction with the SSD1619A specification.(Provided Separately)

| Display Accessories |             |  |  |  |  |
|---------------------|-------------|--|--|--|--|
| Part Number         | Description |  |  |  |  |
|                     |             |  |  |  |  |
|                     |             |  |  |  |  |
|                     |             |  |  |  |  |
|                     |             |  |  |  |  |
|                     |             |  |  |  |  |
|                     |             |  |  |  |  |
|                     |             |  |  |  |  |
|                     |             |  |  |  |  |
|                     |             |  |  |  |  |

| Optional Variants |         |  |  |  |  |
|-------------------|---------|--|--|--|--|
| Appearances       | Voltage |  |  |  |  |
|                   |         |  |  |  |  |
|                   |         |  |  |  |  |
|                   |         |  |  |  |  |
|                   |         |  |  |  |  |
|                   |         |  |  |  |  |
|                   |         |  |  |  |  |
|                   |         |  |  |  |  |
|                   |         |  |  |  |  |
|                   |         |  |  |  |  |

### Overview

MDE029A128296RBW is an Active Matrix Electrophoretic Display (AM EPD), with interface and a reference system design. The display is capable to display image at 1-bit white, black and red full display capabilities. The 2.9inch active area contains 296×128 pixels. The module is a TFT-array driving electrophoresis display, with integrated circuits including gate driver, source driver, MCU interface, timing controller, oscillator, DC-DC, SRAM, LUT, VCOM. Module can be used in portable electronic devices, such as Electronic Shelf Label (ESL) System.

### Features

- ◆296×128 pixels display
- ◆ High contrast High reflectance
- ♦ Ultra wide viewing angle Ultra low power consumption
- ◆ Pure reflective mode
- ♦ Bi-stable display
- ◆Commercial temperature range
- ◆Landscape portrait modes
- ◆ Hard-coat antiglare display surface
- ♦ Ultra Low current deep sleep mode
- ♦ On chip display RAM
- ♦ Waveform can stored in On-chip OTP or written by MCU
- ◆ Serial peripheral interface available
- ♦ On-chip oscillator
- ♦ On-chip booster and regulator control for generating VCOM, Gate and Source driving voltage
- $\mathbf{\Phi}$ <sup>2</sup>C signal master interface to read external temperature sensor
- ◆ Built-in temperature sensor
- ◆ Support partial update mode

### **Mechanical Specification**

| Parameter           | Specifications            | Unit  | Remark  |
|---------------------|---------------------------|-------|---------|
| Screen Size         | 2.9                       | Inch  |         |
| Display Resolution  | 128(H)×296(V)             | Pixel | DPI:112 |
| Active Area         | 29.06×66.90               | mm    |         |
| Pixel Pitch         | 0.227×0.226               | mm    |         |
| Pixel Configuration | Rectangle                 |       |         |
| Outline Dimension   | 36.7(H)×79.0 (V) ×1.20(D) | mm    |         |
| Weight              | 5.5±0.5                   | g     |         |



# Input/output Pin Assignment

| No. | Name  | I/O | Description                                                                                                              | Remark    |
|-----|-------|-----|--------------------------------------------------------------------------------------------------------------------------|-----------|
| 1   | NC    |     | Do not connect with other NC pins                                                                                        | Keep Open |
| 2   | GDR   | 0   | N-Channel MOSFET Gate Drive Control                                                                                      |           |
| 3   | RESE  | Ι   | Current Sense Input for the Control Loop                                                                                 |           |
| 4   | NC    | NC  | Do not connect with other NC pins                                                                                        | Keep Open |
| 5   | VSH2  | C   | Positive Source driving voltage(Red)                                                                                     |           |
| 6   | TSCL  | 0   | I2C Interface to digital temperature sensor Clock pin                                                                    |           |
| 7   | TSDA  | I/O | I2C Interface to digital temperature sensor Data pin                                                                     |           |
| 8   | BS1   | Ι   | Bus Interface selection pin                                                                                              | Note 5-5  |
| 9   | BUSY  | 0   | Busy state output pin                                                                                                    | Note 5-4  |
| 10  | RES#  | Ι   | Reset signal input. Active Low.                                                                                          | Note 5-3  |
| 11  | D/C#  | Ι   | Data /Command control pin                                                                                                | Note 5-2  |
| 12  | CS#   | Ι   | Chip select input pin                                                                                                    | Note 5-1  |
| 13  | SCL   | Ι   | Serial Clock pin (SPI)                                                                                                   |           |
| 14  | SDA   | Ι   | Serial Data pin (SPI)                                                                                                    |           |
| 15  | VDDIO | Р   | Power Supply for interface logic pins It should be connected with VCI                                                    | ply       |
| 16  | VCI   | Р   | Power Supply for the chip                                                                                                |           |
| 17  | VSS   | Р   | Ground                                                                                                                   |           |
| 18  | VDD   | C   | Core logic power pin VDD can be regulated internally<br>from VCI. A capacitor should be connected between<br>VDD and VSS |           |
| 19  | VPP   | Р   | FOR TEST                                                                                                                 | Keep Open |
| 20  | VSH1  | C   | Positive Source driving voltage                                                                                          |           |
| 21  | VGH   | С   | Power Supply pin for Positive Gate driving voltage and VSH1                                                              |           |
| 22  | VSL   | C   | Negative Source driving voltage                                                                                          |           |
| 23  | VGL   | C   | Power Supply pin for Negative Gate driving voltage VCOM and VSL                                                          |           |
| 24  | VCOM  | C   | VCOM driving voltage                                                                                                     |           |

I = Input Pin, O = Output Pin, /O = Bi-directional Pin (Input/output), P = Power Pin, C = Capacitor Pin

- Note 5-1: This pin (CS#) is the chip select input connecting to the MCU. The chip is enabled for MCU communication only when CS# is pulled LOW.
- Note 5-2: This pin is (D/C#) Data/Command control pin connecting to the MCU in 4-wire SPI mode. When the pin is pulled HIGH, the data at SDA will be interpreted as data. When the pin is pulled LOW, the data at SDA will be interpreted as command.

Note 5-3: This pin (RES#) is reset signal input. The Reset is active low.

Note 5-4: This pin is Busy state output pin. When Busy is High, the operation of chip should not be interrupted, command should not be sent. The chip would put Busy pin High when -Outputting display waveform -Communicating with digital temperature sensor

Note 5-5: Bus interface selection pin

| BS1 State | MCU Interface                                          |  |  |  |  |
|-----------|--------------------------------------------------------|--|--|--|--|
| L         | 4-lines serial peripheral interface(SPI) - 8 bits SPI  |  |  |  |  |
| Н         | 3- lines serial peripheral interface(SPI) - 9 bits SPI |  |  |  |  |

### **Electrical Characteristics**

### 1. Absolute Maximum Rating

| Parameter                | Symbol | Rating           | Unit |
|--------------------------|--------|------------------|------|
| Logic supply voltage     | VCI    | -0.5 to +4.0     | V    |
| Logic Input voltage      | VIN    | -0.5 to VCI +0.5 | V    |
| Logic Output voltage     | VOUT   | -0.5 to VCI +0.5 | V    |
| Operating Temp range     | TOPR   | 10 to +40        | °C.  |
| Storage Temp range       | TSTG   | -25 to+40        | °C.  |
| Operating Temp range Max | TOPRm  | 0 to +40         | °C.  |
| Optimal Storage Temp     | TSTGo  | 23±2             | °С.  |
| Optimal StorageHumidity  | HSTGo  | 55±10            | %RH  |

Note:

1.Maximum ratings are those values beyond which damages to the device may occur. Functional operation should be restricted to the limits in the Panel DC Characteristics tables.

### 2. Panel DC Characteristics

| Parameter                 | Symbol    | Condition                                                     | Applicab<br>le pin | Min.    | Тур.  | Max.    | Unit |
|---------------------------|-----------|---------------------------------------------------------------|--------------------|---------|-------|---------|------|
| Single ground             | Vss       | -                                                             |                    | -       | 0     | -       | V    |
| Logic supply voltage      | VCI       | -                                                             | VCI                | 2.2     | 3.0   | 3.7     | V    |
| Core logic voltage        | VDD       |                                                               | VDD                | 1.7     | 1.8   | 1.9     | V    |
| High level input voltage  | VIH       | -                                                             | -                  | 0.8 Vci | -     | -       | V    |
| Low level input voltage   | VIL       | -                                                             | -                  | -       | -     | 0.2 VCI | V    |
| High level output voltage | Voh       | IOH = -100uA                                                  | -                  | 0.9 Vci | -     | -       | V    |
| Low level output voltage  | Vol       | IOL = 100uA                                                   | -                  | -       | -     | 0.1 Vci | V    |
| Typical power             | Ртур      | Vci =3.0V                                                     | -                  | -       | 12.9  | -       | mW   |
| Deep sleep mode           | PSTPY     | Vci =3.0V                                                     | -                  | -       | 0.003 | -       | mW   |
| Typical operating current | Iopr_VCI  | Vci =3.0V                                                     | -                  | -       | 4.3   | -       | mA   |
| Image update time         | -         | 23 °C                                                         | -                  | -       | 12    | -       | sec  |
| Sleep mode current        | Islp_Vci  | DC/DC off<br>No clock<br>No input load<br>Ram data retain     | -                  | -       | 20    | -       | uA   |
| Deep sleep mode current   | Idslp_Vci | DC/DC off<br>No clock<br>No input load<br>Ram data not retain | -                  | -       | 1     | 5       | uA   |

The following specifications apply for: VSS=0V, VCI=3.0V, TOPR =23°C.

# Notes: 1. The typical power is measured with following transition from horizontal 2 scale pattern to vertical 2 scale pattern.



- 2. The deep sleep power is the consumed power when the panel controller is in deep sleep mode.
- **3.** The listed electrical/optical characteristics are only guaranteed under the controller & waveform provided by Midas.

#### 3. Panel DC Characteristics(Driver IC Internal Regulators)

| Parameter                      | Symbol | Condition | Applicable pin | Min.  | Тур. | Max.  | Unit |
|--------------------------------|--------|-----------|----------------|-------|------|-------|------|
| VCOM output voltage            | VCOM   | -         | VCOM           | -     | TBD  | -     | V    |
| Positive Source output voltage | Vsh    | -         | S0~S127        | +14.5 | +15  | +15.5 | V    |
| Negative Source output voltage | Vsl    | -         | S0~S127        | -15.5 | -15  | -14.5 | V    |
| Positive gate output voltage   | Vgh    | -         | G0~G295        | +21   | +22  | +23   | V    |
| Negative gate output voltage   | Vgl    | -         | G0~G295        | -21   | -20  | -19   | V    |

The following specifications apply for: VSS=0V, VCI=3.0V, TOPR =23°C.

#### 4. Panel AC Characteristics

#### 4.1 MCU Interface Selection

The pin assignment at different interface mode is summarized in Table 6-4-1. Different MCU mode can be set by hardware selection on BS1 pins. The display panel only supports 4-wire SPI or 3-wire SPI interface mode.

| Pin Name         | Data/Comm | a <mark>nd</mark> Interface |     | Control Signa | I    |
|------------------|-----------|-----------------------------|-----|---------------|------|
| Bus interface    | SDA       | SCL                         | CS# | D/C#          | RES# |
| BS1=L 4-wire SPI | SDA       | SCL                         | CS# | D/C#          | RES# |
| BS1=H 3-wire SPI | SDA       | SCL                         | CS# | L             | RES# |

## 4.2 MCU Serial Interface (4-wire SPI)

The serial interface consists of serial clock SCL, serial data SDA, D/C#, CS#. This interface supports Write mode and Read mode.

| Function      | CS# | D/C# | SCL |
|---------------|-----|------|-----|
| Write command | L   | L    | ↑   |
| Write data    | L   | Н    | ↑   |

#### Note: $\uparrow$ stands for rising edge of signal

In the write mode SDA is shifted into an 8-bit shift register on every rising edge of SCL in the order of D7, D6, ... D0. The level of D/C# should be kept over the whole byte. The data byte in the shift register is written to the Graphic Display Data RAM /Data Byte register or command Byte register according to D/C# pin.



#### Figure 6-1: Write procedure in 4-wire SPI mode

In the Read mode:

- 1. After driving CS# to low, MCU need to define the register to be read.
- SDA is shifted into an 8-bit shift register on every rising edge of SCL in the order of D7, D6, ... D0 with D/C# keep low.
- 3. After SCL change to low for the last bit of register, D/C# need to drive to high.
- 4. SDA is shifted out an 8-bit data on every falling edge of SCL in the order of D7, D6, ... D0.
- 5. Depending on register type, more than 1 byte can be read out. After all byte are read, CS# need to drive to high to stop the read operation.



#### Figure 6-2: Read procedure in 4-wire SPI mode

#### 4.3 MCU Serial Interface (3-wire SPI)

The 3-wire serial interface consists of serial clock SCL, serial data SDA and CS#. This interface also supports Write mode and Read mode.

The operation is similar to 4-wire serial interface while D/C# pin is not used. There are altogether 9-bits will be shifted into the shift register on every ninth clock in sequence: D/C# bit, D7 to D0 bit. The D/C# bit (first bit of the sequential data) will determine the following data byte in the shift register is written to the Display Data RAM (D/C# bit = 1) or the command register (D/C# bit = 0).

| Function      | CS# | D/C# | SCL |
|---------------|-----|------|-----|
| Write command | L   | Tie  | 1   |
| Write data    | L   | Tie  | ↑ ( |

Note:  $\uparrow$  stands for rising edge of signal



In the Read mode:

- 1. After driving CS# to low, MCU need to define the register to be read.
- 2. D/C=0 is shifted thru SDA with one rising edge of SCL
- SDA is shifted into an 8-bit shift register on every rising edge of SCL in the order of D7, D6, ... D0.
- 4. D/C=1 is shifted thru SDA with one rising edge of SCL
- 5. SDA is shifted out an 8-bit data on every falling edge of SCL in the order of D7, D6, ... D0.
- 6. Depending on register type, more than 1 byte can be read out. After all byte are read, CS# need to drive to high to stop the read operation.

#### Figure 6-4: Read procedure in 3-wire SPI mode



### 4.4 Interface Timing

The following specifications apply for: VSS=0V, VCI=3.0V, TOPR =23°C.



**Changed Diagram** 

### Serial Interface Timing Characteristics

## (VCI - VSS = 2.2V to 3.7V, TOPR = 23°C, CL=20pF)

#### Write mode

| Symbol   | Parameter                                                                    | Min | Тур. | Max | Unit |
|----------|------------------------------------------------------------------------------|-----|------|-----|------|
| fSCL     | SCL frequency (Write Mode)                                                   |     |      | 20  | MHz  |
| tCSSU    | Time CS# has to be low before the first rising edge of SCLK                  | 20  |      |     | ns   |
| tCSHLD   | Time CS# has to remain low after the last falling edge of SCLK               | 20  |      |     | ns   |
| tCSHIGH  | Time CS# has to remain high between two transfers                            | 100 |      |     | ns   |
| tSCLHIGH | Part of the clock period where SCL has to remain high                        | 25  |      |     | ns   |
| tSCLLOW  | Part of the clock period where SCL has to remain low                         | 25  |      |     | ns   |
| tSISU    | Time SI (SDA Write Mode) has to be stable before the next rising edge of SCL | 10  |      |     | ns   |
| tSIHLD   | Time SI (SDA Write Mode) has to remain stable after the rising edge of SCL   | 40  |      |     | ns   |
| Read mod | le                                                                           |     |      |     |      |

# Read mode

| Symbol       | Parameter                                                                | Min | Тур. | Max | Unit |
|--------------|--------------------------------------------------------------------------|-----|------|-----|------|
| fSCL         | SCL frequency (Read Mode)                                                | SI  | DI   | 2.5 | MHz  |
| tCSSU        | Time CS# has to be low before the first rising edge of SCLK              | 100 |      |     | ns   |
| tCSHLD       | Time CS# has to remain low after the last falling edge of SCLK           | 50  |      |     | ns   |
| tCSHIGH      | Time CS# has to remain high between two transfers                        | 250 |      |     | ns   |
| tSCLHIG<br>H | Part of the clock period where SCL has to remain high                    | 180 |      |     | ns   |
| tSCLLOW      | Part of the clock period where SCL has to remain low                     | 180 |      |     | ns   |
| tSOSU        | Time SO(SDA Read Mode) will be stable before the next rising edge of SCL |     | 50   |     | ns   |
| tSOHLD       | Time SO (SDA Read Mode) will remain stable after the rising edge of SCL  |     | 70   |     | ns   |

# **Command Table**

| R/W# | D/C# | Hex | D7 | D6 | D5 | D4 | D3 | D2             | D1    | D0             | Command         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------|------|-----|----|----|----|----|----|----------------|-------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 0    | 01  | 0  | 0  | 0  | 0  | 0  | 0              | 0     | 1              | Driver Output   | Gate setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0    | 1    |     | A7 | A6 | A5 | A4 | A3 | A2             | A1    | A0             | control         | Set A[8:0]=0127h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0    | 1    |     | 0  | 0  | 0  | 0  | 0  | 0              | 0     | A8             |                 | Set B[8:0]=00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0    | 1    |     | 0  | 0  | 0  | 0  | 0  | B2             | B1    | B0             |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0    | 0    | 03  | 0  | 0  | 0  | 0  | 0  | 0              | 1     | 1              | Gate Driving    | SetGate Driving voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0    | 1    |     | 0  | 0  | 0  | A4 | A3 | A2             | A1    | A0             | voltage control | A[4:0]=17h[POR],VGH at 20V[POR]<br>VGH setting from 10V to 21V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0    | 0    | 04  | 0  | 0  | 0  | 0  | 0  | 1              | 0     | 0              | Source Driving  | SetSource Driving voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0    | 1    |     | A7 | A6 | A5 | A4 | A3 | A2             | A1    | A0             | voltage control | A[7:0]= 41h[POR],VSH1 at 15V<br>B[7:0]=A Ch[POR],VSH2 at 5.4V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0    | 1    |     | B7 | B6 | B5 | B4 | B3 | B2             | B1    | B0             | _               | C[7:0] = 32h[POR], VSL at -15V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0    | 1    |     | C7 | C6 | C5 | C4 | C3 | C2             | C1    | C0             |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0    | 0    | 10  | 0  | 0  | 0  | 1  | 0  | 0              | 0     | 0              | Deep Sleep      | Deep Sleep mode Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0    | 1    |     | 0  | 0  | 0  | 0  | 0  | 0              | 0     | A <sub>0</sub> | mode            | A[0]: Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|      |      |     |    |    |    |    |    |                |       |                |                 | 0Normal Mode [POR]1Enter Deep Sleep Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0    | 0    | 11  | 0  | 0  | 0  | 1  | 0  | 0              | 0     | 1              | Data Entry      | Define data entry sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0    | 1    |     | 0  | 0  | 0  | 0  | 0  | A <sub>2</sub> | $A_1$ | A <sub>0</sub> | mode setting    | A[1:0] = ID[1:0]Address automatic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0    | 0    | 12  |    | S  | 9  |    |    |                |       |                |                 | increment / decrement setting<br>The setting of incrementing or<br>decrementing of the address counter can<br>be made independently in each upper and<br>lower bit of the address.<br>00 - Y decrement, X decrement,<br>01 - Y decrement, X increment,<br>10 - Y increment, X decrement,<br>11 - Y increment, X increment [POR]<br>A[2] = AM<br>Set the direction in which the address<br>counter is updated automatically after data<br>are written to the RAM.<br>AM= 0, the address counter is updated in<br>the X direction. [POR]<br>AM = 1, the address counter is updated in<br>the Y direction. |
| 0    | 0    | 12  | 0  | 0  | 0  | 1  | 0  | 0              | 1     | 0              | SWRESET         | It resets the commands and parameters to<br>their S/W Reset default values except<br>R10h-Deep Sleep Mode<br>Note: RAM are unaffected by this<br>command.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0    | 0    | 18  | 0  | 0  | 0  | 1  | 1  | 0              | 0     | 0              | Temperature     | Temperature Sensor Selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| 0 | 1 |    | A7 | A6 | A5  | A4 | A3 | A2 | A1 | A0 |                             |                                                                                                                                                                                  |
|---|---|----|----|----|-----|----|----|----|----|----|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   |   |    |    |    |     |    |    |    |    |    |                             |                                                                                                                                                                                  |
| 0 | 0 | 1A | 0  | 0  | 0   | 1  | 1  | 0  | 1  | 0  | Temperature                 | Write to temperature register.                                                                                                                                                   |
| 0 | 1 |    | A7 | A6 | A5  | A4 | A3 | A2 | A1 | A0 | Sensor Control<br>(Write to | A[7:0] – MSByte 01111111[POR]<br>B[7:0] – LSByte 11110000[POR]                                                                                                                   |
| 0 | 1 |    | B7 | B6 | B5  | B4 | 0  | 0  | 0  | 0  | temperature<br>register)    |                                                                                                                                                                                  |
| 0 | 0 | 20 | 0  | 0  | 1   | 0  | 0  | 0  | 0  | 0  | Master<br>Activation        | Activate Display Update Sequence<br>The Display Update Sequence Option is<br>located at R22h<br>User should not interrupt this operation to<br>avoid corruption of panel images. |
| 0 | 0 | 21 | 0  | 0  | 1   | 0  | 0  | 0  | 0  | 1  |                             | RAM content option for Display Update                                                                                                                                            |
| 0 | 1 |    | 0  | 0  | 0   | 0  | A3 | A2 | A1 | A0 | Control 1                   | BW RAM option<br>A[7:4]=0100 (For BW)                                                                                                                                            |
|   |   |    |    |    |     |    |    |    |    |    |                             | A[3:0]=0000[POR] Normal                                                                                                                                                          |
|   |   |    |    |    |     |    |    |    |    |    |                             | A[3:0]=0100                                                                                                                                                                      |
|   |   |    |    |    |     |    |    |    |    |    |                             | Bypass RAM content as 0                                                                                                                                                          |
|   |   |    |    |    |     |    |    |    |    |    |                             | A[3:0]=0100                                                                                                                                                                      |
|   |   |    |    |    |     |    |    |    |    |    |                             | Inverse RAM content                                                                                                                                                              |
| 0 | 0 | 22 | 0  | 0  | 1   | 0  | 0  | 0  | 1  | 0  | Display Update<br>Control 2 | Display Update Sequence Option:<br>Enable the stage for Master Activation                                                                                                        |
|   | 1 |    | A7 | A6 | A5  | A4 | A3 | A2 | A1 | A0 |                             | Setting for LUT from MCU                                                                                                                                                         |
|   |   |    |    | S  | l g | n  | •  | Π  | Ла | Π  | ufactu                      | Enable Clock Signal,<br>Then Enable Analog<br>Then PATTERN DISPLAY C7<br>Then Disable Analog<br>Then Disable OSC                                                                 |
|   |   |    |    |    |     |    |    |    |    |    |                             | Setting for LUT from OTP according to                                                                                                                                            |
|   |   |    |    |    |     |    |    |    |    |    |                             | external Temperature Sensor operation<br>Then Enable Analog                                                                                                                      |
|   |   |    |    |    |     |    |    |    |    |    |                             | Then Load LUT 90                                                                                                                                                                 |
|   |   |    |    |    |     |    |    |    |    |    |                             | Enable Analog<br>Then PATTERN DISPLAY<br>Then Disable Analog<br>Then Disable OSC                                                                                                 |

| 0 | 0 | 24 | 0          | 0  | 1  | 0  | 0          | 1  | 0  | 0  | Write RAM<br>(BW)  | After this command, data entries will be<br>written into the 1RAM until another<br>command is written. Address pointers will<br>advance accordingly.<br>For Write pixel:<br>Content of write RAM(BW)=1<br>For Black pixel:<br>Content of write RAM(BW)=0        |
|---|---|----|------------|----|----|----|------------|----|----|----|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 | 0 | 26 | 0          | 0  | 1  | 0  | 0          | 1  | 1  | 0  | Write RAM<br>(RED) | After this command, data entries will be<br>written into the 2 RAM until another<br>command is written. Address pointers will<br>advance accordingly.<br>For RED pixel:<br>Content of write RAM(RED)=1<br>For White/Black pixel:<br>Content of write RAM(RED)=0 |
| 0 | 0 | 2C | 0          | 0  | 1  | 0  | 1          | 1  | 0  | 0  | Write VCOM         | Set A[7:0]=2Fh                                                                                                                                                                                                                                                  |
| 0 | 1 |    | A7         | A6 | A5 | A4 | A3         | A2 | A1 | A0 | register           |                                                                                                                                                                                                                                                                 |
| 0 | 0 | 2D | 0          | 0  | 1  | 0  | 1          | 1  | 0  | 1  | OTP Register       | Read Register stored in OTP:                                                                                                                                                                                                                                    |
| 1 | 1 |    | A7         | A6 | A5 | A4 | A3         | A2 | A1 | A0 | Read               | 1. A[7:0]~ B[7:0]: VCOM Information                                                                                                                                                                                                                             |
| 1 | 1 |    | <b>B</b> 7 | B6 | B5 | B4 | <b>B</b> 3 | B2 | B1 | B0 |                    | 3. C[7:0]~F[7:0]: Reserved<br>4. G[7:0]~H[7:0]: Module ID/ Waveform                                                                                                                                                                                             |
| 1 | 1 |    | C7         | C6 | C5 | C4 | C3         | C2 | C1 | C0 |                    | Version [2bytes]                                                                                                                                                                                                                                                |
| 1 | 1 |    | D7         | D6 | D5 | D4 | D3         | D2 | D1 | D0 |                    |                                                                                                                                                                                                                                                                 |
| 1 | 1 |    | E7         | E6 | E5 | E4 | E3         | E2 | E1 | E0 |                    |                                                                                                                                                                                                                                                                 |
| 1 | 1 |    | F7         | F6 | F5 | F4 | F3         | F2 | F1 | F0 |                    |                                                                                                                                                                                                                                                                 |
| 1 | 1 |    | G7         | G6 | G5 | G4 | G3         | G2 | G1 | G0 |                    |                                                                                                                                                                                                                                                                 |
| 1 | 1 |    | H7         | H6 | H5 | H4 | H3         | H2 | H1 | H0 | Ifacti             | ire sunnly                                                                                                                                                                                                                                                      |
| 0 | 0 | 2F | 0          | 0  | 1  | 0  | 1          | 1  | 1  | 1  | Status Bit Read    | Read IC status Bit [POR 0x21]                                                                                                                                                                                                                                   |
| 1 | 1 |    | 0          | 0  | A5 | A4 | 0          | 0  | A1 | A0 |                    | A[5]: HV Ready Detection flag [POR=1]<br>0: Ready<br>1: Not Ready<br>A[4]: VCI Detection flag [POR=0]<br>0: Normal<br>1: VCI lower than the Detect level<br>A[3]: [POR=0]<br>A[2]: Busy flag [POR=0]<br>0: Normal<br>1: BUSY                                    |
|   |   |    |            |    |    |    |            |    |    |    |                    | A[1:0]: Chip ID [POR=01]<br>Remark:<br>A[5] and A[4] status are not valid after<br>RESET, they need to be initiated by<br>command 0x14 and command 0x15<br>respectively.                                                                                        |

| 0 | 0 | 32 | 0                     | 0              | 1              | 1                     | 0                     | 0              | 1                     | 0                     | WriteLUT                | Write LUT register from MCU interface                                      |
|---|---|----|-----------------------|----------------|----------------|-----------------------|-----------------------|----------------|-----------------------|-----------------------|-------------------------|----------------------------------------------------------------------------|
| 0 | 1 | 32 | 0<br>A7               | 0<br>A6        | A5             | A4                    | A3                    | A2             | A1                    | 0<br>A0               | register                | [70 bytes].                                                                |
| 0 | 1 |    | B7                    | B6             | B5             | B4                    | B3                    | B2             | B1                    | B0                    | -8                      | []                                                                         |
| 0 | 1 |    |                       |                |                |                       |                       |                | :                     | :                     | -                       |                                                                            |
| 0 | 1 |    | •                     | •              | •              | :                     | •                     | •              | •                     | ·<br>:                | -                       |                                                                            |
| 0 | 1 |    | •                     | ·<br>:         | •              | :                     | •                     | •              | •                     | ·<br>:                |                         |                                                                            |
| 0 | 1 |    | •                     | ·<br>:         | •              | ·<br>:                | •                     | •              | •                     | •                     | -                       |                                                                            |
|   | 1 |    | •                     | •              | •              | •                     | •                     | •              | •                     | •                     |                         |                                                                            |
| 0 | 0 | 3A | 0                     | 0              | 1              | 1                     | 1                     | 0              | 1                     | 0                     | Set dummy line          | Set A[6:0]=30h                                                             |
| 0 | 1 |    | 0                     | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub>        | A <sub>3</sub>        | A <sub>2</sub> | A <sub>1</sub>        | $A_0$                 | period                  | Default value will give 50Hz                                               |
|   |   |    |                       |                |                |                       |                       |                |                       |                       |                         | Frame frequency                                                            |
| 0 | 0 | 3B | 0                     | 0              | 1              | 1                     | 1                     | 0              | 1                     | 1                     | Set Gate line width     | Set A[3:0]=0Ah<br>Default value will give 50Hz                             |
| 0 | 1 |    | 0                     | 0              | 0              | 0                     | A <sub>3</sub>        | A <sub>2</sub> | $A_1$                 | A <sub>0</sub>        | width                   | Frame frequency                                                            |
| 0 | 0 | 3C | 0                     | 0              | 1              | 1                     | 1                     | 1              | 0                     | 0                     | Border                  |                                                                            |
| 0 | 1 |    | A <sub>7</sub>        | A <sub>6</sub> | A <sub>5</sub> | A4                    | 0                     | 0              | A <sub>1</sub>        | $A_0$                 | Waveform                | Select border waveform for VBD                                             |
|   |   |    |                       |                | -              |                       |                       |                |                       |                       | Control                 | A [7:6] Select VBD                                                         |
|   |   |    |                       |                |                |                       |                       |                |                       |                       |                         | A[7:6]Select VBD as00[POR]GS Transition                                    |
|   |   |    |                       |                |                |                       |                       |                |                       |                       |                         | Define A[1:0]                                                              |
|   |   |    |                       |                |                |                       |                       |                |                       |                       |                         | 01 Fix Level                                                               |
|   |   |    |                       |                |                |                       |                       |                |                       |                       |                         | Define A [5:4]                                                             |
|   |   |    |                       |                |                |                       |                       |                |                       |                       |                         | 10 VCOM   11 HIZ                                                           |
|   |   |    |                       |                |                |                       |                       |                |                       |                       |                         | A [5:4] Fix Level Setting for VBD                                          |
|   |   |    |                       |                |                |                       |                       |                |                       |                       |                         | A[5:4] VBD level                                                           |
|   |   |    |                       |                |                |                       |                       |                |                       |                       |                         | 00[POR] VSS                                                                |
|   |   |    |                       |                |                |                       |                       |                |                       |                       |                         | 01 VSH1<br>10 VSL                                                          |
|   |   |    | hε                    | $\sim$         |                | n                     |                       | m              | hа                    | n                     | Ifacti                  | 10 VSL<br>11 VSH2                                                          |
|   |   |    |                       |                | 9              |                       |                       |                |                       |                       |                         | A[1:0]) BW Transition setting for VBD                                      |
|   |   |    |                       |                |                |                       |                       |                |                       |                       |                         | A[1:0] VBD Transition                                                      |
|   |   |    |                       |                |                |                       |                       |                |                       |                       |                         | 00 [POR] LUT0                                                              |
|   |   |    |                       |                |                |                       |                       |                |                       |                       |                         | 01 LUT1<br>10 LUT2                                                         |
|   |   |    |                       |                |                |                       |                       |                |                       |                       |                         | 10 LU12<br>11 LUT3                                                         |
| 0 | 0 | 44 | 0                     | 1              | 0              | 0                     | 0                     | 1              | 0                     | 0                     | Set RAM X -             | Specify the start/end positions of the                                     |
| 0 | 1 |    | 0                     | 0              | 0              | A <sub>4</sub>        | A <sub>3</sub>        | A <sub>2</sub> | A <sub>1</sub>        | A <sub>0</sub>        | address Start /         | window address in the X direction by an                                    |
| 0 | 1 |    | 0                     | 0              | 0              | B4                    | B <sub>3</sub>        | B <sub>2</sub> | B <sub>1</sub>        | B <sub>0</sub>        | End position            | address unit                                                               |
|   |   |    |                       |                |                | •                     |                       |                |                       |                       |                         | A[4:0]: XSA[4:0], X Start, POR = 00h<br>B[4:0]: XEA[4:0], X End, POR = 0Fh |
| 0 | 0 | 45 | 0                     | 1              | 0              | 0                     | 0                     | 1              | 0                     | 1                     | Set Ram Y-              | Specify the start/end positions of the                                     |
| 0 | 1 |    | A7                    | A <sub>6</sub> | A5             | A4                    | A <sub>3</sub>        | A <sub>2</sub> | A <sub>1</sub>        | A <sub>0</sub>        | address                 | window address in the Y direction by an                                    |
| 0 | 1 |    | 0                     | 0              | 0              | 0                     | 0                     | 0              | 0                     | A <sub>8</sub>        | Start / End<br>position | address unit<br>A[8:0]: YSA[8:0], Y Start, POR = 0127h                     |
| 0 | 1 |    | <b>B</b> <sub>7</sub> | B <sub>6</sub> | <b>B</b> 5     | <b>B</b> <sub>4</sub> | <b>B</b> <sub>3</sub> | B <sub>2</sub> | <b>B</b> <sub>1</sub> | B <sub>0</sub>        |                         | B[8:0]: YEA[8:0], Y End, POR = 0000h                                       |
| 0 | 1 |    | 0                     | 0              | 0              | 0                     | 0                     | 0              | 0                     | <b>B</b> <sub>8</sub> | 1                       |                                                                            |
| 0 | 0 | 4E | 0                     | 1              | 0              | 0                     | 1                     | 1              | 1                     | 0                     | Set RAM X               | Make initial settings for the RAM X                                        |

| 0 | 1 |    | 0              | 0              | 0  | A4 | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> |               | address in the address counter (AC)<br>A[4:0]: XAD[4:0], POR is 00h |
|---|---|----|----------------|----------------|----|----|----------------|----------------|----------------|----------------|---------------|---------------------------------------------------------------------|
| 0 | 0 | 4F | 0              | 1              | 0  | 0  | 1              | 1              | 1              | 1              |               | Make initial settings for the RAM Y                                 |
| 0 | 1 |    | A7             | $A_6$          | A5 | A4 | A <sub>3</sub> | A <sub>2</sub> | $A_1$          | A <sub>0</sub> |               | address in the address counter (AC)                                 |
| 0 | 1 |    | 0              | 0              | 0  | 0  | 0              | 0              | 0              | $A_8$          |               | A[8:0]: YAD8:0], POR is 0127h                                       |
| 0 | 0 | 74 | 0              | 1              | 1  | 1  | 0              | 1              | 0              | 0              | -             | A[7:0] = 54h                                                        |
| 0 | 1 |    | A7             | A <sub>6</sub> | A5 | A4 | A <sub>3</sub> | A <sub>2</sub> | $A_1$          | A <sub>0</sub> | Block control |                                                                     |
| 0 | 0 | 7E | 0              | 1              | 1  | 1  | 1              | 1              | 1              | 0              | -             | A[7:0] = 3Bh                                                        |
| 0 | 1 |    | A <sub>7</sub> | A <sub>6</sub> | A5 | A4 | A <sub>3</sub> | A <sub>2</sub> | $A_1$          | A <sub>0</sub> | Block control |                                                                     |

### **Optical Specification**

Measurements are made with that the illumination is under an angle of 45 degree, the detection is perpendicular unless otherwise specified

| Symbol   | Parameter          | Conditions | Min      | Тур.                   | Max | Units | Notes |
|----------|--------------------|------------|----------|------------------------|-----|-------|-------|
| R        | White Reflectivity | White      | 30       | 35                     | -   | %     | 8-1   |
| CR       | Contrast Ratio     | indoor     | 8:1      |                        | -   |       | 8-2   |
| GN       | 2Grey Level        | -          | -        | DS+(WS-DS)*n(m-1)      |     |       | 8-3   |
| T update | Image update time  | at 23 °C   | <u> </u> | 12                     | -   | sec   |       |
| Life     |                    | Topr       |          | 1000000times or 5years |     |       |       |

Notes: 8-1. Luminance meter: Eye-One Pro Spectrophotometer.

- 8-2. CR=Surface Reflectance with all white pixel/Surface Reflectance with all black pixels.
- 8-3 WS: White state, DS: Dark state

#### Handling, Safety, and Environment Requirements

#### Warning

The display glass may break when it is dropped or bumped on a hard surface. Handle with care. Should the display break, do not touch the electrophoretic material. In case of contact with electrophoretic material, wash with water and soap.

#### Caution

The display module should not be exposed to harmful gases, such as acid and alkali gases, which corrode electronic components. Disassembling the display module.

Disassembling the display module can cause permanent damage and invalidates the warranty agreements.

Observe general precautions that are common to handling delicate electronic components. The glass can break and front surfaces can easily be damaged. Moreover the display is sensitive to static electricity and other rough environmental conditions.

| Product specification                                              | This data sheet contains final product specifications.                                                                                                                                                                                                                                                                         |
|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                    | Limiting values                                                                                                                                                                                                                                                                                                                |
| or more of the limiting values<br>operation of the device at these | cordance with the Absolute Maximum Rating System (IEC 134). Stress above one may cause permanent damage to the device. These are stress ratings only and e or at any other conditions above those given in the Characteristics sections of the Exposure to limiting values for extended periods may affect device reliability. |
|                                                                    | Application information                                                                                                                                                                                                                                                                                                        |
| Where application information                                      | is given, it is advisory and does not form part of the specification.                                                                                                                                                                                                                                                          |

# **Reliability Test**

| NO | Test items                                   | Test condition                                                                                                                                                                                                                        |  |  |  |  |
|----|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1  | Low-Temperature<br>Storage                   | T = -25°C, 240 h<br>Test in white pattern                                                                                                                                                                                             |  |  |  |  |
| 2  | High-Temperature<br>Storage                  | T=60°C, RH=40%, 240h<br>Test in white pattern                                                                                                                                                                                         |  |  |  |  |
| 3  | High-Temperature Operation                   | T=40°C, RH=35%, 240h                                                                                                                                                                                                                  |  |  |  |  |
| 4  | Low-Temperature Operation                    | 0°C, 240h                                                                                                                                                                                                                             |  |  |  |  |
| 5  | High-Temperature,<br>High-Humidity Operation | T=40°C, RH=80%, 168h                                                                                                                                                                                                                  |  |  |  |  |
| 6  | High Temperature, High<br>Humidity Storage   | T=50°C, RH=80%, 240h<br>Test in white pattern                                                                                                                                                                                         |  |  |  |  |
| 7  | Temperature Cycle                            | 1 cycle:[-25°C 30min]→[+60 °C 30 min] : 50 cycles<br>Test in white pattern                                                                                                                                                            |  |  |  |  |
| 8  | UV exposure Resistance                       | 765W/m <sup>2</sup> for 168hrs,40 °C<br>Test in white pattern                                                                                                                                                                         |  |  |  |  |
| 9  | ESD Gun                                      | Air+/-15KV;Contact+/-8KV<br>(Test finished product shell,not display only)<br>Air+/-8KV;Contact+/-6KV<br>(Naked EPD display,no including IC and FPC area)<br>Air+/-4KV;Contact+/-2KV<br>(Naked EPD display,including IC and FPC area) |  |  |  |  |

Note: Put in normal temperature for 1hour after test finished, display performance is ok.

# **Block Diagram**



# **Typical Application Circuit with SPI Interface**



design • manufacture • supply

# **Typical Operating Sequence**

### **1. Normal Operation Flow**



# 2. Normal Operation Reference Program Code

| ACTION        | VALUE/DATA               | COMMENT                                    |
|---------------|--------------------------|--------------------------------------------|
|               | POWER O                  | DN                                         |
| delay         | 10ms                     |                                            |
|               | PIN CONFIG               |                                            |
| RESE#         | high                     | Hardware reset                             |
| delay         | 200us                    |                                            |
| RESE#         | low                      |                                            |
| delay         | 200us                    |                                            |
| Read busy pin |                          | Wait for busy low                          |
| Command 0x12  |                          | Software reset                             |
| Read busy pin |                          | Wait for busy low                          |
| Command 0x74  | Data 0x54                | Set Analog Block Control                   |
| Command 0x7E  | Data 0x3B                | Set Digital Block Control                  |
| Command 0x01  | Data 0x27 0x01 0x00      | Set display size and driver output control |
| Command 0x11  | Data 0x01                | Ram data entry mode                        |
| Command 0x44  | Data 0x00 0x0F           | Set Ram X address                          |
| Command 0x45  | Data 0x27 0x01 0x00 0x00 | Set Ram Y address                          |
| Command 0x3C  | Data 0x01                | Set border                                 |
|               | SET VOLTAGE AND          | D LOAD LUT                                 |
| Command 0x2C  | Data 0x2F                | Set VCOM value                             |
| Command 0x03  | Data 0x17                | Gate voltage setting                       |
| Command 0x04  | Data 0x41 0xAC 0x32      | Source voltage setting                     |
| Command 0x3A  | Data 0x30                | Frame setting 50hz                         |
| Command 0x3B  | Data 0x0A                |                                            |
| Command 0x32  | Write 70bytes LUT        | Load LUT                                   |
|               | LOAD IMAGE ANI           | D UPDATE                                   |
| Command 0x4E  | Data 0x00                | Set Ram X address counter                  |
| Command 0x4F  | Data 0x27 0x01           | Set Ram Y address counter                  |
| Command 0x24  | 4736bytes                | Load BW image (128/8*296)                  |
| Command 0x4E  | Data 0x00                | Set Ram X address counter                  |
| Command 0x4F  | Data 0x27 0x01           | Set Ram Y address counter                  |
| Command 0x26  | 4736bytes                | Load RED image (128/8*296)                 |
| Command 0x22  | Data 0XC7                | Image update                               |
| Command 0x20  |                          |                                            |
| Read busy pin | · ·                      | Wait for busy low                          |
| Command 0x10  | Data 0X01                | Enter deep sleep mode                      |
|               | POWER OFF                |                                            |

# Inspection condition

### 1. Environment

Temperature:  $25\pm3^{\circ}C$ 

Humidity: 55±10%RH

### 2. Illuminance

Brightness:1200~1500LUX;distance:20-30CM;Angle:Relate 30°surround.

### 3. Inspect method



# 4. Display area



# 5. Inspection standard

## 5.1 Electric inspection standard

| NO. | Item                                | Standard                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Defect<br>level | Method                     | Scope  |
|-----|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------|--------|
| 1   | Display                             | Display complete<br>Display uniform                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | MA              |                            |        |
| 2   | Black/White<br>spots                | $D \le 0.25 \text{ mm}$ , Allowed<br>$0.25 \text{ mm} < D \le 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N \le 3$ , and<br>$D = 0.4 \text{ mm} \cdot N$ | MI              | Visual<br>inspection       | ply    |
| 3   | Black/White<br>spots<br>(No switch) | L $\leq$ 0.6mm, W $\leq$ 0.2mm, N $\leq$ 1<br>L $\leq$ 2.0mm, W $>$ 0.2mm, Not Allow<br>L $>$ 0.6mm, Not Allow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 | Visual/<br>Inspection card | Zone A |
| 4   | Ghost image                         | Allowed in switching process                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | MI              | Visual inspection          |        |

| 5 | Flash spots/<br>Larger FPL size                      | Flash spots in switching, Allowed<br>FPL size larger than viewing area,<br>Allowed | MI | Visual/<br>Inspection card | Zone A<br>Zone B |
|---|------------------------------------------------------|------------------------------------------------------------------------------------|----|----------------------------|------------------|
| 6 | Display<br>wrong/Missing                             | All appointed displays are showed correct                                          | MA | Visual<br>inspection       | Zone A           |
| 6 | Short circuit/<br>Circuit break/<br>Display abnormal | Not Allow                                                                          |    |                            |                  |

### 5.2 Appearance inspection standard

| NO. | Item                                              | Standard                                                                                                                                                                                                                  | Defect<br>level | Method                 | Scope            |
|-----|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|------------------|
| 1   | B/W spots<br>/Bubble/<br>Foreign bodies/<br>Dents | $\begin{array}{c} & \downarrow \\ D = (L+W)/2 \\ D \leq 0.25 \text{mm}, \text{ Allowed} \\ 0.25 \text{mm} < D \leq 0.4 \text{mm}, \text{ N} \leq 3 \\ D > 0.4 \text{mm}, \text{ Not Allow} \end{array}$                   | MI              | Visual<br>inspection   | Zone A           |
| 2   | Glass crack                                       | Not Allow                                                                                                                                                                                                                 | MA              | Visual                 | Zone A<br>Zone B |
| 3   | Dirty                                             | Allowed if can be removed                                                                                                                                                                                                 | MI              | / Microscope           | Zone A<br>Zone B |
| 4   | Chips/Scratch/<br>Edge crown                      | X $\leq$ 3mm,Y $\leq$ 0.5mm<br>X $\leq$ 3mm,Y $\leq$ 0.5mm<br>2mm $\leq$ X or 2mm $\leq$ Y Allow<br>$\downarrow$ With<br>$\downarrow$ W $\leq$ 0.1mm,L $\leq$ 5mm, n $\leq$ 2<br>Edge crown: X $\leq$ 0.3mm, Y $\leq$ 3mm | MI              | Visual<br>/ Microscope | Zone A<br>Zone B |

| 5 | Substrate color<br>difference                             | Allowed                                                                                                                                                                                                                             |    |                        |        |
|---|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------------------------|--------|
| 6 | FPC broken/<br>Goldfingers<br>xidation/ scratch           | Not Allow                                                                                                                                                                                                                           | MA | Visual<br>/ Microscope | Zone B |
| 7 | PCB damaged/<br>Poor welding/<br>Curl                     | PCB (Circuit area) damaged Not Allow<br>PCB Poor welding Not Allow<br>PCB Curl≤1%                                                                                                                                                   | MI | Visual<br>/ Ruler      |        |
| 8 | Edge Adhesives<br>height/FPL/<br>Edge adhesives<br>bubble | Edge Adhesives height $\leq$ Display surface<br>Edge adhesives seep in $\leq 1/2$ Margin width<br>FPL tolerance $\pm 0.3$ mm<br>Edge adhesives bubble: bubble Width<br>$\leq 1/2$ Margin width; Length<br>$\leq 0.5$ mm. n $\leq 3$ |    |                        | Zone B |
| 9 | Protect film                                              | Surface scratch but not effect protect function, Allowed                                                                                                                                                                            |    | Visual<br>Inspection   |        |