

# EFR32FG22 Wireless Gecko SoC Family Data Sheet



The EFR32FG22 Wireless Gecko proprietary protocol family of SoCs is part of the Wireless Gecko portfolio. EFR32FG22 Wireless Gecko SoCs are ideal for enabling energy-friendly proprietary protocol networking for IoT devices.

The single-die solution combines a 38.4 MHz Cortex-M33, with a high performance 2.4 GHz radio to provide an industry-leading, energy efficient wireless SoC for IoT connected applications.

Wireless Gecko applications include:

- · Electronic Shelf Labels
- · Home and Building Automation and Security
- · Industrial Automation
- · Commercial and Retail Lighting and Sensing

#### **KEY FEATURES**

- 32-bit ARM® Cortex®-M33 core with 38.4 MHz maximum operating frequency
- · Up to 512 kB of flash and 32 kB of RAM
- Energy-efficient radio core with low active and sleep currents
- Integrated PA with up to 6 dBm (2.4 GHz) TX power
- Secure Boot with Root of Trust and Secure Loader (RTSL)
- · RFSENSE with selective OOK mode



#### 1. Feature List

The EFR32FG22 highlighted features are listed below.

#### · Low Power Wireless System-on-Chip

- High Performance 32-bit 38.4 MHz ARM Cortex<sup>®</sup>-M33 with DSP instruction and floating-point unit for efficient signal processing
- Up to 512 kB flash program memory
- · Up to 32 kB RAM data memory
- 2.4 GHz radio operation

#### Radio Performance

- -102.3 dBm sensitivity @ 250 kbps O-QPSK DSSS
- · -98.9 dBm sensitivity @ 1 Mbit/s GFSK
- -96.2 dBm sensitivity @ 2 Mbit/s GFSK
- -106.4 dBm sensitivity @ 125 kbps GFSK
- · TX power up to 6 dBm
- · 2.6 mA radio receive current
- · 3.5 mA radio transmit current @ 0 dBm output power
- 7.8 mA radio transmit current @ 6 dBm output power

# Low System Energy Consumption

- 3.6 mA RX current (1 Mbps GFSK)
- · 3.9 mA RX current (250 kbps O-QPSK DSSS)
- 4.1 mA TX current @ 0 dBm output power
- 8.2 mA TX current @ 6 dBm output power
- 26 µA/MHz in Active Mode (EM0) at 38.4 MHz
- 1.20 µA EM2 DeepSleep current (8 kB RAM retention and RTC running from LFRCO)
- 1.05 μA EM3 DeepSleep current (8 kB RAM retention and RTC running from ULFRCO)

# Supported Modulation Format

- · 2 (G)FSK with fully configurable shaping
- OQPSK DSSS
- (G)MSK

#### Protocol Support

· Proprietary

# · Wide selection of MCU peripherals

- 12-bit 1 Msps SAR Analog to Digital Converter (ADC)
- Up to 26 General Purpose I/O pins with output state retention and asynchronous interrupts
- · 8 Channel DMA Controller
- 12 Channel Peripheral Reflex System (PRS)
- 4 × 16-bit Timer/Counter with 3 Compare/Capture/PWM channels
- 1 × 32-bit Timer/Counter with 3 Compare/Capture/PWM channels
- · 32-bit Real Time Counter
- · 24-bit Low Energy Timer for waveform generation
- 1 × Watchdog Timer
- 2 × Universal Synchronous/Asynchronous Receiver/Transmitter (UART/SPI/SmartCard (ISO 7816)/IrDA/I<sup>2</sup>S)
- · 1 × Enhanced Universal Asynchronous Receiver/Transmitter (EUART)
- 2 × I<sup>2</sup>C interface with SMBus support
- Digital microphone interface (PDM)
- · RFSENSE with selective OOK mode
- Die temperature sensor with +/-2 degree C accuracy across temperature range

# Wide Operating Range

- 1.71 V to 3.8 V single power supply
- -40 °C to 85 °C

# Security Features

- Secure Boot with Root of Trust and Secure Loader (RTSL)
- Hardware Cryptographic Acceleration for AES128/256, SHA-1, SHA-2 (up to 256-bit), ECC (up to 256-bit), ECDSA, and ECDH
- True Random Number Generator (TRNG) compliant with NIST SP800-90 and AIS-31
- ARM<sup>®</sup> TrustZone<sup>®</sup>
- · Secure Debug with lock/unlock

#### Packages

- QFN40 5 mm × 5 mm × 0.85 mm
- QFN32 4 mm × 4 mm × 0.85 mm

# 2. Ordering Information

**Table 2.1. Ordering Information** 

| Ordering Code           | Protocol<br>Stack | Max TX<br>Power | Max CPU<br>Speed |        | Flash<br>(kB) |    |    | Package | Temp Range   |
|-------------------------|-------------------|-----------------|------------------|--------|---------------|----|----|---------|--------------|
| EFR32FG22C121F512GM32-C | Proprietary       | 6 dBm           | 38.4 MHz         | Normal | 512           | 32 | 18 | QFN32   | -40 to 85 °C |
| EFR32FG22C121F512GM40-C | Proprietary       | 6 dBm           | 38.4 MHz         | Normal | 512           | 32 | 26 | QFN40   | -40 to 85 °C |

# **Table of Contents**

| 1. | Feature List                                                          | • | . 2         |
|----|-----------------------------------------------------------------------|---|-------------|
| 2. | Ordering Information                                                  |   | . 3         |
| 3. | System Overview                                                       |   | . 7         |
|    | 3.1 Introduction                                                      |   | . 7         |
|    | 3.2 Radio                                                             |   | . 7         |
|    | 3.2.1 Antenna Interface                                               |   |             |
|    | 3.2.2 Fractional-N Frequency Synthesizer                              |   |             |
|    | 3.2.3 Receiver Architecture                                           |   |             |
|    | 3.2.5 Packet and State Trace                                          |   |             |
|    | 3.2.6 Data Buffering                                                  |   |             |
|    | 3.2.7 Radio Controller (RAC)                                          |   | . 8         |
|    | 3.2.8 RFSENSE Interface                                               |   | . 9         |
|    | 3.3 General Purpose Input/Output (GPIO)                               |   |             |
|    | 3.4 Clocking                                                          |   | . 9         |
|    | 3.4.1 Clock Management Unit (CMU)                                     |   | . 9         |
|    | 3.4.2 Internal and External Oscillators                               |   |             |
|    | 3.5 Counters/Timers and PWM                                           |   | . 9         |
|    | 3.5.1 Timer/Counter (TIMER)                                           | • | . 9<br>10   |
|    | 3.5.2 Low Energy Timer (LETIMER)                                      |   |             |
|    | 3.5.4 Back-Up Real Time Counter                                       |   |             |
|    | 3.5.5 Watchdog Timer (WDOG)                                           |   |             |
|    | 3.6 Communications and Other Digital Peripherals                      |   | .10         |
|    | 3.6.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART) |   |             |
|    | 3.6.2 Enhanced Universal Asynchronous Receiver/Transmitter (EUART)    |   |             |
|    | 3.6.3 Inter-Integrated Circuit Interface (I <sup>2</sup> C)           | • | .10         |
|    | 3.6.4 Peripheral Reflex System (PRS)                                  |   |             |
|    | 3.7 Security Features                                                 |   |             |
|    | 3.7.1 Standard Security                                               | • | . ı ı<br>11 |
|    | 3.7.2 True Random Number Generator                                    |   |             |
|    | 3.8 Analog                                                            |   |             |
|    | 3.8.1 Analog to Digital Converter (IADC)                              |   | .11         |
|    | 3.9 Power                                                             |   | .12         |
|    | 3.9.1 Energy Management Unit (EMU)                                    |   | .12         |
|    | 3.9.2 DC-DC Converter                                                 |   |             |
|    | 3.9.3 Power Domains                                                   |   |             |
|    | 3.10 Reset Management Unit (RMU)                                      |   |             |
|    | 3.11 Core and Memory                                                  |   |             |
|    | 3.11.1 Processor Core                                                 |   |             |
|    | 3.11.2 Memory System Controller (MSC)                                 |   | . ાડ        |

|    | 3.11.3 Linked Direct Memory Access Controller (LDMA) | .13                      |
|----|------------------------------------------------------|--------------------------|
|    | 3.12 Memory Map                                      | .14                      |
|    | 3.13 Configuration Summary                           | .15                      |
| 4. | Electrical Specifications                            | . 16                     |
|    | 4.1 Electrical Characteristics                       |                          |
|    | 4.2 Absolute Maximum Ratings                         | .16                      |
|    | 4.3 General Operating Conditions                     |                          |
|    | 4.4 DC-DC Converter                                  | .18                      |
|    | 4.5 Thermal Characteristics                          | .21                      |
|    | 4.6 Current Consumption                              | .22<br>.24<br>.26        |
|    | 4.7 Flash Characteristics                            | .29                      |
|    | 4.8 Wake Up, Entry, and Exit times                   | .30                      |
|    | 4.9 RFSENSE Low-energy Wake-on-RF                    | .31                      |
|    | 4.10 2.4 GHz RF Transceiver Characteristics          | .32                      |
|    | 4.11 Oscillators                                     | .40<br>.41<br>.42<br>.43 |
|    | 4.12 GPIO Pins (3V GPIO pins)                        |                          |
|    | 4.13 Analog to Digital Converter (IADC)              |                          |
|    | 4.14 Temperature Sense                               |                          |
|    | 4.15 Thermistor Driver Interface                     |                          |
|    | 4.16 Brown Out Detectors                             | .50<br>.50<br>.50        |
|    | 4.17 PDM Timing Specifications                       |                          |
|    | 4.18 USART SPI Master Timing                         | .54<br>.54               |
|    | 4 19 USART SPI Slave Timing                          | 55                       |

|    | 4.19.1 SPI Slave Timing, Voltage Scaling = VSCALE2 |      |
|----|----------------------------------------------------|------|
|    | 4.20 I2C Electrical Specifications                 |      |
|    | 4.20.1 I2C Standard-mode (Sm)                      |      |
|    | 4.20.2 I2C Fast-mode (Fm)                          |      |
|    | 4.20.3 I2C Fast-mode Plus (Fm+)                    | 59   |
|    | 4.21 Typical Performance Curves                    |      |
|    | 4.21.1 Supply Current                              |      |
|    | 4.21.2 RF Characteristics                          |      |
|    | 4.21.3 DC-DC Converter                             |      |
| 5. | Typical Connection Diagrams                        |      |
|    | 5.1 Power                                          |      |
|    | 5.2 RF Matching Networks                           |      |
|    | 5.2.1 2.4 GHz 0 dBm Matching Network               |      |
|    | 5.2.2 2.4 GHz 6 dBm Matching Network               |      |
|    | 5.3 Other Connections                              |      |
| 6. | Pin Definitions                                    |      |
|    | 6.1 QFN32 Device Pinout                            |      |
|    | 6.2 QFN40 Device Pinout                            | 68   |
|    | 6.3 Alternate Function Table                       | 70   |
|    | 6.4 Analog Peripheral Connectivity                 | 70   |
|    | 6.5 Digital Peripheral Connectivity                | 71   |
| 7. | QFN32 Package Specifications                       |      |
|    | 7.1 QFN32 Package Dimensions                       |      |
|    | 7.2 QFN32 PCB Land Pattern                         |      |
|    |                                                    | 78   |
| 8  | QFN40 Package Specifications                       | . 79 |
| Ο. | 8.1 QFN40 Package Dimensions                       | 79   |
|    |                                                    |      |
|    | 8.2 QFN40 PCB Land Pattern                         | 81   |
|    | 8.3 QFN40 Package Marking                          | 82   |
| a  | Povision History                                   | 23   |

# 3. System Overview

#### 3.1 Introduction

The EFR32 product family combines an energy-friendly MCU with a high performance radio transceiver. The devices are well suited for secure connected IoT multi-protocol devices requiring high performance and low energy consumption. This section gives a short introduction to the full radio and MCU system. The detailed functional description can be found in the EFR32xG21 Reference Manual.

A block diagram of the EFR32FG22 family is shown in Figure 3.1 Detailed EFR32FG22 Block Diagram on page 7. The diagram shows a superset of features available on the family, which vary by OPN. For more information about specific device features, consult Ordering Information.



Figure 3.1. Detailed EFR32FG22 Block Diagram

# 3.2 Radio

The Wireless Gecko family features a radio transceiver supporting proprietary wireless protocols.

# 3.2.1 Antenna Interface

The 2.4 GHz antenna interface consists of a single pin (RF2G4\_IO). The external components and power supply connections for the antenna interface typical applications are shown in the RF Matching Networks section.

#### 3.2.2 Fractional-N Frequency Synthesizer

The EFR32FG22 contains a high performance, low phase noise, fully integrated fractional-N frequency synthesizer. The synthesizer is used in receive mode to generate the LO frequency for the down-conversion mixer. It is also used in transmit mode to directly generate the modulated RF carrier.

The fractional-N architecture provides excellent phase noise performance, frequency resolution better than 100 Hz, and low energy consumption. The synthesizer's fast frequency settling allows for very short receiver and transmitter wake up times to reduce system energy consumption.

#### 3.2.3 Receiver Architecture

The EFR32FG22 uses a low-IF receiver architecture, consisting of a Low-Noise Amplifier (LNA) followed by an I/Q down-conversion mixer. The I/Q signals are further filtered and amplified before being sampled by the IF analog-to-digital converter (IFADC).

The IF frequency is configurable from 150 kHz to 1371 kHz. The IF can further be configured for high-side or low-side injection, providing flexibility with respect to known interferers at the image frequency.

The Automatic Gain Control (AGC) module adjusts the receiver gain to optimize performance and avoid saturation for excellent selectivity and blocking performance. The 2.4 GHz radio is calibrated at production to improve image rejection performance.

Demodulation is performed in the digital domain. The demodulator performs configurable decimation and channel filtering to allow receive bandwidths ranging from 0.1 to 2530 kHz. High carrier frequency and baud rate offsets are tolerated by active estimation and compensation. Advanced features supporting high quality communication under adverse conditions include forward error correction by block and convolutional coding as well as Direct Sequence Spread Spectrum (DSSS).

A Received Signal Strength Indicator (RSSI) is available for signal quality metrics, for level-based proximity detection, and for RF channel access by Collision Avoidance (CA) or Listen Before Talk (LBT) algorithms. An RSSI capture value is associated with each received frame and the dynamic RSSI measurement can be monitored throughout reception.

#### 3.2.4 Transmitter Architecture

The EFR32FG22 uses a direct-conversion transmitter architecture. For constant envelope modulation formats, the modulator controls phase and frequency modulation in the frequency synthesizer. Transmit symbols or chips are optionally shaped by a digital shaping filter. The shaping filter is fully configurable, including the BT product, and can be used to implement Gaussian or Raised Cosine shap-

Carrier Sense Multiple Access - Collision Avoidance (CSMA-CA) or Listen Before Talk (LBT) algorithms can be automatically timed by the EFR32FG22. These algorithms are typically defined by regulatory standards to improve inter-operability in a given bandwidth between devices that otherwise lack synchronized RF channel access.

#### 3.2.5 Packet and State Trace

The EFR32FG22 Frame Controller has a packet and state trace unit that provides valuable information during the development phase. It features:

- Non-intrusive trace of transmit data, receive data and state information
- Data observability on a single-pin UART data output, or on a two-pin SPI data output
- · Configurable data output bitrate / baudrate
- · Multiplexed transmitted data, received data and state / meta information in a single serial data stream

# 3.2.6 Data Buffering

The EFR32FG22 features an advanced Radio Buffer Controller (BUFC) capable of handling up to 4 buffers of adjustable size from 64 bytes to 4096 bytes. Each buffer can be used for RX, TX or both. The buffer data is located in RAM, enabling zero-copy operations.

# 3.2.7 Radio Controller (RAC)

The Radio Controller controls the top level state of the radio subsystem in the EFR32FG22. It performs the following tasks:

- Precisely-timed control of enabling and disabling of the receiver and transmitter circuitry
- · Run-time calibration of receiver, transmitter and frequency synthesizer
- Detailed frame transmission timing, including optional LBT or CSMA-CA

# 3.2.8 RFSENSE Interface

The RFSENSE block allows the device to remain in EM2, EM3 or EM4 and wake when RF energy above a specified threshold is detected. When operated in selective mode, the RFSENSE block performs OOK preamble and sync word detection, preventing false wake-up events.

# 3.3 General Purpose Input/Output (GPIO)

EFR32FG22 has up to 26 General Purpose Input/Output pins. Each GPIO pin can be individually configured as either an output or input. More advanced configurations including open-drain, open-source, and glitch-filtering can be configured for each individual GPIO pin. The GPIO pins can be overridden by peripheral connections, like SPI communication. Each peripheral connection can be routed to several GPIO pins on the device. The input value of a GPIO pin can be routed through the Peripheral Reflex System to other peripherals. The GPIO subsystem supports asynchronous external pin interrupts.

All of the pins on ports A and port B are EM2 capable. These pins may be used by Low-Energy peripherals in EM2/3 and may also be used as EM2/3 pin wake-ups. Pins on ports C and D are latched/retained in their current state when entering EM2 until EM2 exit upon which internal peripherals could once again drive those pads.

A few GPIOs also have EM4 wake functionality. These pins are listed in the Alternate Function Table.

#### 3.4 Clocking

# 3.4.1 Clock Management Unit (CMU)

The Clock Management Unit controls oscillators and clocks in the EFR32FG22. Individual enabling and disabling of clocks to all peripheral modules is performed by the CMU. The CMU also controls enabling and configuration of the oscillators. A high degree of flexibility allows software to optimize energy consumption in any specific application by minimizing power dissipation in unused peripherals and oscillators.

#### 3.4.2 Internal and External Oscillators

The EFR32FG22 supports two crystal oscillators and fully integrates four RC oscillators, listed below.

- A high frequency crystal oscillator (HFXO) with integrated load capacitors, tunable in small steps, provides a precise timing reference for the MCU. The HFXO provides excellent RF clocking performance using a 38.4 MHz crystal. The HFXO can also support an external clock source such as a TCXO for applications that require an extremely accurate clock frequency over temperature.
- A 32.768 kHz crystal oscillator (LFXO) provides an accurate timing reference for low energy modes.
- An integrated high frequency RC oscillator (HFRCO) is available for the MCU system, when crystal accuracy is not required. The HFRCO employs fast start-up at minimal energy consumption combined with a wide frequency range, from 1 MHz to 38.4 MHz.
- An integrated fast start-up RC oscillator (FSRCO) that runs at a fixed 20 MHz
- An integrated low frequency 32.768 kHz RC oscillator (LFRCO) for low power operation where high accuracy is not required.
- An integrated ultra-low frequency 1 kHz RC oscillator (ULFRCO) is available to provide a timing reference at the lowest energy consumption in low energy modes.

#### 3.5 Counters/Timers and PWM

#### 3.5.1 Timer/Counter (TIMER)

TIMER peripherals keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the Peripheral Reflex System (PRS). The core of each TIMER is a 16-bit or 32-bit counter with up to 3 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the TIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers. In addition some timers offer dead-time insertion.

See 3.13 Configuration Summary for information on the feature set of each timer.

#### 3.5.2 Low Energy Timer (LETIMER)

The unique LETIMER is a 24-bit timer that is available in energy mode EM0 Active, EM1 Sleep, EM2 Deep Sleep, and EM3 Stop. This allows it to be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. The LETIMER is connected to the Peripheral Reflex System (PRS), and can be configured to start counting on compare matches from other peripherals such as the RTCC.

# 3.5.3 Real Time Clock with Capture (RTCC)

The Real Time Clock with Capture (RTCC) is a 32-bit counter providing timekeeping down to EM3. The RTCC can be clocked by any of the on-board low-frequency oscillators, and it is capable of providing system wake-up at user defined intervals.

A secondary RTC is used by the RF protocol stack for event scheduling, leaving the primary RTCC block available exclusively for application software.

# 3.5.4 Back-Up Real Time Counter

The Back-Up Real Time Counter (BURTC) is a 32-bit counter providing timekeeping in all energy modes, including EM4. The BURTC can be clocked by any of the on-board low-frequency oscillators, and it is capable of providing system wake-up at user defined invervals.

# 3.5.5 Watchdog Timer (WDOG)

The watchdog timer can act both as an independent watchdog or as a watchdog synchronous with the CPU clock. It has windowed monitoring capabilities, and can generate a reset or different interrupts depending on the failure mode of the system. The watchdog can also monitor autonomous systems driven by the Peripheral Reflex System (PRS).

### 3.6 Communications and Other Digital Peripherals

# 3.6.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART)

The Universal Synchronous/Asynchronous Receiver/Transmitter is a flexible serial I/O module. It supports full duplex asynchronous UART communication with hardware flow control as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with devices supporting:

- ISO7816 SmartCards
- IrDA
- I<sup>2</sup>S

# 3.6.2 Enhanced Universal Asynchronous Receiver/Transmitter (EUART)

The Enhanced Universal Asynchronous Receiver/Transmitter supports full duplex asynchronous UART communication with hardware flow control, RS-485, and IrDA support. In EM0 and EM1 the EUART provides a high-speed, buffered communication interface.

When routed to GPIO ports A or B, the EUART may also be used in a low-energy mode and operate in EM2. A 32.768 kHz clock source allows full duplex UART communication up to 9600 baud.

# 3.6.3 Inter-Integrated Circuit Interface (I<sup>2</sup>C)

The I<sup>2</sup>C module provides an interface between the MCU and a serial I<sup>2</sup>C bus. It is capable of acting as both a master and a slave and supports multi-master buses. Standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also available, allowing implementation of an SMBus-compliant system. The interface provided to software by the I<sup>2</sup>C module allows precise timing control of the transmission process and highly automated transfers. Automatic recognition of slave addresses is provided in active and low energy modes. Note that not all instances of I<sup>2</sup>C are avaliable in all energy modes.

# 3.6.4 Peripheral Reflex System (PRS)

The Peripheral Reflex System provides a communication network between different peripheral modules without software involvement. Peripheral modules producing Reflex signals are called producers. The PRS routes Reflex signals from producers to consumer peripherals which in turn perform actions in response. Edge triggers and other functionality such as simple logic operations (AND, OR, NOT) can be applied by the PRS to the signals. The PRS allows peripherals to act autonomously without waking the MCU core, saving power.

# 3.6.5 Pulse Density Modulation (PDM) Interface

The PDM module provides a serial interface and decimation filter for Pulse Density Modulation (PDM) microphones, isolated Sigmadelta ADCs, digital sensors and other PDM or sigma delta bit stream peripherals. A programmable Cascaded Integrator Comb (CIC) filter is used to decimate the incoming bit streams. PDM supports stereo or mono input data and DMA transfer.

# 3.7 Security Features

# 3.7.1 Standard Security

Standard Security includes the following features:

- Cryptographic Accelerator with Standard Ciphers
- True Random Number Generator

The Cryptographic Accelerator is a fast and energy-efficient autonomous hardware accelerator for advanced cryptographic ciphers.

The standard security devices support AES encryption and decryption with 128/192/256-bit keys, ECC over both GF(P) and GF(2<sup>m</sup>), SHA-1 and SHA-2 (SHA-224 and SHA-256).

Supported block cipher modes of operation for AES include: ECB, CTR, CBC, PCBC, CFB, OFB, GCM, CBC-MAC, GMAC and CCM.

The Cryptographic Accelerator accelerates Elliptical Curve Cryptography and supports the NIST recommended curves including P-192, P-224, P-256, K-163, K-233, B-163 and B-233.

The cryptographic accelerator supports ECDH (Elliptic Curve Diffie-Hellman) and ECDSA (Elliptic Curve Digital Signing Algorithm). These functions provide a fast and energy efficient solution for public key cryptography key exchange and digital signatures.

#### 3.7.2 True Random Number Generator

The True Random Number Generator module is a non-deterministic random number generator that harvests entropy from a thermal energy source. It includes start-up health tests for the entropy source as required by NIST SP800-90B and AIS-31 as well as online health tests required for NIST SP800-90C.

The TRNG is suitable for periodically generating entropy to seed an approved pseudo random number generator.

# 3.8 Analog

#### 3.8.1 Analog to Digital Converter (IADC)

The IADC is a hybrid architecture combining techniques from both SAR and Delta-Sigma style converters. It has a resolution of up to 12 bits at up to 1 Msps. Hardware oversampling reduces system-level noise over multiple front-end samples. The IADC includes integrated voltage references. Inputs are selectable from a wide range of sources, including pins configurable as either single-ended or differential.

#### 3.9 Power

The EFR32FG22 has an Energy Management Unit (EMU) and efficient integrated regulators to generate internal supply voltages. Only a single external supply voltage is required, from which all internal voltages are created. An optional integrated DC-DC buck regulator can be utilized to further reduce the current consumption. The DC-DC regulator requires one external inductor and one external capacitor.

The EFR32FG22 device family includes support for internal supply voltage scaling, as well as two different power domains groups for peripherals. These enhancements allow for further supply current reductions and lower overall power consumption.

#### 3.9.1 Energy Management Unit (EMU)

The Energy Management Unit manages transitions of energy modes in the device. Each energy mode defines which peripherals and features are available and the amount of current the device consumes. The EMU can also be used to turn off the power to unused RAM blocks, and it contains control registers for the DC-DC regulator.

#### 3.9.2 DC-DC Converter

The DC-DC buck converter covers a wide range of load currents, provides high efficiency in energy modes EM0, EM1, EM2 and EM3, and can supply up to 60 mA for device and radio operation. RF noise mitigation allows operation of the DC-DC converter without significantly degrading sensitivity of radio components. An on-chip supply-monitor signals when the supply voltage is low to allow bypass of the regulator via programmable software interrupt. It employs soft switching at boot and DCDC regulating-to-bypass transitions to limit the max supply slew-rate and mitigate inrush current.

#### 3.9.3 Power Domains

The EFR32FG22 has two peripheral power domains for operation in EM2 and EM3, as well as the ability to selectively retain configurations for EM0/EM1 peripherals. A small set of peripherals always remain powered on in EM2 and EM3, including all peripherals which are available in EM4. If all of the peripherals in PD0B are configured as unused, that power domain will be powered off in EM2 or EM3, reducing the overall current consumption of the device. Likewise, if the application can tolerate the setup time to re-configure used EM0/EM1 peripherals on wake, register retention for these peripherals can be disabled to further reduce the EM2 or EM3 current.

**Table 3.1. Peripheral Power Subdomains** 

| Always available in EMO/EMO             | Downey Downeity DDOD |
|-----------------------------------------|----------------------|
| Always available in EM2/EM3             | Power Domain PD0B    |
| RTCC                                    | LETIMER0             |
| LFRCO (Non-precision mode) <sup>1</sup> | IADC0                |
| LFXO <sup>1</sup>                       | 12C0                 |
| BURTC <sup>1</sup>                      | WDOG0                |
| RFSENSE <sup>1</sup>                    | EUART0               |
| ULFRCO <sup>1</sup>                     | PRS                  |
| FSRCO                                   | DEBUG                |
| Note:                                   |                      |
|                                         |                      |

1. Peripheral also available in EM4.

# 3.10 Reset Management Unit (RMU)

The RMU is responsible for handling reset of the EFR32FG22. A wide range of reset sources are available, including several power supply monitors, pin reset, software controlled reset, core lockup reset, and watchdog reset.

# 3.11 Core and Memory

#### 3.11.1 Processor Core

The ARM Cortex-M processor includes a 32-bit RISC processor integrating the following features and tasks in the system:

- ARM Cortex-M33 RISC processor achieving 1.50 Dhrystone MIPS/MHz
- ARM TrustZone security technology
- · Embedded Trace Macrocell (ETM) for real-time trace and debug
- Up to 512 kB flash program memory
- Up to 32 kB RAM data memory
- · Configuration and event handling of all modules
- · 2-pin Serial-Wire debug interface

# 3.11.2 Memory System Controller (MSC)

The Memory System Controller (MSC) is the program memory unit of the microcontroller. The flash memory is readable and writable from both the Cortex-M and DMA. In addition to the main flash array where Program code is normally written the MSC also provides an Information block where additional information such as special user information or flash-lock bits are stored. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in energy modes EM0 Active and EM1 Sleep.

#### 3.11.3 Linked Direct Memory Access Controller (LDMA)

The Linked Direct Memory Access (LDMA) controller allows the system to perform memory operations independently of software. This reduces both energy consumption and software workload. The LDMA allows operations to be linked together and staged, enabling sophisticated operations to be implemented.

# 3.12 Memory Map

The EFR32FG22 memory map is shown in the figures below. RAM and flash sizes are for the largest memory configuration.



Figure 3.2. EFR32FG22 Memory Map — Core Peripherals and Code Space

# 3.13 Configuration Summary

The features of the EFR32FG22 are a subset of the feature set described in the device reference manual. The table below describes device specific implementation of the features. Remaining modules support full configuration.

**Table 3.2. Configuration Summary** 

| Module   | Lowest Energy Mode                                 | Configuration            |
|----------|----------------------------------------------------|--------------------------|
| I2C0     | EM2 <sup>1</sup>                                   |                          |
| I2C1     | EM1                                                |                          |
| IADC0    | EM2                                                |                          |
| LETIMER0 | EM2 <sup>1</sup>                                   |                          |
| PDM      | EM1                                                | 2-channel                |
| TIMER0   | EM1                                                | 32-bit, 3-channels, +DTI |
| TIMER1   | EM1                                                | 16-bit, 3-channels, +DTI |
| TIMER2   | EM1                                                | 16-bit, 3-channels, +DTI |
| TIMER3   | EM1                                                | 16-bit, 3-channels, +DTI |
| TIMER4   | EM1                                                | 16-bit, 3-channels, +DTI |
| EUART0   | EM1 - Full high-speed operation                    |                          |
|          | EM2 <sup>1</sup> - Low-energy operation, 9600 Baud |                          |
| USART0   | EM1                                                | +IrDA, +I2S, +SmartCard  |
| USART1   | EM1                                                | +IrDA, +I2S, +SmartCard  |
| Notes    |                                                    |                          |

<sup>1.</sup> EM2 and EM3 operation is only supported for digital peripheral I/O on Port A and Port B. All GPIO ports support digital peripheral operation in EM0 and EM1.

# 4. Electrical Specifications

#### 4.1 Electrical Characteristics

All electrical parameters in all tables are specified under the following conditions, unless stated otherwise:

- Typical values are based on T<sub>A</sub>=25 °C and all supplies at 3.0 V, by production test and/or technology characterization.
- Radio performance numbers are measured in conducted mode, based on Silicon Laboratories reference designs using output power-specific external RF impedance-matching networks for interfacing to a 50 Ω antenna.
- Minimum and maximum values represent the worst conditions across supply voltage, process variation, and operating temperature, unless stated otherwise.

When assigning supply sources, the following requirements must be observed:

- VREGVDD ≥ DVDD
  - In systems not using the DCDC converter, DVDD should be shorted to VREGVDD
- PAVDD ≥ RFVDD
- · AVDD and IOVDD: No dependency with each other or any other supply pin

# 4.2 Absolute Maximum Ratings

Stresses beyond those listed below may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions beyond those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx.

**Table 4.1. Absolute Maximum Ratings** 

| Parameter                              | Symbol                 | Test Condition | Min  | Тур | Max                      | Unit   |
|----------------------------------------|------------------------|----------------|------|-----|--------------------------|--------|
| Storage temperature range              | T <sub>STG</sub>       |                | -50  | _   | +150                     | °C     |
| Voltage on any supply pin <sup>1</sup> | V <sub>DDMAX</sub>     |                | -0.3 | _   | 3.8                      | V      |
| Junction temperature                   | T <sub>JMAX</sub>      | -G grade       | _    | _   | +105                     | °C     |
| Voltage ramp rate on any supply pin    | V <sub>DDRAMPMAX</sub> |                |      | _   | 1.0                      | V / µs |
| Voltage on HFXO pins                   | V <sub>HFXOPIN</sub>   |                | -0.3 | _   | 1.4                      | V      |
| DC voltage on any GPIO pin             | V <sub>DIGPIN</sub>    |                | -0.3 | -   | V <sub>IOVDD</sub> + 0.3 | V      |
| DC voltage on RESETn pin               | V <sub>RESETn</sub>    |                | -0.3 |     | 3.8                      | V      |
| Absolute voltage on RF pins RF2G4_IOx  | V <sub>MAX2G4</sub>    |                | -0.3 |     | +3.3                     | V      |
| Total current into VDD power lines     | I <sub>VDDMAX</sub>    | Source         | _    |     | 200                      | mA     |
| Total current into VSS ground lines    | I <sub>VSSMAX</sub>    | Sink           | _    | _   | 200                      | mA     |
| Current per I/O pin                    | I <sub>IOMAX</sub>     | Sink           | _    | _   | 50                       | mA     |
|                                        |                        | Source         | _    | _   | 50                       | mA     |
| Current for all I/O pins               | I <sub>IOALLMAX</sub>  | Sink           | _    | _   | 200                      | mA     |
|                                        |                        | Source         | _    | _   | 200                      | mA     |

<sup>1.</sup> The maximum supply voltage on VREGVDD is limited under certain conditions when using the DC-DC. See the DC-DC specifications for more details.

# 4.3 General Operating Conditions

**Table 4.2. General Operating Conditions** 

| Parameter                                        | Symbol                    | Test Condition                                                    | Min        | Тур          | Max                                                                    | Unit |
|--------------------------------------------------|---------------------------|-------------------------------------------------------------------|------------|--------------|------------------------------------------------------------------------|------|
| Operating ambient temperature range              | T <sub>A</sub>            | -G temperature grade <sup>1</sup>                                 | -40        | _            | +85                                                                    | °C   |
| DVDD supply voltage                              | V <sub>DVDD</sub>         | EM0/1                                                             | 1.71       | 3.0          | 3.8                                                                    | V    |
|                                                  |                           | EM2/3/4 <sup>2</sup>                                              | 1.71       | 3.0          | 3.8                                                                    | V    |
| AVDD supply voltage                              | V <sub>AVDD</sub>         |                                                                   | 1.71       | 3.0          | 3.8                                                                    | V    |
| IOVDDx operating supply voltage (All IOVDD pins) | V <sub>IOVDDx</sub>       |                                                                   | 1.71       | 3.0          | 3.8                                                                    | V    |
| PAVDD operating supply voltage                   | V <sub>PAVDD</sub>        |                                                                   | 1.71       | 3.0          | 3.8                                                                    | V    |
| VREGVDD operating supply                         | V <sub>VREGVDD</sub>      | DC-DC in regulation <sup>3</sup>                                  | 2.2        | 3.0          | +85  3.8  3.8  3.8  3.8  3.8  3.8  3.8  3                              | V    |
| voltage                                          |                           | DC-DC in bypass 60 mA load                                        | 1.8        | 3.0          |                                                                        | V    |
|                                                  |                           | DC-DC not in use. DVDD externally shorted to VREGVDD              | 1.71       | 3.0          |                                                                        | V    |
| RFVDD operating supply voltage                   | V <sub>RFVDD</sub>        |                                                                   | 1.71       | 3.0          | V <sub>PAVDD</sub>                                                     | V    |
| DECOUPLE output capacitor <sup>4</sup>           | C <sub>DECOUPLE</sub>     | 1.0 µF ± 10% X8L capacitor used for performance characterization. | 1.0        | _            | 2.75                                                                   | μF   |
| HCLK and SYSCLK frequency                        | f <sub>HCLK</sub>         | VSCALE1, MODE = WS0                                               | _          | _            | 40                                                                     | MHz  |
| PCLK frequency                                   | f <sub>PCLK</sub>         | VSCALE1                                                           | <b>7</b> – | _            | 40                                                                     | MHz  |
| EM01 Group A clock frequency                     | f <sub>EM01</sub> GRPACLK | VSCALE1                                                           |            | _            | 40                                                                     | MHz  |
| EM01 Group B clock fre-                          | f <sub>EM01GRPBCLK</sub>  | VSCALE2                                                           |            | <b>/</b> -// | 76.8                                                                   | MHz  |
| quency                                           |                           | VSCALE1                                                           |            | /->          | +85  3.8  3.8  3.8  3.8  3.8  3.8  3.8  VPAVDD  2.75  40  40  40  76.8 | MHz  |
| Radio HCLK frequency <sup>5</sup>                | f <sub>RHCLK</sub>        | VSCALE2 or VSCALE1                                                |            | 38.4         | _                                                                      | MHz  |

- 1. The device may operate continuously at the maximum allowable ambient  $T_A$  rating as long as the absolute maximum  $T_{JMAX}$  is not exceeded. For an application with significant power dissipation, the allowable  $T_A$  may be lower than the maximum  $T_A$  rating.  $T_A = T_{JMAX}$  (THETA $_{JA}$  x PowerDissipation). Refer to the Absolute Maximum Ratings table and the Thermal Characteristics table for  $T_{JMAX}$  and THETA $_{JA}$ .
- 2. The DVDD supply is monitored by the DVDD BOD in EM0/1 and the LE DVDD BOD in EM2/3/4.
- 3. The maximum supply voltage on VREGVDD is limited under certain conditions when using the DC-DC. See the DC-DC specifications for more details.
- 4. Murata GCM21BL81C105KA58L used for performance characterization. Actual capacitor values can be significantly de-rated from their specified nominal value by the rated tolerance, as well as the application's AC voltage, DC bias, and temperature. The minimum capacitance counting all error sources should be no less than 0.6 μF.
- 5. The recommended radio crystal frequency is 38.4 MHz. Any crystal frequency other than 38.4 is expressly not supported. See HFXO specifications for more detail on crystal tolerance.

# 4.4 DC-DC Converter

Test conditions:  $L_{DCDC}$  = 2.2  $\mu$ H (Samsung CIG22H2R2MNE),  $C_{DCDC}$  = 4.7  $\mu$ F (Samsung CL10B475KQ8NQNC),  $V_{VREGVDD}$  = 3.0 V,  $V_{OUT}$  = 1.8 V, IPKVAL in EM0/1 modes is set to 150 mA, and in EM2/3 modes is set to 90 mA, unless otherwise indicated.

Table 4.3. DC-DC Converter

| Parameter                                       | Symbol               | Test Condition                                                                                   | Min               | Тур  | Max                                                      | Unit  |
|-------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------|-------------------|------|----------------------------------------------------------|-------|
| Input voltage range at VREGVDD pin <sup>1</sup> | V <sub>VREGVDD</sub> | DCDC in regulation, I <sub>LOAD</sub> = 60 mA, EM0/EM1 mode                                      | 2.2               | 3.0  | 3.8*                                                     | V     |
|                                                 |                      | DCDC in regulation, I <sub>LOAD</sub> = 5<br>mA, EM0/EM1 or EM2/EM3 mode                         | 1.8               | 3.0  | 3.8*  3.8*  3.8  TBD  TBD  TBD    60  5  60  10   3  1.5 | V     |
|                                                 |                      | Bypass mode                                                                                      | 1.8               | 3.0  | 3.8                                                      | V     |
| Regulated output voltage                        | V <sub>OUT</sub>     |                                                                                                  | _                 | 1.8  | _                                                        | V     |
| Regulation DC accuracy                          | ACC <sub>DC</sub>    | V <sub>VREGVDD</sub> ≥ 2.2 V, Steady state in EM0/EM1 mode or EM2/EM3 mode                       | TBD               | _    | TBD                                                      | %     |
| Regulation total accuracy                       | ACC <sub>TOT</sub>   | With mode transitions between EM0/EM1 and EM2/EM3 modes                                          | TBD               | _    | TBD                                                      | %     |
| Steady-state output ripple                      | V <sub>R</sub>       | I <sub>LOAD</sub> = 20 mA in EM0/EM1 mode                                                        | _                 | 14.3 | _                                                        | mVpp  |
| DC line regulation                              | V <sub>REG</sub>     | I <sub>LOAD</sub> = 60 mA in EM0/EM1<br>mode, V <sub>VREGVDD</sub> ≥ 2.2 V                       | _                 | 5.5  | _                                                        | mV/V  |
| DC load regulation                              | I <sub>REG</sub>     | Load current between 100 µA and 60 mA in EM0/EM1 mode                                            | _                 | 0.27 | _                                                        | mV/mA |
| Efficiency                                      | EFF                  | Load current between 100 µA and 60 mA in EM0/EM1 mode, or between 10 µA and 5 mA in EM2/EM3 mode | _                 | 91   | _                                                        | %     |
| Output load current                             | I <sub>LOAD</sub>    | EM0/EM1 mode, DCDC in regulation                                                                 |                   | _    | 60                                                       | mA    |
|                                                 |                      | EM2/EM3 mode, DCDC in regulation                                                                 | _                 | 7    | 3.8*  3.8*  3.8  TBD  TBD  TBD  60  5  60  10   3        | mA    |
|                                                 |                      | Bypass mode                                                                                      |                   |      |                                                          | mA    |
| Nominal output capacitor                        | C <sub>DCDC</sub>    | 4.7 μF ± 10% X7R capacitor used for performance characterization <sup>2</sup>                    | 4.7               | -    | 10                                                       | μF    |
| Nominal inductor                                | L <sub>DCDC</sub>    | ± 20% tolerance                                                                                  | _                 | 2.2  | _                                                        | μH    |
| Nominal input capacitor                         | C <sub>IN</sub>      |                                                                                                  | C <sub>DCDC</sub> | - (  |                                                          | μF    |
| Resistance in bypass mode                       | R <sub>BYP</sub>     | Bypass switch from VREGVDD to DVDD, V <sub>VREGVDD</sub> = 1.8 V                                 | _                 | 1.75 | 3                                                        | Ω     |
|                                                 |                      | Powertrain PFET switch from VREGVDD to VREGSW, VVREGVDD = 1.8 V                                  | _                 | 0.86 |                                                          | Ω     |
| Supply monitor threshold programming range      | V <sub>CMP_RNG</sub> | Programmable in 0.1 V steps                                                                      | 2.0               | _    | 2.3                                                      | V     |
| Supply monitor threshold accuracy               | V <sub>CMP_ACC</sub> | Supply falling edge trip point                                                                   | TBD               | _    | TBD                                                      | %     |

| Parameter                              | Symbol                 | Test Condition                                                                        | Min | Тур | Max | Unit |
|----------------------------------------|------------------------|---------------------------------------------------------------------------------------|-----|-----|-----|------|
| Bypass comparator threshold hysterisis | V <sub>CMP_HYST</sub>  | Positive hysteresis on the supply rising edge referred to the falling edge trip point | _   | 4   | _   | %    |
| Bypass comparator response time        | t <sub>CMP_DELAY</sub> | Supply falling edge at -100 mV / µs                                                   | _   | 0.6 | _   | μs   |

- 1. The supported maximum V<sub>VREGVDD</sub> in regulation mode is a function of temperature and 10-year lifetime average load current. See more details in 4.4.1 DC-DC Operating Limits.
- 2. Samsung CL10B475KQ8NQNC used for performance charaacterization. Actual capacitor values can be significantly de-rated from their specified nominal value by the rated tolerance, as well as the application's AC voltage, DC bias, and temperature. The minimum capacitance counting all error sources should be no less than 2.4  $\mu$ F.

# 4.4.1 DC-DC Operating Limits

The maximum supported voltage on the VREGVDD supply pin is limited under certain conditions. Maximum input voltage is a function of temperature and the average load current over a 10-year lifetime. Figure 4.1 Lifetime average load current limit vs. Maximum input voltage on page 20 shows the safe operating region under specific conditions. Exceeding this safe operating range may impact the reliability and performance of the DC-DC converter.



Figure 4.1. Lifetime average load current limit vs. Maximum input voltage

The minimum input voltage for the DC-DC in EM0/EM1 mode is a function of the maximum load current, and the peak current setting. Figure 4.2 Transient maximum load current vs. Minimum input voltage on page 20 shows the max load current vs. input voltage for different DC-DC peak inductor current settings.



Figure 4.2. Transient maximum load current vs. Minimum input voltage

# 4.5 Thermal Characteristics

**Table 4.4. Thermal Characteristics** 

| Parameter                              | Symbol                     | Test Condition                               | Min | Тур | Max | Unit |
|----------------------------------------|----------------------------|----------------------------------------------|-----|-----|-----|------|
| Thermal Resistance Junction            | THE-                       | 2-Layer PCB, Natural Convection <sup>1</sup> | _   | TBD | _   | °C/W |
| to Ambient QFN32 (4x4mm)<br>Package    | TA <sub>JA_QFN32_4X4</sub> | 4-Layer PCB, Natural Convection <sup>1</sup> | _   | TBD | _   | °C/W |
| Thermal Resistance Junction            | THE-                       | 2-Layer PCB, Natural Convection <sup>1</sup> | _   | TBD | _   | °C/W |
| to Case QFN32 (4x4mm)<br>Package       | TA <sub>JC_QFN32_4X4</sub> | 4-Layer PCB, Natural Convection <sup>1</sup> | _   | TBD | _   | °C/W |
| Thermal Resistance Junction            | THE-                       | 2-Layer PCB, Natural Convection <sup>1</sup> | _   | TBD | _   | °C/W |
| to Ambient TQFN32<br>(4x4mm) Package   | TA <sub>JA_TQFN32_4X</sub> | 4-Layer PCB, Natural Convection <sup>1</sup> | _   | TBD |     | °C/W |
| Thermal Resistance Junction            | THE-                       | 2-Layer PCB, Natural Convection <sup>1</sup> | _   | TBD | _   | °C/W |
| to Case TQFN32 (4x4mm)<br>Package      | TA <sub>JC_TQFN32_4X</sub> | 4-Layer PCB, Natural Convection <sup>1</sup> | _   | TBD | _   | °C/W |
| Thermal Resistance, Junc-              | THE-                       | 2-Layer PCB, Natural Convection <sup>1</sup> | _   | TBD | _   | °C/W |
| tion to Ambient, QFN40 (5x5mm) Package | TA <sub>JA_QFN40_5X5</sub> | 4-Layer PCB, Natural Convection <sup>1</sup> | _   | TBD |     | °C/W |
| Thermal Resistance, Junc-              | THE-                       | 2-Layer PCB, Natural Convection <sup>1</sup> | _   | TBD | _   | °C/W |
| tion to Case, QFN40 (5x5 mm) Package   | TA <sub>JC_QFN40_5X5</sub> | 4-Layer PCB, Natural Convection <sup>1</sup> | _   | TBD |     | °C/W |

<sup>1.</sup> Measured according to JEDEC standard JESD51-2A. Integrated Circuit Thermal Test Method Environmental Conditions - Natural Convection (Still Air).

# 4.6 Current Consumption

# 4.6.1 MCU current consumption using DC-DC at 3.0 V input

Unless otherwise indicated, typical conditions are: VREGVDD = 3.0 V. AVDD = DVDD = IOVDD = RFVDD = 1.8 V from DCDC. Voltage scaling level = VSCALE1.  $T_A$  = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation at  $T_A$  = 25 °C.

Table 4.5. MCU current consumption using DC-DC at 3.0 V input

| Parameter                                                                            | Symbol                | Test Condition                                                                     | Min | Тур  | Max                                  | Unit   |
|--------------------------------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------|-----|------|--------------------------------------|--------|
| Current consumption in EM0 mode with all peripherals disabled                        | I <sub>ACTIVE</sub>   | 38.4 MHz crystal, CPU running<br>Prime from flash                                  | _   | 28   | _                                    | μA/MHz |
| abled                                                                                |                       | 38.4 MHz crystal, CPU running while loop from flash                                | _   | 26   | _                                    | μΑ/MHz |
|                                                                                      |                       | 38.4 MHz crystal, CPU running<br>CoreMark loop from flash                          | _   | 38   | _                                    | μΑ/MHz |
|                                                                                      |                       | 38 MHz HFRCO, CPU running while loop from flash                                    | _   | 22   | _                                    | μA/MHz |
|                                                                                      |                       | 26 MHz HFRCO, CPU running while loop from flash                                    | _   | 24   | _                                    | μΑ/MHz |
|                                                                                      |                       | 16 MHz HFRCO, CPU running while loop from flash                                    | _   | 27   | _                                    | μA/MHz |
|                                                                                      |                       | 1 MHz HFRCO, CPU running while loop from flash                                     | _   | 159  | _                                    | μA/MHz |
| Current consumption in EM1                                                           | I <sub>EM1</sub>      | 38.4 MHz crystal                                                                   | _   | 17   | _                                    | µA/MHz |
| mode with all peripherals disabled                                                   |                       | 38 MHz HFRCO                                                                       | _   | 13   | _                                    | µA/MHz |
|                                                                                      |                       | 26 MHz HFRCO                                                                       | _   | 15   | _                                    | µA/MHz |
|                                                                                      |                       | 16 MHz HFRCO                                                                       |     | 18   | _                                    | µA/MHz |
|                                                                                      |                       | 1 MHz HFRCO                                                                        | _   | 150  | _                                    | µA/MHz |
| Current consumption in EM2 mode, VSCALE0                                             | I <sub>EM2_VS</sub>   | Full RAM retention and RTC running from LFXO                                       | _   | 1.40 | _                                    | μА     |
|                                                                                      |                       | Full RAM retention and RTC running from LFRCO                                      | -   | 1.40 | _                                    | μА     |
|                                                                                      |                       | 24 kB RAM retention and RTC running from LFXO                                      | _   | 1.32 |                                      | μА     |
|                                                                                      |                       | 8 kB RAM retention and RTC running from LFXO                                       | _   | 1.21 | -                                    | μА     |
|                                                                                      |                       | 8 kB RAM retention and RTC running from LFRCO                                      | _   | 1.20 |                                      | μА     |
|                                                                                      |                       | 8 kB RAM retention and RTC running from LFXO, Radio RAM and CPU cache not retained | _   | 1.03 | -<br>-<br>-<br>-<br>-<br>-<br>-<br>- | μА     |
| Current consumption in EM3 mode, VSCALE0                                             | I <sub>EM3_VS</sub>   | 8 kB RAM retention and RTC running from ULFRCO                                     | _   | 1.05 | _                                    | μА     |
| Additional current in EM2 or EM3 when any peripheral in PD0B is enabled <sup>1</sup> | I <sub>PD0B_</sub> vs |                                                                                    | _   | 0.37 | _                                    | μА     |

| Parameter | Symbol | Test Condition | Min | Tvp | Max | Unit |
|-----------|--------|----------------|-----|-----|-----|------|
|           |        |                |     | 71  |     |      |

# Note:

1. Extra current consumed by power domain. Does not include current associated with the enabled peripherals. See for a list of the peripherals in each power domain.



# 4.6.2 MCU current consumption at 3.0 V

Unless otherwise indicated, typical conditions are: AVDD = DVDD = RFVDD = PAVDD = VREGVDD = 3.0 V. DC-DC not used. Voltage scaling level = VSCALE1.  $T_A$  = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation at  $T_A$  = 25 °C.

Table 4.6. MCU current consumption at 3.0 V

| Parameter                                                 | Symbol              | Test Condition                                                                     | Min | Тур  | Max | Unit   |
|-----------------------------------------------------------|---------------------|------------------------------------------------------------------------------------|-----|------|-----|--------|
| Current consumption in EM0 mode with all peripherals dis- | I <sub>ACTIVE</sub> | 38.4 MHz crystal, CPU running<br>Prime from flash                                  | _   | 40   | _   | μA/MHz |
| abled                                                     |                     | 38.4 MHz crystal, CPU running while loop from flash                                | _   | 39   | _   | μA/MHz |
|                                                           |                     | 38.4 MHz crystal, CPU running<br>CoreMark loop from flash                          |     | 55   | _   | μA/MHz |
|                                                           |                     | 38 MHz HFRCO, CPU running while loop from flash                                    | _   | 33   | TBD | μA/MHz |
|                                                           |                     | 26 MHz HFRCO, CPU running while loop from flash                                    | _   | 35   | _   | μA/MHz |
|                                                           |                     | 16 MHz HFRCO, CPU running while loop from flash                                    | _   | 40   | _   | μA/MHz |
|                                                           |                     | 1 MHz HFRCO, CPU running while loop from flash                                     | _   | 228  | TBD | μA/MHz |
| Current consumption in EM1                                |                     | 38.4 MHz crystal                                                                   | _   | 25   | TBD | µA/MHz |
| mode with all peripherals disabled                        |                     | 38 MHz HFRCO                                                                       | _   | 19   | _   | µA/MHz |
|                                                           |                     | 26 MHz HFRCO                                                                       | _   | 21   | _   | μΑ/MHz |
|                                                           |                     | 16 MHz HFRCO                                                                       | _   | 27   | _   | µA/MHz |
|                                                           |                     | 1 MHz HFRCO                                                                        | _   | 215  | TBD | µA/MHz |
| Current consumption in EM2 mode, VSCALE0                  | I <sub>EM2_VS</sub> | Full RAM retention and RTC running from LFXO                                       |     | 1.94 | _   | μА     |
|                                                           |                     | Full RAM retention and RTC running from LFRCO                                      | _   | 1.95 | _   | μA     |
|                                                           |                     | 24 kB RAM retention and RTC running from LFXO                                      | -   | 1.81 | _   | μA     |
|                                                           |                     | 8 kB RAM retention and RTC running from LFXO                                       | _   | 1.64 |     | μА     |
|                                                           |                     | 8 kB RAM retention and RTC running from LFRCO                                      |     | 1.65 | TBD | μА     |
|                                                           |                     | 8 kB RAM retention and RTC running from LFXO, Radio RAM and CPU cache not retained | _   | 1.39 | 7-  | μА     |
| Current consumption in EM3 mode, VSCALE0                  | I <sub>EM3_VS</sub> | 8 kB RAM retention and RTC running from ULFRCO                                     | _   | 1.41 | TBD | μА     |
| Current consumption in EM4                                | I <sub>EM4</sub>    | No BURTC, no LF oscillator                                                         | _   | 0.17 | TBD | μΑ     |
| mode                                                      |                     | BURTC with LFXO                                                                    | _   | 0.50 | _   | μA     |
| Current consumption during reset                          | I <sub>RST</sub>    | Hard pin reset held                                                                | _   | 234  | _   | μA     |

| Parameter                                                                            | Symbol               | Test Condition | Min | Тур  | Max | Unit |
|--------------------------------------------------------------------------------------|----------------------|----------------|-----|------|-----|------|
| Additional current in EM2 or EM3 when any peripheral in PD0B is enabled <sup>1</sup> | I <sub>PD0B_VS</sub> |                | _   | 0.56 | _   | μА   |

# Note:

1. Extra current consumed by power domain. Does not include current associated with the enabled peripherals. See for a list of the peripherals in each power domain.

# 4.6.3 MCU current consumption at 1.8 V

Unless otherwise indicated, typical conditions are: AVDD = DVDD = RFVDD = PAVDD = VREGVDD = 1.8 V. DC-DC not used. Voltage scaling level = VSCALE1.  $T_A$  = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation at  $T_A$  = 25 °C.

Table 4.7. MCU current consumption at 1.8 V

| Parameter                                                 | Symbol              | Test Condition                                                                     | Min | Тур  | Max | Unit   |
|-----------------------------------------------------------|---------------------|------------------------------------------------------------------------------------|-----|------|-----|--------|
| Current consumption in EM0 mode with all peripherals dis- | I <sub>ACTIVE</sub> | 38.4 MHz crystal, CPU running<br>Prime from flash                                  | _   | 41   | _   | μΑ/MHz |
| abled                                                     |                     | 38.4 MHz crystal, CPU running while loop from flash                                | _   | 39   | _   | µA/MHz |
|                                                           |                     | 38.4 MHz crystal, CPU running<br>CoreMark loop from flash                          | _   | 55   | _   | µA/MHz |
|                                                           |                     | 38 MHz HFRCO, CPU running while loop from flash                                    | _   | 33   | _   | µA/MHz |
|                                                           |                     | 26 MHz HFRCO, CPU running while loop from flash                                    | _   | 35   | _   | μA/MHz |
|                                                           |                     | 16 MHz HFRCO, CPU running while loop from flash                                    | _   | 40   | _   | µA/MHz |
|                                                           |                     | 1 MHz HFRCO, CPU running while loop from flash                                     | _   | 227  | _   | µA/MHz |
| Current consumption in EM1                                | I <sub>EM1</sub>    | 38.4 MHz crystal                                                                   | _   | 25   | _   | µA/MHz |
| mode with all peripherals disabled                        |                     | 38 MHz HFRCO                                                                       | _   | 19   | _   | µA/MHz |
|                                                           |                     | 26 MHz HFRCO                                                                       | _   | 21   | _   | µA/MHz |
|                                                           |                     | 16 MHz HFRCO                                                                       | _   | 27   | _   | µA/MHz |
|                                                           |                     | 1 MHz HFRCO                                                                        | 7 – | 213  | _   | µA/MHz |
| Current consumption in EM2 mode, VSCALE0                  | I <sub>EM2_VS</sub> | Full RAM retention and RTC running from LFXO                                       |     | 1.87 | _   | μА     |
|                                                           |                     | Full RAM retention and RTC running from LFRCO                                      | _   | 1.86 | _   | μА     |
|                                                           |                     | 24 kB RAM retention and RTC running from LFXO                                      | -   | 1.73 | _   | μА     |
|                                                           |                     | 8 kB RAM retention and RTC running from LFXO                                       | _   | 1.57 |     | μА     |
|                                                           |                     | 8 kB RAM retention and RTC running from LFRCO                                      |     | 1.56 | -   | μА     |
|                                                           |                     | 8 kB RAM retention and RTC running from LFXO, Radio RAM and CPU cache not retained | _   | 1.32 | 7-  | μА     |
| Current consumption in EM3 mode, VSCALE0                  | I <sub>EM3_VS</sub> | 8 kB RAM retention and RTC running from ULFRCO                                     | _   | 1.34 | _   | μА     |
| Current consumption in EM4                                | I <sub>EM4</sub>    | No BURTC, no LF oscillator                                                         | _   | 0.13 | _   | μA     |
| mode                                                      |                     | BURTC with LFXO                                                                    |     | 0.44 | _   | μA     |
| Current consumption during reset                          | I <sub>RST</sub>    | Hard pin reset held                                                                | _   | 190  | _   | μА     |

| Parameter                                                                            | Symbol               | Test Condition | Min | Тур  | Max | Unit |
|--------------------------------------------------------------------------------------|----------------------|----------------|-----|------|-----|------|
| Additional current in EM2 or EM3 when any peripheral in PD0B is enabled <sup>1</sup> | I <sub>PD0B_VS</sub> |                | _   | 0.54 | _   | μА   |

# Note:

1. Extra current consumed by power domain. Does not include current associated with the enabled peripherals. See for a list of the peripherals in each power domain.

# 4.6.4 Radio current consumption at 3.0V using DCDC

RF current consumption measured with MCU in EM1, HCLK = 38.4 MHz, and all MCU peripherals disabled. Unless otherwise indicated, typical conditions are: VREGVDD = 3.0V. AVDD = DVDD = IOVDD = RFVDD = PAVDD = 1.8 V powered from DCDC.  $T_A = 25$  °C. Minimum and maximum values in this table represent the worst conditions across process variation at  $T_A = 25$  °C.

Table 4.8. Radio current consumption at 3.0V using DCDC

| Parameter                                                           | Symbol                 | Test Condition                                                           | Min | Тур | Max      | Unit |
|---------------------------------------------------------------------|------------------------|--------------------------------------------------------------------------|-----|-----|----------|------|
| System current consumption in receive mode, active packet reception | I <sub>RX_ACTIVE</sub> | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only)    | _   | 3.6 | _        | mA   |
|                                                                     |                        | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1                                 | _   | 3.8 | _        | mA   |
|                                                                     |                        | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2                                 | _   | 3.9 | _        | mA   |
|                                                                     |                        | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only)    | _   | 4.0 | _        | mA   |
|                                                                     |                        | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1                                 | _   | 4.2 | _        | mA   |
|                                                                     |                        | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2                                 | _   | 4.4 | _        | mA   |
|                                                                     |                        | 802.15.4 receiving frame, f = 2.4 GHz, VSCALE1, EM1P (Radio clocks only) | _   | 3.9 | _        | mA   |
|                                                                     |                        | 802.15.4 receiving frame, f = 2.4 GHz, VSCALE1                           | _   | 4.1 | _        | mA   |
|                                                                     |                        | 802.15.4 receiving frame, f = 2.4 GHz, VSCALE2                           |     | 4.3 | _        | mA   |
| System current consumption in receive mode, listening for packet    | IRX_LISTEN             | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only)    |     | 3.6 | _        | mA   |
|                                                                     |                        | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1                                 | _   | 3.8 | <b>♦</b> | mA   |
|                                                                     |                        | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2                                 |     | 4.0 | _        | mA   |
|                                                                     |                        | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only)    | _   | 4.1 |          | mA   |
|                                                                     |                        | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1                                 | _   | 4.3 | -        | mA   |
|                                                                     |                        | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2                                 | _   | 4.5 | -        | mA   |
|                                                                     |                        | 802.15.4, f = 2.4 GHz, VSCALE1,<br>EM1P (Radio clocks only)              | _   | 4.2 | _        | mA   |
|                                                                     |                        | 802.15.4, f = 2.4 GHz, VSCALE1                                           | _   | 4.4 | _        | mA   |
|                                                                     |                        | 802.15.4, f = 2.4 GHz, VSCALE2                                           | _   | 4.6 | _        | mA   |

| Parameter                                   | Symbol | Test Condition                                                                         | Min | Тур | Max | Unit |
|---------------------------------------------|--------|----------------------------------------------------------------------------------------|-----|-----|-----|------|
| System current consumption in transmit mode |        | f = 2.4 GHz, CW, 0 dBm PA, 0<br>dBm output power, VSCALE1,<br>EM1P (Radio clocks only) | _   | 4.1 | _   | mA   |
|                                             |        | f = 2.4 GHz, CW, 6 dBm PA, 6<br>dBm output power, VSCALE1,<br>EM1P (Radio clocks only) | _   | 8.2 | _   | mA   |
|                                             |        | f = 2.4 GHz, CW, 0 dBm PA, 0 dBm output power, VSCALE1                                 | _   | 4.3 | _   | mA   |
|                                             |        | f = 2.4 GHz, CW, 6 dBm PA, 6 dBm output power, VSCALE1                                 | _   | 8.4 | _   | mA   |
|                                             |        | f = 2.4 GHz, CW, 0 dBm PA, 0 dBm output power, VSCALE2                                 | _   | 4.4 | _   | mA   |
|                                             |        | f = 2.4 GHz, CW, 6 dBm PA, 6 dBm output power, VSCALE2                                 | _   | 8.5 | _   | mA   |

# 4.7 Flash Characteristics

Table 4.9. Flash Characteristics

| Parameter                                  | Symbol              | Test Condition                  | Min  | Тур  | Max  | Unit |
|--------------------------------------------|---------------------|---------------------------------|------|------|------|------|
| Flash Supply voltage during write or erase | V <sub>FLASH</sub>  |                                 | 1.71 | _    | 3.8  | V    |
| Program Time                               | t <sub>PROG</sub>   | one word (32-bits)              | 42.1 | 44   | 45.6 | uSec |
|                                            |                     | average per word over 128 words | 10.3 | 10.9 | 11.3 | uSec |
| Page Erase Time                            | t <sub>PERASE</sub> |                                 | 11.4 | 12.9 | 14.4 | ms   |
| Mass Erase Time                            | t <sub>MERASE</sub> | Erases all of User Code area    | 11.7 | 13   | 14.3 | ms   |
| Program Current                            | I <sub>PROG</sub>   |                                 | -    | _    | 1.45 | mA   |
| Page Erase Current                         | I <sub>PERASE</sub> | Page Erase                      |      |      | 1.34 | mA   |
| Mass Erase Current                         | I <sub>MERASE</sub> | Mass Erase                      |      |      | 1.28 | mA   |

# 4.8 Wake Up, Entry, and Exit times

Unless otherwise specified, these times are measured using the HFRCO at 19 MHz.

Table 4.10. Wake Up, Entry, and Exit times

| Parameter                             | Symbol               | Test Condition                                | Min | Тур   | Max | Unit          |
|---------------------------------------|----------------------|-----------------------------------------------|-----|-------|-----|---------------|
| WakeupTime from EM1                   | t <sub>EM1_WU</sub>  | Code execution from flash                     | _   | 3     | _   | AHB<br>Clocks |
|                                       |                      | Code execution from RAM                       | _   | 1.42  | _   | μs            |
| WakeupTime from EM2                   | t <sub>EM2_WU</sub>  | Code execution from flash, No Voltage Scaling | _   | 13.22 | _   | μs            |
|                                       |                      | Code execution from RAM, No Voltage Scaling   | _   | 5.15  | _   | μs            |
|                                       |                      | Voltage scaling up one level <sup>1</sup>     | _   | 37.89 | _   | μs            |
|                                       |                      | Voltage scaling up two levels <sup>2</sup>    | _   | 50.56 | _   | μs            |
| WakupTime from EM3                    | t <sub>EM3_WU</sub>  | Code execution from flash, No Voltage Scaling | _   | 13.21 | _   | μs            |
|                                       |                      | Code execution from RAM, No Voltage Scaling   | _   | 5.15  | _   | μs            |
|                                       |                      | Voltage scaling up one level <sup>1</sup>     | _   | 37.90 | _   | μs            |
|                                       |                      | Voltage scaling up two levels <sup>2</sup>    | _   | 50.55 | _   | μs            |
| WakeupTime from EM4                   | t <sub>EM4_WU</sub>  | Code execution from flash                     | _   | 8.81  | _   | ms            |
| Entry time to EM1                     | t <sub>EM1_ENT</sub> | Code execution from flash                     | _   | 1.29  | _   | μs            |
| Entry time to EM2                     | t <sub>EM2_ENT</sub> | Code execution from flash                     | _   | 5.23  | _   | μs            |
| Entry time to EM3                     | t <sub>EM3_ENT</sub> | Code execution from flash                     | 7 - | 5.23  | _   | μs            |
| Entry time to EM4                     | t <sub>EM4_ENT</sub> | Code execution from flash                     | -   | 9.96  | _   | μs            |
| Voltage scaling time <sup>1 2 3</sup> | t <sub>Scale</sub>   | Up one level                                  |     | 32.75 | _   | μs            |
|                                       |                      | Up two levels                                 | -   | 45.4  | _   | μs            |
|                                       |                      | Down one or two levels                        |     | TBD   | _   | μs            |

- 1. Voltage scaling one level is between VSCALE0 and VSCALE1 or between VSCALE1 and VSCALE2.
- 2. Voltage scaling two levels is between VSCALE0 and VSCALE2.
- 3. During voltage scaling in EM0, RAM is inaccessible and processor will be halted until complete.

# 4.9 RFSENSE Low-energy Wake-on-RF

Table 4.11. RFSENSE Low-energy Wake-on-RF

| Parameter                                        | Symbol                  | Test Condition                                                                            | Min | Тур | Max | Unit |
|--------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Average current                                  | I <sub>RFSENSE</sub>    | RF energy below wake threshold                                                            | _   | 138 | _   | nA   |
|                                                  |                         | Selective mode, RF energy above threshold but no OOK sync detected                        | _   | 131 | _   | nA   |
| RF level above which                             | THRES <sub>TRIG</sub>   | Threshold set to -34 dBm                                                                  | -28 | _   | _   | dBm  |
| RFSENSE will detect signal <sup>1</sup>          |                         | Threshold set to -28 dBm                                                                  | -23 | _   | _   | dBm  |
|                                                  |                         | Threshold set to -22 dBm                                                                  | -19 | _   | _   | dBm  |
| RF level below which                             | THRES <sub>NOTRIG</sub> | Threshold set to -34 dBm                                                                  | _   | _   | -40 | dBm  |
| RFSENSE will not detect sig-<br>nal <sup>1</sup> |                         | Threshold set to -28 dBm                                                                  | _   | _   | -32 | dBm  |
|                                                  |                         | Threshold set to -22 dBm                                                                  | _   | _   | -26 | dBm  |
| Sensitivity in selective OOK mode <sup>1</sup>   | SENS <sub>OOK</sub>     | Sensitivity for >90% probability of OOK detection <sup>2</sup> , threshold set to -34 dBm | -28 | _   | _   | dBm  |
|                                                  |                         | Sensitivity for >90% probability of OOK detection <sup>2</sup> , threshold set to -28 dBm | -23 | _   | _   | dBm  |
|                                                  |                         | Sensitivity for >90% probability of OOK detection <sup>2</sup> , threshold set to -22 dBm | -19 | _   | _   | dBm  |

- 1. Values collected with conducted measurements performed at the end of the matching network.
- 2. Selective wake signal is 1 kHz OOK Manchester-coded, 8 bits of preamble, 32-bit sync word.

#### 4.10 2.4 GHz RF Transceiver Characteristics

#### 4.10.1 RF Transmitter Characteristics

# 4.10.1.1 RF Transmitter General Characteristics for the 2.4 GHz Band

Unless otherwise indicated, typical conditions are:  $T_A$  = 25 °C, VREGVDD = 3.0V, AVDD = DVDD = IOVDD = RFVDD = PAVDD = 1.8 V powered from DCDC. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz.

Table 4.12. RF Transmitter General Characteristics for the 2.4 GHz Band

| Parameter                                                                              | Symbol                   | Test Condition                                                                              | Min  | Тур  | Max    | Unit |
|----------------------------------------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------|------|------|--------|------|
| RF tuning frequency range                                                              | F <sub>RANGE</sub>       |                                                                                             | 2400 | _    | 2483.5 | MHz  |
| Radio-only current consumption while transmitting <sup>1</sup>                         | I <sub>TX_RADIO</sub>    | f = 2.4 GHz, CW, 0 dBm PA, 0 dBm output power                                               | _    | 3.5  | _      | mA   |
|                                                                                        | 1/2                      | f = 2.4 GHz, CW, 6 dBm PA, 6 dBm output power                                               | _    | 7.8  | _      | mA   |
| Maximum TX power <sup>2</sup>                                                          | POUT <sub>MAX</sub>      | 6 dBm PA                                                                                    | _    | 6    | _      | dBm  |
|                                                                                        |                          | 0 dBm PA                                                                                    | _    | 0    | _      | dBm  |
| Minimum active TX Power                                                                | POUT <sub>MIN</sub>      | 6 dBm PA                                                                                    | _    | -27  | _      | dBm  |
|                                                                                        |                          | 0 dBm PA                                                                                    | _    | -28  | _      | dBm  |
| Output power variation vs<br>supply voltage variation, fre-<br>quency = 2450 MHz       | POUT <sub>VAR_V</sub>    | 6 dBm PA output power, using DCDC with VREGVDD swept from 1.8 to 3.0 V                      | _    | 0.04 | _      | dB   |
|                                                                                        |                          | 0 dBm PA output power, using DCDC with VREGVDD swept from 1.8 to 3.0 V                      | _    | 0.03 | _      | dB   |
| Output power variation vs<br>temperature, Frequency =<br>2450 MHz                      | POUT <sub>VAR_T</sub>    | 0 dBm PA at 0 dBm, (-40 to +85 °C)                                                          |      | 1.0  | _      | dB   |
| Output power variation vs RF                                                           | POUT <sub>VAR_F</sub>    | 6 dBm PA, 6 dBm                                                                             | -    | 0.20 | _      | dB   |
| frequency                                                                              |                          | 0 dBm PA, 0 dBm                                                                             | _    | 0.19 | _      | dB   |
| Spurious emissions of har-<br>monics in restricted bands<br>per FCC Part 15.205/15.209 | SPUR <sub>HRM_FCC_</sub> | Continuous transmission of CW carrier, P <sub>out</sub> = 6 dBm, Test Frequency = 2450 MHz. | -    | -47  | _      | dBm  |
|                                                                                        |                          |                                                                                             |      |      |        |      |

| Parameter                                                                                                                      | Symbol                         | Test Condition                                                                                                                                   | Min | Тур | Max                | Unit |
|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------|------|
| Spurious emissions out-of-<br>band (above 2.483 GHz or<br>below 2.4 GHz) in restricted<br>bands, per FCC part<br>15.205/15.209 | SPUR <sub>OOB_FCC_</sub><br>R  | Restricted bands 30-88 MHz,<br>Continuous transmission of CW<br>carrier, P <sub>out</sub> = 6 dBm, Test Fre-<br>quency = 2450 MHz                | _   | -47 | _                  | dBm  |
| 13.203/13.203                                                                                                                  |                                | Restricted bands 88 - 216 MHz,<br>Continuous transmission of CW<br>carrier, P <sub>out</sub> = 6 dBm, Test Fre-<br>quency = 2450 MHz             | _   | -47 | _                  | dBm  |
|                                                                                                                                |                                | Restricted bands 216 - 960 MHz,<br>Continuous transmission of CW<br>carrier, P <sub>out</sub> = 6 dBm, Test Fre-<br>quency = 2450 MHz            | _   | -47 | _                  | dBm  |
|                                                                                                                                |                                | Restricted bands > 960 MHz,<br>Continuous transmission of CW<br>carrier, P <sub>out</sub> = 6 dBm, Test Fre-<br>quency = 2450 MHz                | _   | -47 | _                  | dBm  |
| Spurious emissions out-of-<br>band in non-restricted bands<br>per FCC Part 15.247                                              | SPUR <sub>OOB_FCC_</sub><br>NR | Frequencies above 2.483 GHz or<br>below 2.4 GHz, continuous trans-<br>mission CW carrier, P <sub>out</sub> = 6 dBm,<br>Test Frequency = 2450 MHz |     | -26 | _                  | dBc  |
| Spurious emissions per ETSI<br>EN300.440                                                                                       | SPUR <sub>ETSI440</sub>        | 47-74 MHz,87.5-108 MHz,<br>174-230 MHz, 470-862 MHz, P <sub>out</sub><br>= 6 dBm, Test Frequency = 2450<br>MHz                                   |     | -60 | _                  | dBm  |
|                                                                                                                                |                                | 25-1000 MHz, excluding above frequencies. P <sub>out</sub> = 6 dBm, Test Frequency = 2450 MHz                                                    | _   | -42 | _                  | dBm  |
|                                                                                                                                |                                | 1G-14G, P <sub>out</sub> = 6 dBm, Test Frequency = 2450 MHz                                                                                      | _   | -36 | _                  | dBm  |
| Spurious emissions out-of-<br>band, per ETSI 300.328                                                                           | SPUR <sub>ETSI328</sub>        | [2400-2BW to 2400-BW],<br>[2483.5+BW to 2483.5+2BW],<br>P <sub>out</sub> = 6 dBm, Test Frequency =<br>2450 MHz                                   |     | -26 | _                  | dBm  |
|                                                                                                                                |                                | 47-74 MHz, 87.5-118 MHz,<br>174-230 MHz, 470-862 MHz, P <sub>out</sub><br>= 6 dBm, Test Frequency = 2450<br>MHz                                  | _   | -60 | <b>\rightarrow</b> | dBm  |
|                                                                                                                                |                                | 30-47 MHz, 74-87.5 MHz,<br>118-174 MHz, 230-470 MHz,<br>862-1000 MHz , P <sub>out</sub> = 6 dBm,<br>Test Frequency = 2450 MHz                    | _   | -42 |                    | dBm  |
|                                                                                                                                |                                | 1G-12.75 GHz, excluding bands listed above, P <sub>out</sub> = 6 dBm, Test Frequency = 2450 MHz                                                  | _   | -36 | -                  | dBm  |
|                                                                                                                                |                                | [2400-BW to 2400], [2483.5 to<br>2483.5+BW] P <sub>out</sub> = 6 dBm, Test<br>Frequency = 2450 MHz                                               | _   | -16 | _                  | dBm  |

- 1. Supply current to radio, supplied by DC-DC with 3.0 V, measured at VREGVDD.
- 2. Supported transmit power levels are determined by the ordering part number (OPN). Transmit power ratings for all devices covered in this data sheet can be found in the Max TX Power column of the Ordering Information Table.

# 4.10.1.2 RF Transmitter Characteristics for 802.15.4 DSSS-OQPSK in the 2.4 GHz Band

Unless otherwise indicated, typical conditions are:  $T_A$  = 25 °C, VREGVDD = 3.0V, AVDD = DVDD = IOVDD = RFVDD = PAVDD = 1.8 V powered from DCDC. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz.

Table 4.13. RF Transmitter Characteristics for 802.15.4 DSSS-OQPSK in the 2.4 GHz Band

| Parameter                                     | Symbol                 | Test Condition                                                                            | Min | Тур   | Max | Unit           |
|-----------------------------------------------|------------------------|-------------------------------------------------------------------------------------------|-----|-------|-----|----------------|
| Error vector magnitude per 802.15.4-2011      | EVM                    | Average across frequency, signal is DSSS-OQPSK reference packet, Pout = 6 dBm             | _   | 3.0   | _   | % rms          |
|                                               |                        | Average across frequency, signal is DSSS-OQPSK reference packet, P <sub>out</sub> = 0 dBm | _   | 3.0   | _   | % rms          |
| Power spectral density limit                  | PSD <sub>LIMIT</sub>   | Relative, at carrier ± 3.5 MHz,<br>P <sub>out</sub> = 6 dBm                               | _   | -50.7 | _   | dBc/<br>100kHz |
|                                               |                        | Relative, at carrier ± 3.5 MHz,<br>P <sub>out</sub> = 0 dBm                               | _   | -50.8 | _   | dBc/<br>100kHz |
|                                               |                        | Absolute, at carrier ± 3.5 MHz,<br>P <sub>out</sub> = 6 dBm                               | _   | -52.5 | _   | dBm/<br>100kHz |
|                                               |                        | Absolute, at carrier ± 3.5 MHz,<br>P <sub>out</sub> = 0 dBm                               | _   | -58.3 | _   | dBm/<br>100kHz |
|                                               |                        | Per FCC part 15.247, P <sub>out</sub> = 6 dBm                                             | _   | -1.4  | _   | dBm/<br>3kHz   |
|                                               |                        | Per FCC part 15.247, P <sub>out</sub> = 0 dBm                                             | _   | -7.4  | _   | dBm/<br>3kHz   |
|                                               |                        | ETSI 300.328 P <sub>out</sub> = 6 dBm                                                     | _   | 5.6   | _   | dBm            |
|                                               |                        | ETSI 300.328 P <sub>out</sub> = 0 dbm                                                     | J - | -1.0  | _   | dBm            |
| Occupied channel bandwidth per ETSI EN300.328 | OCP <sub>ETSI328</sub> | 99% BW at highest and lowest channels in band, P <sub>out</sub> = 6 dBm                   |     | 2.2   | _   | MHz            |
|                                               |                        | 99% BW at highest and lowest channels in band, P <sub>out</sub> = 0 dBm                   | _   | 2.2   | _   | MHz            |
|                                               |                        |                                                                                           |     |       |     |                |

# 4.10.1.3 RF Transmitter Characteristics for 2GFSK in the 2.4 GHz Band 1 Mbps Data Rate

Unless otherwise indicated, typical conditions are:  $T_A$  = 25 °C, VREGVDD = 3.0V, AVDD = DVDD = IOVDD = RFVDD = PAVDD = 1.8 V powered from DCDC. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz.

Table 4.14. RF Transmitter Characteristics for 2GFSK in the 2.4 GHz Band 1 Mbps Data Rate

| Parameter                                     | Symbol                 | Test Condition                                                         | Min | Тур  | Max | Unit         |
|-----------------------------------------------|------------------------|------------------------------------------------------------------------|-----|------|-----|--------------|
| Transmit 6 dB bandwidth                       | TXBW                   | P <sub>out</sub> = 6 dBm                                               | _   | 630  | _   | kHz          |
|                                               |                        | P <sub>out</sub> = 0 dBm                                               | _   | 640  | _   | kHz          |
| Power spectral density limit                  | PSD <sub>LIMIT</sub>   | P <sub>out</sub> = 6 dBm, Per FCC part<br>15.247 at 6 dBm              | _   | 2.9  | _   | dBm/<br>3kHz |
|                                               |                        | P <sub>out</sub> = 0 dBm, Per FCC part<br>15.247 at 0 dBm              | _   | -3.2 | _   | dBm/<br>3kHz |
|                                               |                        | Per ETSI 300.328 at 10 dBm/1 MHz                                       | _   | 7.1  | _   | dBm          |
| Occupied channel bandwidth per ETSI EN300.328 | OCP <sub>ETSI328</sub> | P <sub>out</sub> = 6 dBm 99% BW at highest and lowest channels in band | _   | 1.1  | _   | MHz          |
|                                               |                        | P <sub>out</sub> = 0 dBm 99% BW at highest and lowest channels in band | _   | 1.1  | _   | MHz          |

# 4.10.1.4 RF Transmitter Characteristics for 2GFSK in the 2.4 GHz Band 2 Mbps Data Rate

Unless otherwise indicated, typical conditions are:  $T_A$  = 25 °C, VREGVDD = 3.0V, AVDD = DVDD = IOVDD = RFVDD = PAVDD = 1.8 V powered from DCDC. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz.

Table 4.15. RF Transmitter Characteristics for 2GFSK in the 2.4 GHz Band 2 Mbps Data Rate

| Parameter                                     | Symbol                 | Test Condition                                                         | Min | Тур  | Max      | Unit         |
|-----------------------------------------------|------------------------|------------------------------------------------------------------------|-----|------|----------|--------------|
| Transmit 6 dB bandwidth TX                    | TXBW                   | P <sub>out</sub> = 6 dBm                                               | -   | 1250 | _        | kHz          |
|                                               |                        | P <sub>out</sub> = 0 dBm                                               |     | 1220 | _        | kHz          |
| Power spectral density limit                  | PSD <sub>LIMIT</sub>   | P <sub>out</sub> = 6 dBm, Per FCC part<br>15.247 at 6 dBm              | -/  | 0.5  | <b>_</b> | dBm/<br>3kHz |
|                                               |                        | P <sub>out</sub> = 0 dBm, Per FCC part<br>15.247 at 0 dBm              |     | -5.7 | _        | dBm/<br>3kHz |
|                                               |                        | Per ETSI 300.328 at 10 dBm/1 MHz                                       | _   | 6.3  | -        | dBm          |
| Occupied channel bandwidth per ETSI EN300.328 | OCP <sub>ETSI328</sub> | P <sub>out</sub> = 6 dBm 99% BW at highest and lowest channels in band | _   | 2.1  |          | MHz          |
|                                               |                        | P <sub>out</sub> = 0 dBm 99% BW at highest and lowest channels in band | _   | 2.1  |          | MHz          |

#### 4.10.2 RF Receiver Characteristics

#### 4.10.2.1 RF Receiver General Characteristics for the 2.4 GHz Band

Unless otherwise indicated, typical conditions are:  $T_A$  = 25 °C, VREGVDD = 3.0V, AVDD = DVDD = IOVDD = RFVDD = PAVDD = 1.8 V powered from DCDC. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz.

Table 4.16. RF Receiver General Characteristics for the 2.4 GHz Band

| Parameter                                                                 | Symbol                 | Test Condition                            | Min  | Тур  | Max    | Unit |
|---------------------------------------------------------------------------|------------------------|-------------------------------------------|------|------|--------|------|
| RF tuning frequency range                                                 | F <sub>RANGE</sub>     |                                           | 2400 | _    | 2483.5 | MHz  |
| Radio-only current consumption in receive mode <sup>1</sup>               | I <sub>RX_RADIO</sub>  |                                           | _    | 2.6  | _      | mA   |
| Receive mode maximum spurious emission                                    | SPUR <sub>RX</sub>     | 30 MHz to 1 GHz                           | _    | -63  | _      | dBm  |
|                                                                           |                        | 1 GHz to 12 GHz                           | _    | -53  | _      | dBm  |
| Max spurious emissions during active receive mode, per FCC Part 15.109(a) | SPUR <sub>RX_FCC</sub> | 216 MHz to 960 MHz, conducted measurement | _    | -47  | _      | dBm  |
|                                                                           |                        | Above 960 MHz, conducted measurement.     | _    | -47  | _      | dBm  |
| 2GFSK Sensitivity                                                         | SENS <sub>2GFSK</sub>  | 2 Mbps 2GFSK signal, 1% PER               | _    | -93  | _      | dBm  |
|                                                                           |                        | 250 kbps 2GFSK signal, 0.1%<br>BER        | _    | -104 | _      | dBm  |

<sup>1.</sup> Supply current to radio, supplied by DC-DC with 3.0 V, measured at VREGVDD.

#### 4.10.2.2 RF Receiver Characteristics for 802.15.4 DSSS-OQPSK in the 2.4 GHz Band

Unless otherwise indicated, typical conditions are:  $T_A$  = 25 °C, VREGVDD = 3.0V, AVDD = DVDD = IOVDD = RFVDD = PAVDD = 1.8 V powered from DCDC. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz.

Table 4.17. RF Receiver Characteristics for 802.15.4 DSSS-OQPSK in the 2.4 GHz Band

| Parameter                                                                                                                        | Symbol              | Test Condition                                                       | Min | Тур    | Max                | Unit |
|----------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------|-----|--------|--------------------|------|
| Max usable receiver input level, 1% PER                                                                                          | SAT                 | Signal is reference signal <sup>1</sup> . Packet length is 20 octets | _   | 10     | _                  | dBm  |
| Sensitivity, 1% PER                                                                                                              | SENS                | Signal is reference signal. Packet length is 20 octets               | _   | -102.3 | _                  | dBm  |
| Co-channel interferer rejection, 1% PER                                                                                          | CCR                 | Desired signal 3 dB above sensitivity limit                          | _   | -1.7   | _                  | dB   |
| High-side adjacent channel rejection, 1% PER. Desired is reference signal at 3 dB above reference sensitivity level <sup>2</sup> | ACR <sub>P1</sub>   | Interferer is reference signal at +1 channel-spacing                 | _   | 34.9   | _                  | dB   |
| Low-side adjacent channel rejection, 1% PER. Desired is reference signal at 3 dB above reference sensitivity level <sup>2</sup>  | ACR <sub>M1</sub>   | Interferer is reference signal at -1 channel-spacing                 | _   | 34.8   | _                  | dB   |
| Alternate channel rejection, 1% PER. Desired is reference signal at 3 dB above reference sensitivity level <sup>2</sup>          | ACR <sub>2</sub>    | Interferer is reference signal at ± 2 channel-spacing                | _   | 47.1   | _                  | dB   |
| Image rejection , 1% PER. Desired is reference signal at 3 dB above reference sensitivity level <sup>2</sup>                     | IR                  | Interferer is CW in image band <sup>3</sup>                          | _   | 34.1   | _                  | dB   |
| Blocking rejection of all other channels, 1% PER. Desired                                                                        | BLOCK               | Interferer frequency < Desired frequency - 3 channel-spacing         |     | 53.2   | _                  | dB   |
| is reference signal at 3 dB<br>above reference sensitivity<br>level <sup>2</sup> . Interferer is reference<br>signal             |                     | Interferer frequency > Desired frequency + 3 channel-spacing         | -   | 53.1   | <b>\rightarrow</b> | dB   |
| RSSI resolution                                                                                                                  | RSSI <sub>RES</sub> | -100 dBm to +5 dBm                                                   | - ( | 0.25   |                    | dB   |
| RSSI accuracy in the linear region as defined by 802.15.4-2003                                                                   | RSSI <sub>LIN</sub> |                                                                      | _   | +/-6   |                    | dB   |

- 1. Reference signal is defined as O-QPSK DSSS per 802.15.4, Frequency range = 2400-2483.5 MHz, Symbol rate = 62.5 ksymbols/s.
- 2. Reference sensitivity level is -85 dBm.
- 3. Due to low-IF frequency, there is some overlap of adjacent channel and image channel bands. Adjacent channel CW blocker tests place the Interferer center frequency at the Desired frequency ± 5 MHz on the channel raster, whereas the image rejection test places the CW interferer near the image frequency of the Desired signal carrier, regardless of the channel raster.

## 4.10.2.3 RF Receiver Characteristics for 2GFSK in the 2.4 GHz Band 1 Mbps Data Rate

Unless otherwise indicated, typical conditions are:  $T_A$  = 25 °C, VREGVDD = 3.0V, AVDD = DVDD = IOVDD = RFVDD = PAVDD = 1.8 V powered from DCDC. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz, Packet length is 255 bytes.

Table 4.18. RF Receiver Characteristics for 2GFSK in the 2.4 GHz Band 1 Mbps Data Rate

| Parameter                              | Symbol              | Test Condition                                                                               | Min | Тур   | Max      | Unit |
|----------------------------------------|---------------------|----------------------------------------------------------------------------------------------|-----|-------|----------|------|
| Max usable receiver input level        | SAT                 | Signal is reference signal <sup>1</sup>                                                      | _   | 10    | _        | dBm  |
| Sensitivity                            | SENS                | Signal is reference signal, 255 byte payload <sup>1</sup>                                    | _   | -97.4 | _        | dBm  |
|                                        |                     | Signal is reference signal, 37 byte payload <sup>1</sup>                                     | _   | -98.9 | _        | dBm  |
| Signal to co-channel interferer        | C/I <sub>CC</sub>   | (see notes) <sup>1 2</sup>                                                                   | _   | 8.7   | _        | dB   |
| N ± 1 Adjacent channel selectivity     | C/I <sub>1</sub>    | Interferer is reference signal at +1 MHz offset <sup>1 3 2 4</sup>                           | _   | -6.6  | _        | dB   |
|                                        |                     | Interferer is reference signal at -1 MHz offset <sup>1 3 2 4</sup>                           | _   | -6.5  | _        | dB   |
| N ± 2 Alternate channel selectivity    | C/I <sub>2</sub>    | Interferer is reference signal at +2 MHz offset <sup>1 3 2 4</sup>                           | _   | -40.9 | _        | dB   |
|                                        |                     | Interferer is reference signal at -2 MHz offset <sup>1 3 2 4</sup>                           | _   | -39.9 | _        | dB   |
| N ± 3 Alternate channel selectivity    | C/I <sub>3</sub>    | Interferer is reference signal at +3 MHz offset <sup>1 3 2 4</sup>                           | _   | -45.9 | _        | dB   |
|                                        |                     | Interferer is reference signal at -3 MHz offset <sup>1 3 2 4</sup>                           | _   | -46.2 | _        | dB   |
| Selectivity to image frequency         | C/I <sub>IM</sub>   | Interferer is reference signal at image frequency with 1 MHz precision <sup>1 4</sup>        |     | -23.5 | _        | dB   |
| Selectivity to image frequency ± 1 MHz | C/I <sub>IM_1</sub> | Interferer is reference signal at image frequency +1 MHz with 1 MHz precision <sup>1 4</sup> | _   | -40.9 | <b>↓</b> | dB   |
|                                        |                     | Interferer is reference signal at image frequency -1 MHz with 1 MHz precision <sup>1 4</sup> | - ( | -6.6  |          | dB   |

- 1.0.1% Bit Error Rate.
- 2. Desired signal -67 dBm.
- 3. Desired frequency 2402 MHz ≤ Fc ≤ 2480 MHz.
- 4. With allowed exceptions.

## 4.10.2.4 RF Receiver Characteristics for 2GFSK in the 2.4 GHz Band 2 Mbps Data Rate

Unless otherwise indicated, typical conditions are:  $T_A$  = 25 °C, VREGVDD = 3.0V, AVDD = DVDD = IOVDD = RFVDD = PAVDD = 1.8 V powered from DCDC. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz, Packet length is 255 bytes.

Table 4.19. RF Receiver Characteristics for 2GFSK in the 2.4 GHz Band 2 Mbps Data Rate

| Parameter                              | Symbol              | Test Condition                                                                               | Min | Тур   | Max      | Unit |
|----------------------------------------|---------------------|----------------------------------------------------------------------------------------------|-----|-------|----------|------|
| Max usable receiver input level        | SAT                 | Signal is reference signal <sup>1</sup>                                                      | _   | 10    | _        | dBm  |
| Sensitivity                            | SENS                | Signal is reference signal, 37 byte payload <sup>1</sup>                                     | _   | -96.2 | _        | dBm  |
|                                        |                     | Signal is reference signal, 255 byte payload <sup>1</sup>                                    | _   | -94.6 | _        | dBm  |
| Signal to co-channel interferer        | C/I <sub>CC</sub>   | (see notes) <sup>1 2</sup>                                                                   | _   | 8.8   | _        | dB   |
| N ± 1 Adjacent channel selectivity     | C/I <sub>1</sub>    | Interferer is reference signal at +2 MHz offset <sup>1 3 2 4</sup>                           | _   | -9.2  | _        | dB   |
|                                        |                     | Interferer is reference signal at -2 MHz offset <sup>1 3 2 4</sup>                           | _   | -6.6  | _        | dB   |
| N ± 2 Alternate channel selectivity    | C/I <sub>2</sub>    | Interferer is reference signal at +4 MHz offset <sup>1 3 2 4</sup>                           | _   | -43.3 | _        | dB   |
|                                        |                     | Interferer is reference signal at -4 MHz offset <sup>1 3 2 4</sup>                           | _   | -44.0 | _        | dB   |
| N ± 3 Alternate channel selectivity    | C/I <sub>3</sub>    | Interferer is reference signal at +6 MHz offset <sup>1 3 2 4</sup>                           | _   | -48.6 | _        | dB   |
|                                        |                     | Interferer is reference signal at -6 MHz offset <sup>1 3 2 4</sup>                           | _   | -50.7 | _        | dB   |
| Selectivity to image frequency         | C/I <sub>IM</sub>   | Interferer is reference signal at image frequency with 1 MHz precision 1 4                   |     | -23.8 | _        | dB   |
| Selectivity to image frequency ± 2 MHz | C/I <sub>IM_1</sub> | Interferer is reference signal at image frequency +2 MHz with 1 MHz precision <sup>1 4</sup> | -   | -43.3 | <b>↓</b> | dB   |
|                                        |                     | Interferer is reference signal at image frequency -2 MHz with 1 MHz precision <sup>1 4</sup> | -   | -9.2  |          | dB   |

- 1.0.1% Bit Error Rate.
- 2. Desired signal -64 dBm.
- 3. Desired frequency 2402 MHz  $\leq$  Fc  $\leq$  2480 MHz.
- 4. With allowed exceptions.

#### 4.11 Oscillators

#### 4.11.1 High Frequency Crystal Oscillator

Unless otherwise indicated, typical conditions are: AVDD = DVDD = 3.0 V.  $T_A = 25 ^{\circ}\text{C}$ . Minimum and maximum values in this table represent the worst conditions across process variation, operating supply voltage range, and operating temperature range.

Table 4.20. High Frequency Crystal Oscillator

| Parameter                                                | Symbol                   | Test Condition                                 | Min | Тур  | Max | Unit |
|----------------------------------------------------------|--------------------------|------------------------------------------------|-----|------|-----|------|
| Crystal Frequency                                        | F <sub>HFXO</sub>        | see note <sup>1</sup>                          | _   | 38.4 | _   | MHz  |
| Supported crystal equivalent series resistance (ESR)     | ESR <sub>HFXO_38M4</sub> | 38.4 MHz, CL = 10 pF <sup>2</sup> <sup>3</sup> | _   | 40   | TBD | Ω    |
| Supported range of crystal load capacitance <sup>4</sup> | C <sub>HFXO_LC</sub>     | 38.4 MHz, ESR = 40 Ohm <sup>3</sup>            | _   | 10   | _   | pF   |
| Supply Current                                           | I <sub>HFXO</sub>        |                                                | _   | TBD  | _   | μA   |
| Startup Time                                             | T <sub>STARTUP</sub>     | 38.4 MHz, ESR=40 Ohm, CL=10 pF                 | _   | TBD  | _   | μs   |
| On-chip tuning cap step size <sup>5</sup>                | SS <sub>HFXO</sub>       |                                                | _   | 0.04 | _   | pF   |

- 1. The IEEE802.15.4 radio requires a 38.4 MHz crystal with a tolerance of ± 40 ppm over temperature and aging. Please use the recommended crystal.
- 2. The crystal should have a maximum ESR less than or equal to this maximum rating.
- 3. RF performance characteristics have been determined using crystals with an ESR of 40  $\Omega$  and CL of 10 pF.
- 4. Total load capacitance as seen by the crystal.
- 5. The tuning step size is the effective step size when incrementing one of the tuning capacitors by one count. The step size for the each of the indivdual tuning capacitors is twice this value.

## 4.11.2 Low Frequency Crystal Oscillator

Table 4.21. Low Frequency Crystal Oscillator

| Parameter                                                      | Symbol                | Test Condition                                                              | Min  | Тур    | Max  | Unit |
|----------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------|------|--------|------|------|
| Crystal Frequency                                              | F <sub>LFXO</sub>     |                                                                             | _    | 32.768 | _    | kHz  |
| Supported Crystal equivalent series resistance (ESR)           | ESR <sub>LFXO</sub>   | GAIN=0                                                                      | _    | _      | 80   | kΩ   |
|                                                                |                       | GAN=1 to 3                                                                  | _    | _      | 100  | kΩ   |
| Supported range of crystal load capacitance <sup>1</sup>       | C <sub>LFXO_CL</sub>  | GAIN = 0                                                                    | 4    | _      | 6    | pF   |
|                                                                |                       | GAIN = 1                                                                    | 6    | _      | 10   | pF   |
|                                                                |                       | GAIN = 2                                                                    | 10   | _      | 12.5 | pF   |
|                                                                |                       | GAIN = 3 <sup>2</sup>                                                       | 12.5 | _      | 18   | pF   |
| Current consumption                                            | I <sub>CL12p5</sub>   | ESR = 70 kOhm, CL = 12.5 pF,<br>GAIN <sup>3</sup> = 2, AGC <sup>4</sup> = 1 | _    | 357    | _    | nA   |
| Startup Time                                                   | T <sub>STARTUP</sub>  | ESR = 70k Ohm, CL = 7 pF,<br>GAIN <sup>3</sup> = 1, AGC <sup>4</sup> = 1    | _    | 63     | _    | ms   |
| On-chip tuning cap step size                                   | SS <sub>LFXO</sub>    |                                                                             | _    | 0.26   | _    | pF   |
| On-chip tuning capacitor value at minimum setting <sup>5</sup> | C <sub>LFXO_MIN</sub> | CAPTUNE = 0                                                                 | _    | 4      | _    | pF   |
| On-chip tuning capacitor value at maximum setting <sup>5</sup> | C <sub>LFXO_MAX</sub> | CAPTUNE = 0x4F                                                              | _    | 24.5   | _    | pF   |

- 1. Total load capacitance seen by the crystal
- 2. Crystals with a load capacitance of greater than 12 pF require external load capacitors.
- 3. In LFXO\_CAL Register
- 4. In LFXO\_CFG Register
- 5. The effective load capacitance seen by the crystal will be C<sub>LFXO</sub>/2. This is because each XTAL pin has a tuning cap and the two caps will be seen in series by the crystal

## 4.11.3 High Frequency RC Oscillator (HFRCO)

Unless otherwise indicated, typical conditions are: AVDD = DVDD = 3.0 V.  $T_A = 25 ^{\circ}\text{C}$ . Minimum and maximum values in this table represent the worst conditions across process variation, operating supply voltage range, and operating temperature range.

Table 4.22. High Frequency RC Oscillator (HFRCO)

| Parameter                                    | Symbol                     | Test Condition                                                | Min | Тур  | Max | Unit   |
|----------------------------------------------|----------------------------|---------------------------------------------------------------|-----|------|-----|--------|
| Frequency Accuracy                           | F <sub>HFRCO_ACC</sub>     | For all production calibrated frequencies                     | -3  | _    | 3   | %      |
| Current consumption on all                   | I <sub>HFRCO</sub>         | F <sub>HFRCO</sub> = 1 MHz                                    | _   | 28   | _   | μΑ     |
| supplies <sup>1</sup>                        |                            | F <sub>HFRCO</sub> = 2 MHz                                    | _   | 28   | _   | μA     |
|                                              |                            | F <sub>HFRCO</sub> = 4 MHz                                    | _   | 28   | _   | μA     |
|                                              |                            | F <sub>HFRCO</sub> = 5 MHz                                    | _   | 30   | _   | μA     |
|                                              |                            | F <sub>HFRCO</sub> = 7 MHz                                    | _   | 60   | _   | μA     |
|                                              |                            | F <sub>HFRCO</sub> = 10 MHz                                   | _   | 66   | _   | μA     |
|                                              |                            | F <sub>HFRCO</sub> = 13 MHz                                   | _   | 79   | _   | μA     |
|                                              |                            | F <sub>HFRCO</sub> = 16 MHz                                   | _   | 88   | _   | μA     |
|                                              |                            | F <sub>HFRCO</sub> = 19 MHz                                   | _   | 92   | _   | μA     |
|                                              |                            | F <sub>HFRCO</sub> = 20 MHz                                   | _   | 105  | _   | μA     |
|                                              |                            | F <sub>HFRCO</sub> = 26 MHz                                   | _   | 118  | _   | μA     |
|                                              |                            | F <sub>HFRCO</sub> = 32 MHz                                   |     | 141  | _   | μA     |
|                                              |                            | F <sub>HFRCO</sub> = 38 MHz                                   | _   | 172  | _   | μA     |
| Clock out current for HFRCODPLL <sup>2</sup> | I <sub>CLKOUT_HFRCOD</sub> | FORECEEN bit of CTRL = 1 and the CLKOUTDIS0 bit of TEST = 1.  | _   | 2.72 | _   | μA/MHz |
|                                              |                            | FORECEEN bit of CTRL i= 1 and the CLKOUTDIS1 bit of TEST = 1. |     | 0.36 | _   | μA/MHz |
| Startup Time <sup>3</sup>                    | T <sub>STARTUP</sub>       | FREQRANGE = 0 to 7                                            |     | TBD  | _   | μs     |
|                                              |                            | FREQRANGE = 8 to 15                                           | _   | TBD  | _   | μs     |

| Parameter                          | Symbol                  | Test Condition | Min  | Тур | Max  | Unit |
|------------------------------------|-------------------------|----------------|------|-----|------|------|
| Band Frequency Limits <sup>4</sup> | f <sub>HFRCO_BAND</sub> | FREQRANGE=0    | 3.71 | _   | 5.24 | MHz  |
|                                    |                         | FREQRANGE=1    | 4.39 | _   | 6.26 | MHz  |
|                                    |                         | FREQRANGE=2    | 5.25 | _   | 7.55 | MHz  |
|                                    |                         | FREQRANGE=3    | 6.22 | _   | 9.01 | MHz  |
|                                    |                         | FREQRANGE=4    | 7.88 | _   | 11.6 | MHz  |
|                                    |                         | FREQRANGE=5    | 9.9  | _   | 14.6 | MHz  |
|                                    |                         | FREQRANGE=6    | 11.5 | _   | 17.0 | MHz  |
|                                    |                         | FREQRANGE=7    | 14.1 | _   | 20.9 | MHz  |
|                                    |                         | FREQRANGE=8    | 16.4 | _   | 24.7 | MHz  |
|                                    |                         | FREQRANGE=9    | 19.8 | _   | 30.4 | MHz  |
|                                    |                         | FREQRANGE=10   | 22.7 | _   | 34.9 | MHz  |
|                                    |                         | FREQRANGE=11   | 28.6 | _   | 44.4 | MHz  |
|                                    |                         | FREQRANGE=12   | 33.0 | _   | 51.0 | MHz  |

#### Note:

- 1. Does not include additional clock tree current. See specifications for additional current when selected as a clock source for a particular clock multiplexer.
- 2. When the HFRCO is enabled for characterization using the FORCEEN bit, the total current will be the HFRCO core current plus the specified CLKOUT current. When the HFRCO is enabled on demand, the clock current may be different.
- 3. Hardware delay ensures settling to within ± 0.5%. Hardware also enforces this delay on a band change.
- 4. The frequency band limits represent the lowest and highest frequency which each band can achieve over the operating range.

## 4.11.4 Fast Start\_Up RC Oscillator (FSRCO)

Table 4.23. Fast Start\_Up RC Oscillator (FSRCO)

| Parameter       | Symbol                | Test Condition | Min  | Тур | Max  | Unit |
|-----------------|-----------------------|----------------|------|-----|------|------|
| FSRCO frequency | FREQ <sub>FSRCO</sub> |                | 17.2 | 20  | 21.2 | MHz  |

## 4.11.5 Low Frequency RC Oscillator (LFRCO)

Table 4.24. Low Frequency RC Oscillator (LFRCO)

| Parameter                     | Symbol                 | Test Condition | Min | Тур    | Max | Unit |
|-------------------------------|------------------------|----------------|-----|--------|-----|------|
| Nominal oscillation frequency | F <sub>LFRCO</sub>     |                | _   | 32.768 | _   | kHz  |
| Frequency accuracy            | F <sub>LFRCO_ACC</sub> |                | -3  | _      | 3   | %    |
| Startup time                  | t <sub>STARTUP</sub>   |                | _   | 204    | _   | μs   |
| Current consumption           | I <sub>LFRCO</sub>     |                | _   | 175    | _   | nA   |

## 4.11.6 Ultra Low Frequency RC Oscillator

Table 4.25. Ultra Low Frequency RC Oscillator

| Parameter             | Symbol              | Test Condition | Min   | Тур | Max   | Unit |
|-----------------------|---------------------|----------------|-------|-----|-------|------|
| Oscillation Frequency | F <sub>ULFRCO</sub> |                | 0.944 | 1.0 | 1.095 | kHz  |

## 4.12 GPIO Pins (3V GPIO pins)

Table 4.26. GPIO Pins (3V GPIO pins)

| Parameter                            | Symbol                 | Test Condition                                                                                                          | Min            | Тур  | Max            | Unit |
|--------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------|------|----------------|------|
| Leakage current                      | I <sub>LEAK_IO</sub>   | MODEx = DISABLED, IOVDD = 1.71 V                                                                                        | _              | 1.9  | _              | nA   |
|                                      |                        | MODEx = DISABLED, IOVDD = 3.0 V                                                                                         | _              | 2.5  | _              | nA   |
|                                      |                        | MODEx = DISABLED, IOVDD = 3.8 V T <sub>A</sub> = 85 °C                                                                  | _              | _    | TBD            | nA   |
| Input low voltage <sup>1</sup>       | V <sub>IL</sub>        | Any GPIO pin                                                                                                            | _              | _    | 0.3*IOVDD      | V    |
|                                      |                        | RESETn                                                                                                                  | _              | _    | 0.3*DVDD       | V    |
| Input high voltage <sup>1</sup>      | V <sub>IH</sub>        | Any GPIO pin                                                                                                            | 0.7*IOVDD      | _    | _              | V    |
|                                      |                        | RESETn                                                                                                                  | 0.7*DVDD       | _    | _              | V    |
| Output high voltage                  | V <sub>OH</sub>        | Sourcing 20mA, IOVDD = 3.0 V                                                                                            | 0.8 *<br>IOVDD | _    | _              | V    |
|                                      |                        | Sourcing 8mA, IOVDD = 1.71 V                                                                                            | 0.6 *<br>IOVDD | _    | _              | V    |
| Output low voltage                   | V <sub>OL</sub>        | Sinking 20mA, IOVDD = 3.0 V                                                                                             | _              | _    | 0.2 *<br>IOVDD | V    |
|                                      |                        | Sinking 8mA, IOVDD = 1.71 V                                                                                             | _              | _    | 0.4 *<br>IOVDD | V    |
| GPIO rise time                       | T <sub>GPIO_RISE</sub> | IOVDD = 3.0 V, C <sub>load</sub> = 50pF,<br>SLEWRATE = 4, 10% to 90%                                                    | _              | 8.4  | _              | ns   |
|                                      |                        | IOVDD = 1.71 V, C <sub>load</sub> = 50pF,<br>SLEWRATE = 4, 10% to 90%                                                   |                | 13   | _              | ns   |
| GPIO fall time                       | T <sub>GPIO_FALL</sub> | IOVDD = 3.0 V, C <sub>load</sub> = 50pF,<br>SLEWRATE = 4, 90% to 10%                                                    | -              | 7.1  | _              | ns   |
|                                      |                        | IOVDD = 1.71 V, C <sub>load</sub> = 50pF,<br>SLEWRATE = 4, 90% to 10%                                                   | _              | 11.9 | <u> </u>       | ns   |
| Pull up/down resistance <sup>2</sup> | R <sub>PULL</sub>      | Any GPIO pin. Pull-up to IOVDD:<br>MODEn = DISABLE DOUT=1.<br>Pull-down to VSS: MODEn =<br>WIREDORPULLDOWN DOUT =<br>0. | 35             | 44   | 55             | kΩ   |
|                                      |                        | RESETn pin. Pull-up to DVDD                                                                                             | 35             | 44   | 55             | kΩ   |
| Maximum filtered glitch width        | T <sub>GF</sub>        | MODE = INPUT, DOUT = 1                                                                                                  | _              | 27   | _              | ns   |

- 1. GPIO input thresholds are proportional to the IOVDD pin. RESETn input thresholds are proportional to DVDD.
- 2. GPIO pull-ups connect to IOVDD supply, pull-downs connect to VSS. RESETn pull-up connects to DVDD.

## 4.13 Analog to Digital Converter (IADC)

Specified at 1 Msps, ADCCLK = 10 MHz, OSR=2, unless otherwise indicated.

Table 4.27. Analog to Digital Converter (IADC)

| Parameter                                                                    | Symbol                | Test Condition                                                                    | Min              | Тур                     | Max              | Unit  |
|------------------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------|------------------|-------------------------|------------------|-------|
| Main analog supply                                                           | V <sub>AVDD</sub>     | Normal Mode                                                                       | 1.71             | _                       | 3.8              | V     |
| Maximum Input Range                                                          | V <sub>IN_MAX</sub>   | Maximum allowable input voltage                                                   | 0                | _                       | AVDD             | V     |
| Full-Scale Voltage                                                           | V <sub>FS</sub>       | Voltage required for Full-Scale measurement                                       | _                | V <sub>REF</sub> / Gain | _                |       |
| Input Measurement Range                                                      | V <sub>IN</sub>       | Differential Mode - Plus and Minus inputs                                         | -V <sub>FS</sub> | _                       | +V <sub>FS</sub> | V     |
|                                                                              |                       | Single Ended Mode - One input tied to ground                                      | 0                | _                       | V <sub>FS</sub>  | V     |
| Input Sampling Capacitance                                                   | Cs                    | Analog Gain = 1x                                                                  | _                | 1.8                     | _                | pF    |
|                                                                              |                       | Analog Gain = 2x                                                                  | _                | 3.6                     | _                | pF    |
|                                                                              |                       | Analog Gain = 4x.                                                                 | _                | 7.2                     | _                | pF    |
|                                                                              |                       | Analog Gain =0.5x                                                                 | _                | 0.9                     | _                | pF    |
| ADC clock frequency                                                          | f <sub>CLK</sub>      | Normal Mode                                                                       | _                | _                       | 10               | MHz   |
| Throughput rate                                                              | f <sub>SAMPLE</sub>   | f <sub>CLK</sub> = 10 MHz                                                         | _                | _                       | 1                | Msps  |
| Current from all supplies,<br>Continuous operation                           | I <sub>ADC_CONT</sub> | Normal Mode, 1 Msps, OSR=2,<br>f <sub>CLK</sub> = 10 MHz                          | _                | 290                     | 385              | μA    |
| Current in Standby mode.<br>ADC is not functional but can<br>wake up in 1us. | I <sub>STBY</sub>     | Normal Mode                                                                       | _                | 16                      | _                | μА    |
| ADC Startup Time                                                             | t <sub>startup</sub>  | From power down state                                                             |                  | 5                       | _                | uS    |
|                                                                              |                       | From Standby state                                                                | _                | 1                       | _                | uS    |
| Differential Nonlinearity                                                    | DNL                   | Differential Input. (No missing codes OSR =2                                      | -1               | +/- 0.25                | 1.5              | LSB12 |
| Integral Nonlinearity                                                        | INL                   | Normal Mode. Differential Input.                                                  | -2.5             | +/- 0.65                | 2.5              | LSB12 |
| Effective number of bits                                                     | ENOB                  | Differential Input. Gain=1x, f <sub>IN</sub> = 10 kHz, Internal VREF=1.21V. OSR=2 | 10.5             | 11.18                   | _                | bits  |
| Signal to Noise + Distortion<br>Ratio Normal Mode                            | SNDR                  | Differential Input. Gain=1x, f <sub>IN</sub> = 10 kHz, Internal VREF=1.21V        | 65               | 69.1                    | -                | dB    |
|                                                                              |                       | Differential Input. Gain=2x, f <sub>IN</sub> = 10 kHz, Internal VREF=1.21V        | _                | 68.8                    | 7-/              | dB    |
|                                                                              |                       | Differential Input. Gain=4x, f <sub>IN</sub> = 10 kHz, Internal VREF=1.21V        | _                | 66.9                    | _                | dB    |
|                                                                              |                       | Differential Input. Gain=0.5x, f <sub>IN</sub> = 10 kHz, Internal VREF=1.21V      | _                | 69.2                    | _                | dB    |
| Total Harmonic Distortion                                                    | THD                   | Differential Input. Gain=1x, f <sub>IN</sub> = 10 kHz, Internal VREF=1.21V        | _                | -80.3                   | -70              | dB    |
| Spurious-Free Dynamic<br>Range                                               | SFDR                  | Differential Input. Gain=1x, f <sub>IN</sub> = 10 kHz, Internal VREF=1.21V        | 72               | 86.5                    | _                | dB    |

| Parameter                        | Symbol             | Test Condition                                       | Min      | Тур   | Max  | Unit |
|----------------------------------|--------------------|------------------------------------------------------|----------|-------|------|------|
| Common Mode Rejection            | CMRR               | Normal Mode. DC to 100 Hz                            | _        | 87.0  | _    | dB   |
| Ratio                            |                    | Normal Mode. AC high frequency                       | _        | 68.6  | _    | dB   |
| Power Supply Rejection Ra-       | PSRR               | Normal mode. DC to 100 Hz                            | _        | 80.4  | _    | dB   |
| tio                              |                    | Normal mode. AC high frequency, using VREF pad.      | _        | 33.4  | _    | dB   |
|                                  |                    | Normal mode. AC high frequency, using internal VBGR. | <u>—</u> | 65.2  | _    | dB   |
| Gain Error                       | GE                 | GAIN=1 and 0.5, using external VREF, direct mode.    | -0.3     | 0.069 | 0.3  | %    |
|                                  |                    | GAIN=2, using external VREF, direct mode.            | -0.4     | 0.151 | 0.4  | %    |
|                                  |                    | GAIN=3, using external VREF, direct mode.            | -0.7     | 0.186 | 0.7  | %    |
|                                  |                    | GAIN=4, using external VREF, direct mode.            | -1.1     | 0.227 | 1.1  | %    |
|                                  |                    | Internal VREF, Gain = 1                              | _        | 0.023 | _    | %    |
| Offset                           | OFFSET             | GAIN=1 and 0.5, Differential Input                   | -3       | 0.27  | 3    | LSB  |
|                                  |                    | GAIN=2, Differential Input                           | -4       | 0.27  | 4    | LSB  |
|                                  |                    | GAIN=3, Differential Input                           | -4       | 0.25  | 4    | LSB  |
|                                  |                    | GAIN=4, Differential Input                           | -4       | 0.29  | 4    | LSB  |
| External reference voltage range | V <sub>EVREF</sub> |                                                      | 1.0      | _     | AVDD | V    |
| Internal Reference voltage       | V <sub>IVREF</sub> |                                                      | TBD      | 1.21  | TBD  | V    |

## 4.14 Temperature Sense

Table 4.28. Temperature Sense

| Parameter                                             | Symbol                  | Test Condition                                                                             | Min | Тур    | Max | Unit |
|-------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------|-----|--------|-----|------|
| Temperature sensor range <sup>1</sup>                 | T <sub>RANGE</sub>      |                                                                                            | -40 | _      | 125 | °C   |
| Temperature sensor resolution                         | T <sub>RESOLUTION</sub> |                                                                                            | _   | 0.25   | _   | °C   |
| Measurement noise (RMS)                               | T <sub>NOISE</sub>      | Single measurement                                                                         | _   | 0.6    | _   | °C   |
|                                                       |                         | 16-sample average (TEMPAVG-<br>NUM = 0)                                                    | _   | 0.17   | _   | °C   |
|                                                       |                         | 64-sample average (TEMPAVG-NUM = 1)                                                        | _   | 0.12   | _   | °C   |
| Temperature offset                                    | T <sub>OFF</sub>        | Mean error of uncorrected output across full temperature range                             | _   | 3.14   | _   | °C   |
| Temperature sensor accuracy <sup>2</sup> <sup>3</sup> | T <sub>ACC</sub>        | Direct output accuracy after mean error (T <sub>OFF</sub> ) removed                        | TBD | +/-3   | TBD | °C   |
|                                                       |                         | After linearization in software, no calibration                                            | TBD | +/-2.2 | TBD | °C   |
|                                                       |                         | After linearization in software, with single-temperature calibration at 25 °C <sup>4</sup> | TBD | +/-1.5 | TBD | °C   |
| Measurement interval                                  | t <sub>MEAS</sub>       |                                                                                            | _   | 250    | _   | ms   |

- 1. The sensor reports absolute die temperature in °K. All specifications are in °C to match the units of the specified product temperature range.
- 2. Error is measured as the deviation of the mean temperature reading from the expected die temperature. Accuracy numbers represent statistical minimum and maximum using ± 4 standard deviations of measured error.
- 3. The raw output of the temperature sensor is a predictable curve with 2nd-order effects. It can be linearized using a look-up table or 2nd-order polynomial correction.
- 4. Assuming calibration accuracy of ± 0.25 °C.

## 4.15 Thermistor Driver Interface

All parameters specified using 38.4 MHz radio clock from HFXO.

**Table 4.29. Thermistor Driver Interface** 

| Parameter                                    | Symbol            | Test Condition                                  | Min | Тур | Max | Unit |
|----------------------------------------------|-------------------|-------------------------------------------------|-----|-----|-----|------|
| Reference Resistor Part-to-<br>Part Variance | RS <sub>VAR</sub> | Measured in production, Frequency = DIV64 (TBD) | TBD | 112 | TBD | kΩ   |
| Reference Resistor Accuracy                  | RS <sub>ACC</sub> | Frequency = DIV1                                | TBD | _   | TBD | %    |
|                                              |                   | Frequency = DIV2                                | TBD | _   | TBD | %    |
|                                              |                   | Frequency = DIV4                                | TBD | _   | TBD | %    |
|                                              |                   | Frequency = DIV8                                | TBD | _   | TBD | %    |
|                                              |                   | Frequency = DIV16                               | TBD | _   | TBD | %    |
|                                              |                   | Frequency = DIV32                               | TBD | _   | TBD | %    |
|                                              |                   | Frequency = DIV64                               | TBD | _   | TBD | %    |
|                                              |                   | Frequency = DIV128                              | TBD | _   | TBD | %    |
|                                              |                   | Frequency = DIV256                              | TBD | _   | TBD | %    |
|                                              |                   | Frequency = DIV512                              | TBD | _   | TBD | %    |
|                                              |                   | Frequency = DIV1024                             | TBD | _   | TBD | %    |

#### 4.16 Brown Out Detectors

#### 4.16.1 DVDD BOD

BOD Thresholds on DVDD in EM0 and EM1 only, unless otherwise noted. Typical conditions are at  $T_A$  = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation, operating supply voltage range, and operating temperature range.

Table 4.30. DVDD BOD

| Parameter         | Symbol                     | Test Condition                                     | Min  | Тур  | Max  | Unit |
|-------------------|----------------------------|----------------------------------------------------|------|------|------|------|
| BOD threshold     | V <sub>DVVD_BOD</sub>      | Supply Rising                                      | _    | 1.64 | 1.71 | V    |
|                   |                            | Supply Falling                                     | 1.62 | 1.65 | _    | V    |
| BOD response time | t <sub>DVDD_BOD_DE</sub> - | Supply dropping at 100mV/µs slew rate <sup>1</sup> | _    | 0.95 | _    | μs   |
| BOD hysteresis    | V <sub>DVDD_BOD_HYS</sub>  |                                                    | _    | 20   | _    | mV   |

#### Note:

#### **4.16.2 LE DVDD BOD**

BOD thresholds on DVDD pin for low energy modes EM2 to EM4, unless otherwise noted.

Table 4.31. LE DVDD BOD

| Parameter         | Symbol                             | Test Condition                                   | Min | Тур | Max        | Unit |
|-------------------|------------------------------------|--------------------------------------------------|-----|-----|------------|------|
| BOD threshold     | V <sub>DVDD_LE_BOD</sub>           | Supply Falling                                   | 1.5 | _   | 1.71       | V    |
| BOD response time | t <sub>DVDD_LE_BOD_D</sub><br>ELAY | Supply dropping at 2mV/µs slew rate <sup>1</sup> |     | 50  | _          | μs   |
| BOD hysteresis    | V <sub>DVDD_LE_BOD_</sub><br>HYST  |                                                  | _   | 20  | <b>◇</b> ¯ | mV   |

#### Note:

1. If the supply slew rate exceeds the specified slew rate, the BOD may trip later than expected (at a threshold below the minimum specified threshold), or the BOD may not trip at all (e.g., if the supply ramps down and then back up at a very fast rate)

<sup>1.</sup> If the supply slew rate exceeds the specified slew rate, the BOD may trip later than expected (at a threshold below the minimum specified threshold), or the BOD may not trip at all (e.g., if the supply ramps down and then back up at a very fast rate)

## 4.16.3 AVDD and IOVDD BODs

BOD thresholds for AVDD BOD and IOVDD BOD. Available in all energy modes.

Table 4.32. AVDD and IOVDD BODs

| Parameter         | Symbol                 | Test Condition                                   | Min  | Тур | Max  | Unit |
|-------------------|------------------------|--------------------------------------------------|------|-----|------|------|
| BOD threshold     | V <sub>BOD</sub>       | Supply falling                                   | 1.45 | _   | 1.71 | V    |
| BOD response time | t <sub>BOD_DELAY</sub> | Supply dropping at 2mV/µs slew rate <sup>1</sup> | _    | 50  | _    | μs   |
| BOD hysteresis    | V <sub>BOD_HYST</sub>  |                                                  | _    | 20  | _    | mV   |

<sup>1.</sup> If the supply slew rate exceeds the specified slew rate, the BOD may trip later than expected (at a threshold below the minimum specified threshold), or the BOD may not trip at all (e.g., if the supply ramps down and then back up at a very fast rate)

## 4.17 PDM Timing Specifications



Figure 4.3. PDM Timing Diagrams

## 4.17.1 Pulse Density Modulator (PDM), Common DBUS

Timing specifications are for all PDM signals routed to the same DBUS (DBUSAB or DBUSCD), though routing to the same GPIO port is the optimal configuration.  $C_{LOAD}$  < 20 pF. System voltage scaling = VSCALE1 or VSCALE2. All GPIO set to slew rate = 6. Data delay (PDM\_CFG1\_DLYMUXSEL) = 0.

Table 4.33. Pulse Density Modulator (PDM), Common DBUS

| Parameter                              | Symbol                | Test Condition  | Min  | Тур        | Max  | Unit |
|----------------------------------------|-----------------------|-----------------|------|------------|------|------|
| PDM_CLK frequency during data transfer | F <sub>PDM_CLK</sub>  | Microphone mode | _    |            | 5    | MHz  |
|                                        |                       | Sensor mode     |      | _          | 20   | MHz  |
| PDM_CLK duty cycle                     | DC <sub>PDM_CLK</sub> |                 | 47.5 | -          | 52.5 | %    |
| PDM_CLK rise time                      | t <sub>R</sub>        |                 | _    | <b>/</b> - | 5.5  | ns   |
| PDM_CLK fall time                      | t <sub>F</sub>        |                 | _    | _          | 5.5  | ns   |
| Input setup time                       | t <sub>ISU</sub>      | Microphone mode | 30   | _          | 7 /  | ns   |
|                                        |                       | Sensor mode     | 20   | _          | _    | ns   |
| Input hold time                        | t <sub>IH</sub>       |                 | 3    | _          |      | ns   |

## 4.18 USART SPI Master Timing



Figure 4.4. SPI Master Timing (SMSDELAY = 0)



Figure 4.5. SPI Master Timing (SMSDELAY = 1)

## 4.18.1 SPI Master Timing, Voltage Scaling = VSCALE2

Table 4.34. SPI Master Timing, Voltage Scaling = VSCALE2

| Parameter                      | Symbol               | Test Condition | Min                         | Тур      | Max  | Unit |
|--------------------------------|----------------------|----------------|-----------------------------|----------|------|------|
| SCLK period <sup>1 2 3</sup>   | tsclk                |                | 2*t <sub>HFPERCL</sub><br>K | _        | _    | ns   |
| CS to MOSI 1 2                 | t <sub>CS_MO</sub>   |                | -22                         | _        | 22.5 | ns   |
| SCLK to MOSI 1 2               | t <sub>SCLK_MO</sub> |                | -14.5                       | _        | 14.5 | ns   |
| MISO setup time <sup>1 2</sup> | t <sub>SU_MI</sub>   | IOVDD = 1.62 V | 38.5                        | _        | _    | ns   |
|                                |                      | IOVDD = 3.0 V  | 28.5                        | _        | _    | ns   |
| MISO hold time <sup>1 2</sup>  | t <sub>H_MI</sub>    |                | -8.5                        | <u> </u> | _    | ns   |

#### Note:

- 1. Applies for both CLKPHA = 0 and CLKPHA = 1
- 2. Measurement done with 8 pF output loading at 10% and 90% of V<sub>DD</sub>.
- 3. t<sub>HFPERCLK</sub> is one period of the selected HFPERCLK.

## 4.18.2 SPI Master Timing, Voltage Scaling = VSCALE1

Table 4.35. SPI Master Timing, Voltage Scaling = VSCALE1

| Parameter                      | Symbol               | Test Condition | Min                    | Тур | Max  | Unit |
|--------------------------------|----------------------|----------------|------------------------|-----|------|------|
| SCLK period <sup>1 2 3</sup>   | t <sub>SCLK</sub>    |                | 2*t <sub>HFPERCL</sub> | _   | _    | ns   |
| CS to MOSI 1 2                 | t <sub>CS_MO</sub>   |                | -33                    | _   | 34.5 | ns   |
| SCLK to MOSI 1 2               | t <sub>SCLK_MO</sub> |                | -15                    | _   | 26   | ns   |
| MISO setup time <sup>1 2</sup> | t <sub>SU_MI</sub>   | IOVDD = 1.62 V | 47                     |     | _    | ns   |
|                                |                      | IOVDD = 3.0 V  | 39                     |     | _    | ns   |
| MISO hold time <sup>1 2</sup>  | t <sub>H_MI</sub>    |                | -9.5                   | _   | -    | ns   |

- 1. Applies for both CLKPHA = 0 and CLKPHA = 1
- 2. Measurement done with 8 pF output loading at 10% and 90% of  $V_{DD}$ .
- 3.  $t_{\mbox{\scriptsize HFPERCLK}}$  is one period of the selected HFPERCLK.

## 4.19 USART SPI Slave Timing



Figure 4.6. SPI Slave Timing

## 4.19.1 SPI Slave Timing, Voltage Scaling = VSCALE2

Table 4.36. SPI Slave Timing, Voltage Scaling = VSCALE2

| Parameter                         | Symbol                 | Test Condition | Min                                   | Тур | Max                                     | Unit |
|-----------------------------------|------------------------|----------------|---------------------------------------|-----|-----------------------------------------|------|
| SCLK period <sup>1 2 3</sup>      | t <sub>SCLK</sub>      |                | 6*t <sub>HFPERCL</sub><br>K           | _   | _                                       | ns   |
| SCLK high time <sup>1 2 3</sup>   | t <sub>SCLK_HI</sub>   |                | 2.5*t <sub>HFPER</sub><br>CLK         | _   | _                                       | ns   |
| SCLK low time <sup>1 2 3</sup>    | tsclk_lo               |                | 2.5*t <sub>HFPER</sub>                | _   | _                                       | ns   |
| CS active to MISO <sup>1 2</sup>  | t <sub>CS_ACT_MI</sub> |                | 25                                    | _   | 47.5                                    | ns   |
| CS disable to MISO <sup>1 2</sup> | tcs_dis_mi             |                | 19.5                                  | -/  | 38.5                                    | ns   |
| MOSI setup time <sup>1 2</sup>    | t <sub>SU_MO</sub>     |                | 4.5                                   | ->  | <b>\rightarrow-</b>                     | ns   |
| MOSI hold time <sup>1 2 3</sup>   | t <sub>H_MO</sub>      |                | 5                                     | 7 – | _                                       | ns   |
| SCLK to MISO <sup>1 2 3</sup>     | t <sub>SCLK_MI</sub>   |                | 22 +<br>1.5*t <sub>HFPER</sub><br>CLK | -   | 33.5 +<br>2.5*t <sub>HFPER</sub><br>CLK | ns   |

- 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0).
- 2. Measurement done with 8 pF output loading at 10% and 90% of  $V_{DD}$  (figure shows 50% of  $V_{DD}$ ).
- 3. t<sub>HFPERCLK</sub> is one period of the selected HFPERCLK.

## 4.19.2 SPI Slave Timing, Voltage Scaling = VSCALE1

Table 4.37. SPI Slave Timing, Voltage Scaling = VSCALE1

| Parameter                         | Symbol                 | Test Condition | Min                                     | Тур | Max                                     | Unit |
|-----------------------------------|------------------------|----------------|-----------------------------------------|-----|-----------------------------------------|------|
| SCLK period <sup>1 2 3</sup>      | <sup>t</sup> sclk      |                | 6*t <sub>HFPERCL</sub>                  | _   | _                                       | ns   |
| SCLK high time <sup>1 2 3</sup>   | tsclk_HI               |                | 2.5*t <sub>HFPER</sub>                  | _   | _                                       | ns   |
| SCLK low time <sup>1 2 3</sup>    | t <sub>SCLK_LO</sub>   |                | 2.5*t <sub>HFPER</sub>                  |     | _                                       | ns   |
| CS active to MISO <sup>1 2</sup>  | t <sub>CS_ACT_MI</sub> |                | 30.5                                    | _   | 57.5                                    | ns   |
| CS disable to MISO <sup>1 2</sup> | t <sub>CS_DIS_MI</sub> |                | 25                                      | _   | 55                                      | ns   |
| MOSI setup time <sup>1 2</sup>    | t <sub>SU_MO</sub>     |                | 7.5                                     | _   | _                                       | ns   |
| MOSI hold time <sup>1 2 3</sup>   | t <sub>H_MO</sub>      |                | 8.5                                     | _   | _                                       | ns   |
| SCLK to MISO <sup>1 2 3</sup>     | tsclk_mi               |                | 24.5 +<br>1.5*t <sub>HFPER</sub><br>CLK | _   | 45.5 +<br>2.5*t <sub>HFPER</sub><br>CLK | ns   |

- 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0).
- 2. Measurement done with 8 pF output loading at 10% and 90% of  $V_{DD}$  (figure shows 50% of  $V_{DD}$ ).
- $3.\,t_{\text{HFPERCLK}}$  is one period of the selected HFPERCLK.

## 4.20 I2C Electrical Specifications

#### 4.20.1 I2C Standard-mode (Sm)

CLHR set to 0 in the I2Cn\_CTRL register.

Table 4.38. I2C Standard-mode (Sm)

| Parameter                                        | Symbol              | Test Condition | Min | Тур | Max | Unit |
|--------------------------------------------------|---------------------|----------------|-----|-----|-----|------|
| SCL clock frequency <sup>1</sup>                 | f <sub>SCL</sub>    |                | 0   | _   | 100 | kHz  |
| SCL clock low time                               | t <sub>LOW</sub>    |                | 4.7 | _   | _   | μs   |
| SCL clock high time                              | t <sub>HIGH</sub>   |                | 4   | _   | _   | μs   |
| SDA set-up time                                  | t <sub>SU_DAT</sub> |                | 250 | _   | _   | ns   |
| SDA hold time                                    | t <sub>HD_DAT</sub> |                | 0   | _   | _   | ns   |
| Repeated START condition set-up time             | t <sub>SU_STA</sub> |                | 4.7 | _   | _   | μs   |
| Repeated START condition hold time               | t <sub>HD_STA</sub> |                | 4.0 | _   | _   | μs   |
| STOP condition set-up time                       | t <sub>SU_STO</sub> |                | 4.0 | _   | _   | μs   |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    |                | 4.7 | _   | _   | μs   |

<sup>1.</sup> The maximum SCL clock frequency listed is assuming that an arbitrary clock frequency is available. The maximum attainable SCL clock frequency may be slightly less using the HFXO or HFRCO due to the limited frequencies available. The CLKDIV should be set to a value that keeps the SCL clock frequency below the max value listed.

## 4.20.2 I2C Fast-mode (Fm)

CLHR set to 1 in the I2Cn\_CTRL register.

Table 4.39. I2C Fast-mode (Fm)

| Parameter                                        | Symbol              | Test Condition | Min | Тур | Max | Unit |
|--------------------------------------------------|---------------------|----------------|-----|-----|-----|------|
| SCL clock frequency <sup>1</sup>                 | f <sub>SCL</sub>    |                | 0   | _   | 400 | kHz  |
| SCL clock low time                               | t <sub>LOW</sub>    |                | 1.3 | _   | _   | μs   |
| SCL clock high time                              | t <sub>HIGH</sub>   |                | 0.6 | _   | _   | μs   |
| SDA set-up time                                  | t <sub>SU_DAT</sub> |                | 100 | _   | _   | ns   |
| SDA hold time                                    | t <sub>HD_DAT</sub> |                | 0   | _   | _   | ns   |
| Repeated START condition set-up time             | t <sub>SU_STA</sub> |                | 0.6 | _   | _   | μs   |
| Repeated START condition hold time               | t <sub>HD_STA</sub> |                | 0.6 | _   | _   | μs   |
| STOP condition set-up time                       | t <sub>SU_STO</sub> | 7              | 0.6 | _   | _   | μs   |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    |                | 1.3 | _   | _   | μs   |

<sup>1.</sup> The maximum SCL clock frequency listed is assuming that an arbitrary clock frequency is available. The maximum attainable SCL clock frequency may be slightly less using the HFXO or HFRCO due to the limited frequencies available. The CLKDIV should be set to a value that keeps the SCL clock frequency below the max value listed.

#### 4.20.3 I2C Fast-mode Plus (Fm+)

CLHR set to 1 in the I2Cn\_CTRL register.

Table 4.40. I2C Fast-mode Plus (Fm+)

| Parameter                                        | Symbol              | Test Condition | Min  | Тур | Max  | Unit |
|--------------------------------------------------|---------------------|----------------|------|-----|------|------|
| SCL clock frequency <sup>1</sup>                 | f <sub>SCL</sub>    |                | 0    | _   | 1000 | kHz  |
| SCL clock low time                               | t <sub>LOW</sub>    |                | 0.5  | _   | _    | μs   |
| SCL clock high time                              | tніgн               |                | 0.26 | _   | _    | μs   |
| SDA set-up time                                  | t <sub>SU_DAT</sub> |                | 50   | _   | _    | ns   |
| SDA hold time                                    | t <sub>HD_DAT</sub> |                | 0    | _   | _    | ns   |
| Repeated START condition set-up time             | t <sub>SU_STA</sub> |                | 0.26 | _   | _    | μs   |
| Repeated START condition hold time               | t <sub>HD_STA</sub> |                | 0.26 |     | _    | μs   |
| STOP condition set-up time                       | t <sub>SU_STO</sub> | 7.             | 0.26 | _   | _    | μs   |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    |                | 0.5  | _   | _    | μs   |

#### Note:

#### 4.21 Typical Performance Curves

Typical performance curves indicate typical characterized performance under the stated conditions.

<sup>1.</sup> The maximum SCL clock frequency listed is assuming that an arbitrary clock frequency is available. The maximum attainable SCL clock frequency may be slightly less using the HFXO or HFRCO due to the limited frequencies available. The CLKDIV should be set to a value that keeps the SCL clock frequency below the max value listed.

## 4.21.1 Supply Current



Figure 4.7. EM0 and EM1 Typical Supply Current vs. Temperature



Figure 4.8. EM2 and EM4 Typical Supply Current vs. Temperature

## 4.21.2 RF Characteristics



Figure 4.9. Transmitter Output Power

#### 4.21.3 DC-DC Converter

Performance characterized with Samsung CIG22H2R2MNE (L<sub>DCDC</sub> = 2.2 uH ) and Samsung CL10B475KQ8NQNC (C<sub>DCDC</sub> = 4.7 uF)



Figure 4.10. DC-DC Efficiency

# 5. Typical Connection Diagrams

#### 5.1 Power

Typical power supply connections are shown in the following figures.



Figure 5.1. EFR32FG22 Typical Application Circuit: Direct Supply Configuration without DCDC



Figure 5.2. EFR32FG22 Typical Application Circuit: DCDC Configuration

#### 5.2 RF Matching Networks

#### 5.2.1 2.4 GHz 0 dBm Matching Network

The recommended RF matching network circuit diagram for 2.4GHz applications with a transmit power of 0 dBm or less is shown in Figure 5.3 Typical 0 dBm 2.4 GHz RF impedance-matching network circuit on page 64. Typical component values are shown in Table 5.1 2.4GHz 0 dBm Component Values on page 64. Please refer to the development board Bill of Materials for specific part recommendation including tolerance, component size, recommended manufacturer, and recommended part number.



Figure 5.3. Typical 0 dBm 2.4 GHz RF impedance-matching network circuit

Table 5.1. 2.4GHz 0 dBm Component Values

| Designator | Value |
|------------|-------|
| C1         | TBD   |
| C2         | TBD   |
| L1         | TBD   |
| C3         | TBD   |

#### 5.2.2 2.4 GHz 6 dBm Matching Network

The recommended RF matching network circuit diagram for 2.4GHz applications with a transmit power of greater than 0 dBm and up to 6 dBm is shown in Figure 5.4 Typical 6 dBm 2.4 GHz RF impedance-matching network circuit on page 64. Typical component values are shown in Table 5.2 2.4GHz 6 dBm Component Values on page 64. Please refer to the development board Bill of Materials for specific part recommendation including tolerance, component size, recommended manufacturer, and recommended part number.



Figure 5.4. Typical 6 dBm 2.4 GHz RF impedance-matching network circuit

Table 5.2. 2.4GHz 6 dBm Component Values

| Designator | Value |
|------------|-------|
| C1         | TBD   |
| L1         | TBD   |
| C2         | TBD   |

## 5.3 Other Connections

Other components or connections may be required to meet the system-level requirements. Application Note AN0002: "Hardware Design Considerations" contains detailed information on these connections. Application Notes can be accessed on the Silicon Labs website (www.silabs.com/32bit-appnotes).



#### 6. Pin Definitions

#### 6.1 QFN32 Device Pinout



Figure 6.1. QFN32 Device Pinout

The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 6.3 Alternate Function Table, 6.4 Analog Peripheral Connectivity, and 6.5 Digital Peripheral Connectivity.

Table 6.1. QFN32 Device Pinout

| Pin Name | Pin(s) | Description                  | Pin Name | Pin(s) | Description                   |
|----------|--------|------------------------------|----------|--------|-------------------------------|
| PC00     | 1      | GPIO                         | PC01     | 2      | GPIO                          |
| PC02     | 3      | GPIO                         | PC03     | 4      | GPIO                          |
| PC04     | 5      | GPIO                         | PC05     | 6      | GPIO                          |
| HFXTAL_I | 7      | High Frequency Crystal Input | HFXTAL_O | 8      | High Frequency Crystal Output |

| Pin Name | Pin(s) | Description                                                | Pin Name | Pin(s) | Description                                                                                                 |
|----------|--------|------------------------------------------------------------|----------|--------|-------------------------------------------------------------------------------------------------------------|
| RESETn   | 9      | Reset Pin. The RESETn pin is internally pulled up to DVDD. | RFVDD    | 10     | Radio power supply                                                                                          |
| RFVSS    | 11     | Radio Ground                                               | RF2G4_IO | 12     | 2.4 GHz RF input/output                                                                                     |
| PAVDD    | 13     | Power Amplifier (PA) power supply                          | PB02     | 14     | GPIO                                                                                                        |
| PB01     | 15     | GPIO                                                       | PB00     | 16     | GPIO                                                                                                        |
| PA00     | 17     | GPIO                                                       | PA01     | 18     | GPIO                                                                                                        |
| PA02     | 19     | GPIO                                                       | PA03     | 20     | GPIO                                                                                                        |
| PA04     | 21     | GPIO                                                       | PA05     | 22     | GPIO                                                                                                        |
| PA06     | 23     | GPIO                                                       | DECOUPLE | 24     | Decouple outputput for on-chip voltage regulator. An external decoupling capacitor is required at this pin. |
| VREGSW   | 25     | DCDC regulator switching node                              | VREGVDD  | 26     | DCDC regulator input supply                                                                                 |
| VREGVSS  | 27     | DCDC ground                                                | DVDD     | 28     | Digital power supply                                                                                        |
| AVDD     | 29     | Analog power supply                                        | IOVDD    | 30     | I/O power supply                                                                                            |
| PD01     | 31     | GPIO                                                       | PD00     | 32     | GPIO                                                                                                        |

#### 6.2 QFN40 Device Pinout



Figure 6.2. QFN40 Device Pinout

The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 6.3 Alternate Function Table, 6.4 Analog Peripheral Connectivity, and 6.5 Digital Peripheral Connectivity.

Table 6.2. QFN40 Device Pinout

| Pin Name | Pin(s) | Description                                                | Pin Name | Pin(s) | Description                   |
|----------|--------|------------------------------------------------------------|----------|--------|-------------------------------|
| PC00     | 1      | GPIO                                                       | PC01     | 2      | GPIO                          |
| PC02     | 3      | GPIO                                                       | PC03     | 4      | GPIO                          |
| PC04     | 5      | GPIO                                                       | PC05     | 6      | GPIO                          |
| PC06     | 7      | GPIO                                                       | PC07     | 8      | GPIO                          |
| HFXTAL_I | 9      | High Frequency Crystal Input                               | HFXTAL_O | 10     | High Frequency Crystal Output |
| RESETn   | 11     | Reset Pin. The RESETn pin is internally pulled up to DVDD. | RFVDD    | 12     | Radio power supply            |

| Pin Name | Pin(s) | Description                       | Pin Name | Pin(s) | Description                                                                                                 |
|----------|--------|-----------------------------------|----------|--------|-------------------------------------------------------------------------------------------------------------|
| RFVSS    | 13     | Radio Ground                      | RF2G4_IO | 14     | 2.4 GHz RF input/output                                                                                     |
| PAVDD    | 15     | Power Amplifier (PA) power supply | PB04     | 16     | GPIO                                                                                                        |
| PB03     | 17     | GPIO                              | PB02     | 18     | GPIO                                                                                                        |
| PB01     | 19     | GPIO                              | PB00     | 20     | GPIO                                                                                                        |
| PA00     | 21     | GPIO                              | PA01     | 22     | GPIO                                                                                                        |
| PA02     | 23     | GPIO                              | PA03     | 24     | GPIO                                                                                                        |
| PA04     | 25     | GPIO                              | PA05     | 26     | GPIO                                                                                                        |
| PA06     | 27     | GPIO                              | PA07     | 28     | GPIO                                                                                                        |
| PA08     | 29     | GPIO                              | DECOUPLE | 30     | Decouple outputput for on-chip voltage regulator. An external decoupling capacitor is required at this pin. |
| VREGSW   | 31     | DCDC regulator switching node     | VREGVDD  | 32     | DCDC regulator input supply                                                                                 |
| VREGVSS  | 33     | DCDC ground                       | DVDD     | 34     | Digital power supply                                                                                        |
| AVDD     | 35     | Analog power supply               | IOVDD    | 36     | I/O power supply                                                                                            |
| PD03     | 37     | GPIO                              | PD02     | 38     | GPIO                                                                                                        |
| PD01     | 39     | GPIO                              | PD00     | 40     | GPIO                                                                                                        |

#### 6.3 Alternate Function Table

A wide selection of alternate functionality is available for multiplexing to various pins. The following table shows what functions are available on each device pin.

Table 6.3. GPIO Alternate Function Table

| GPIO |               |                | Alternate Function        | ernate Function |  |  |
|------|---------------|----------------|---------------------------|-----------------|--|--|
| PC00 | GPIO.EM4WU6   | GPIO.THMSW_EN  | GPIO.THMSW_HAL<br>FSWITCH |                 |  |  |
| PC05 | GPIO.EM4WU7   |                |                           |                 |  |  |
| PC07 | GPIO.EM4WU8   |                |                           |                 |  |  |
| PB03 | GPIO.EM4WU4   |                |                           |                 |  |  |
| PB01 | GPIO.EM4WU3   |                |                           |                 |  |  |
| PB00 | IADC0.VREFN   |                |                           |                 |  |  |
| PA00 | IADC0.VREFP   |                |                           |                 |  |  |
| PA01 | GPIO.SWCLK    |                |                           |                 |  |  |
| PA02 | GPIO.SWDIO    |                |                           |                 |  |  |
| PA03 | GPIO.SWV      | GPIO.TDO       | GPIO.TRACEDA-<br>TA0      |                 |  |  |
| PA04 | GPIO.TDI      | GPIO.TRACECLK  |                           |                 |  |  |
| PA05 | GPIO.EM4WU0   |                |                           |                 |  |  |
| PD02 | GPIO.EM4WU9   |                |                           |                 |  |  |
| PD01 | LFXO.LFXTAL_I | LFXO.LF_EXTCLK |                           |                 |  |  |
| PD00 | LFXO.LFXTAL_O |                |                           |                 |  |  |

## 6.4 Analog Peripheral Connectivity

Many analog resources are routable and can be connected to numerous GPIO's. The table below indicates which peripherals are avaliable on each GPIO port. When a differential connection is being used Positive inputs are restricted to the EVEN pins and Negative inputs are restricted to the ODD pins. When a single ended connection is being used positive input is avaliable on all pins. See the device Reference Manual for more details on the ABUS and analog peripherals.

Table 6.4. ABUS Routing Table

| Peripheral | Signal  | PA   |     | PB   |     | PC   |     | PD   |     |
|------------|---------|------|-----|------|-----|------|-----|------|-----|
|            |         | EVEN | ODD | EVEN | ODD | EVEN | ODD | EVEN | ODD |
| IADC0      | ana_neg | Yes  | Yes | Yes  | Yes | Yes  | Yes | Yes  | Yes |
|            | ana_pos | Yes  | Yes | Yes  | Yes | Yes  | Yes | Yes  | Yes |

## 6.5 Digital Peripheral Connectivity

Many digital resources are routable and can be connected to numerous GPIO's. The table below indicates which peripherals are avaliable on each GPIO port.

Table 6.5. DBUS Routing Table

| Peripheral.Resource | PORT      |           |           |           |  |
|---------------------|-----------|-----------|-----------|-----------|--|
|                     | PA        | РВ        | PC        | PD        |  |
| CMU.CLKIN0          |           |           | Available | Available |  |
| CMU.CLKOUT0         |           |           | Available | Available |  |
| CMU.CLKOUT1         |           |           | Available | Available |  |
| CMU.CLKOUT2         | Available | Available |           |           |  |
| EUARTO.CTS          | Available | Available | Available | Available |  |
| EUARTO.RTS          | Available | Available | Available | Available |  |
| EUARTO.RX           | Available | Available | Available | Available |  |
| EUART0.TX           | Available | Available | Available | Available |  |
| FRC.DCLK            |           |           | Available | Available |  |
| FRC.DFRAME          |           |           | Available | Available |  |
| FRC.DOUT            | Y // /    |           | Available | Available |  |
| I2C0.SCL            | Available | Available | Available | Available |  |
| I2C0.SDA            | Available | Available | Available | Available |  |
| I2C1.SCL            |           |           | Available | Available |  |
| I2C1.SDA            |           |           | Available | Available |  |
| LETIMER0.OUT0       | Available | Available |           |           |  |
| LETIMER0.OUT1       | Available | Available |           |           |  |
| MODEM.ANT0          | Available | Available | Available | Available |  |
| MODEM.ANT1          | Available | Available | Available | Available |  |
| MODEM.ANT_ROLL_OVER |           |           | Available | Available |  |
| MODEM.ANT_RR0       |           |           | Available | Available |  |
| MODEM.ANT_RR1       |           |           | Available | Available |  |
| MODEM.ANT_RR2       |           |           | Available | Available |  |
| MODEM.ANT_RR3       |           |           | Available | Available |  |
| MODEM.ANT_RR4       |           |           | Available | Available |  |
| MODEM.ANT_RR5       |           |           | Available | Available |  |
| MODEM.ANT_SW_EN     |           |           | Available | Available |  |
| MODEM.ANT_SW_US     |           |           | Available | Available |  |
| MODEM.ANT_TRIG      |           |           | Available | Available |  |
| MODEM.ANT_TRIG_STOP |           |           | Available | Available |  |
| MODEM.DCLK          | Available | Available |           |           |  |

| Peripheral.Resource |           | PORT      |           |           |  |  |
|---------------------|-----------|-----------|-----------|-----------|--|--|
|                     | PA        | РВ        | PC        | PD        |  |  |
| MODEM.DIN           | Available | Available |           |           |  |  |
| MODEM.DOUT          | Available | Available |           |           |  |  |
| PDM.CLK             | Available | Available | Available | Available |  |  |
| PDM.DAT0            | Available | Available | Available | Available |  |  |
| PDM.DAT1            | Available | Available | Available | Available |  |  |
| PRS.ASYNCH0         | Available | Available |           |           |  |  |
| PRS.ASYNCH1         | Available | Available |           |           |  |  |
| PRS.ASYNCH10        |           |           | Available | Available |  |  |
| PRS.ASYNCH11        |           |           | Available | Available |  |  |
| PRS.ASYNCH2         | Available | Available |           |           |  |  |
| PRS.ASYNCH3         | Available | Available |           |           |  |  |
| PRS.ASYNCH4         | Available | Available |           |           |  |  |
| PRS.ASYNCH5         | Available | Available |           |           |  |  |
| PRS.ASYNCH6         |           |           | Available | Available |  |  |
| PRS.ASYNCH7         |           |           | Available | Available |  |  |
| PRS.ASYNCH8         |           |           | Available | Available |  |  |
| PRS.ASYNCH9         |           |           | Available | Available |  |  |
| PRS.SYNCH0          | Available | Available | Available | Available |  |  |
| PRS.SYNCH1          | Available | Available | Available | Available |  |  |
| PRS.SYNCH2          | Available | Available | Available | Available |  |  |
| PRS.SYNCH3          | Available | Available | Available | Available |  |  |
| TIMER0.CC0          | Available | Available | Available | Available |  |  |
| TIMER0.CC1          | Available | Available | Available | Available |  |  |
| TIMER0.CC2          | Available | Available | Available | Available |  |  |
| TIMER0.CDTI0        | Available | Available | Available | Available |  |  |
| TIMER0.CDTI1        | Available | Available | Available | Available |  |  |
| TIMER0.CDTI2        | Available | Available | Available | Available |  |  |
| TIMER1.CC0          | Available | Available | Available | Available |  |  |
| TIMER1.CC1          | Available | Available | Available | Available |  |  |
| TIMER1.CC2          | Available | Available | Available | Available |  |  |
| TIMER1.CDTI0        | Available | Available | Available | Available |  |  |
| TIMER1.CDTI1        | Available | Available | Available | Available |  |  |
| TIMER1.CDTI2        | Available | Available | Available | Available |  |  |
| TIMER2.CC0          | Available | Available |           |           |  |  |
| TIMER2.CC1          | Available | Available |           |           |  |  |
| TIMER2.CC2          | Available | Available |           |           |  |  |

| Peripheral.Resource | PORT      |           |           |           |
|---------------------|-----------|-----------|-----------|-----------|
|                     | PA        | РВ        | PC        | PD        |
| TIMER2.CDTI0        | Available | Available |           |           |
| TIMER2.CDTI1        | Available | Available |           |           |
| TIMER2.CDTI2        | Available | Available |           |           |
| TIMER3.CC0          |           |           | Available | Available |
| TIMER3.CC1          |           |           | Available | Available |
| TIMER3.CC2          |           |           | Available | Available |
| TIMER3.CDTI0        |           |           | Available | Available |
| TIMER3.CDTI1        |           |           | Available | Available |
| TIMER3.CDTI2        |           |           | Available | Available |
| TIMER4.CC0          | Available | Available |           |           |
| TIMER4.CC1          | Available | Available |           |           |
| TIMER4.CC2          | Available | Available |           |           |
| TIMER4.CDTI0        | Available | Available |           |           |
| TIMER4.CDTI1        | Available | Available |           |           |
| TIMER4.CDTI2        | Available | Available |           |           |
| USART0.CLK          | Available | Available | Available | Available |
| USART0.CS           | Available | Available | Available | Available |
| USART0.CTS          | Available | Available | Available | Available |
| USART0.RTS          | Available | Available | Available | Available |
| USART0.RX           | Available | Available | Available | Available |
| USART0.TX           | Available | Available | Available | Available |
| USART1.CLK          | Available | Available |           |           |
| USART1.CS           | Available | Available |           |           |
| USART1.CTS          | Available | Available |           |           |
| USART1.RTS          | Available | Available |           |           |
| USART1.RX           | Available | Available |           |           |
| USART1.TX           | Available | Available |           |           |

# 7. QFN32 Package Specifications

# 7.1 QFN32 Package Dimensions



Figure 7.1. QFN32 Package Drawing

Table 7.1. QFN32 Package Dimensions

| Dimension | Min   | Тур      | Max   |
|-----------|-------|----------|-------|
| A         | 0.80  | 0.85     | 0.90  |
| A1        | 0.00  | 0.02     | 0.05  |
| A3        |       | 0.20 REF |       |
| b         | 0.15  | 0.20     | 0.25  |
| D         | 3.90  | 4.00     | 4.10  |
| E         | 3.90  | 4.00     | 4.10  |
| D2        | 2.60  | 2.70     | 2.80  |
| E2        | 2.60  | 2.70     | 2.80  |
| е         |       | 0.40 BSC |       |
| L         | 0.20  | 0.30     | 0.40  |
| К         | 0.20  | _        | _     |
| R         | 0.075 | _        | 0.125 |
| aaa       | 0.10  |          |       |
| bbb       | 0.07  |          |       |
| ccc       | 0.10  |          |       |
| ddd       | 0.05  |          |       |
| eee       | 0.08  |          |       |
| fff       | 0.10  |          |       |
| i         |       |          |       |

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. This drawing conforms to the JEDEC Solid State Outline MO-220, Variation VKKD-4.
- 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 7.2 QFN32 PCB Land Pattern



Figure 7.2. QFN32 PCB Land Pattern Drawing

Table 7.2. QFN32 PCB Land Pattern Dimensions

| Dimension | Тур  |
|-----------|------|
| L         | 0.76 |
| W         | 0.22 |
| е         | 0.40 |
| S         | 3.21 |
| S1        | 3.21 |
| L1        | 2.80 |
| W1        | 2.80 |

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.
- 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be  $60 \mu m$  minimum, all the way around the pad.
- 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 5. The stencil thickness should be 0.101 mm (4 mils).
- 6. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads.
- 7. A 2x2 array of 1.10 mm x 1.10 mm openings on a 1.30 mm pitch can be used for the center ground pad.
- 8. A No-Clean, Type-3 solder paste is recommended.
- 9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.
- 10. Above notes and stencil design are shared as recommendations only. A customer or user may find it necessary to use different parameters and fine tune their SMT process as required for their application and tooling.

## 7.3 QFN32 Package Marking



Figure 7.3. QFN32 Package Marking

The package marking consists of:

- FFFF The product family codes.
  - 1. Family Code (B | M | F)
  - 2. G (Gecko)
  - 3. Series (2)
  - 4. Device Configuration (1, 2, 3, ...)
- PPPPPP The product option codes.
  - 1-2. MCU Feature Codes
  - 3-4. Radio Feature Codes
  - 5. Flash (J = 1024k | I = 768k | H = 512k | W= 352k | G = 256k | F = 128k)
  - 6. Temperature grade (G = -40 to 85 °C | I = -40 to 125 °C)
- TTTTTT A trace or manufacturing code. The first letter is the device revision.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.

# 8. QFN40 Package Specifications

# 8.1 QFN40 Package Dimensions



Figure 8.1. QFN40 Package Drawing

Table 8.1. QFN40 Package Dimensions

| Dimension | Min   | Тур      | Max  |
|-----------|-------|----------|------|
| A         | 0.80  | 0.85     | 0.90 |
| A1        | 0.00  | 0.02     | 0.05 |
| A3        |       | 0.20 REF |      |
| b         | 0.15  | 0.20     | 0.25 |
| D         | 4.90  | 5.00     | 5.10 |
| E         | 4.90  | 5.00     | 5.10 |
| D2        | 3.55  | 3.70     | 3.85 |
| E2        | 3.55  | 3.70     | 3.85 |
| е         |       | 0.40 BSC |      |
| L         | 0.30  | 0.40     | 0.50 |
| К         | 0.20  | _        | _    |
| R         | 0.075 | _        | _    |
| aaa       | 0.10  |          |      |
| bbb       | 0.07  |          |      |
| ccc       | 0.10  |          |      |
| ddd       | 0.05  |          |      |
| eee       | 0.08  |          |      |
| fff       | 0.10  |          |      |
|           | •     |          |      |

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. This drawing conforms to the JEDEC Solid State Outline MO-220, Variation VKKD-4.
- 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

#### 8.2 QFN40 PCB Land Pattern



Figure 8.2. QFN40 PCB Land Pattern Drawing

Table 8.2. QFN40 PCB Land Pattern Dimensions

| Dimension | Тур  |
|-----------|------|
| S1        | 4.25 |
| S         | 4.25 |
| L1        | 3.85 |
| W1        | 3.85 |
| е         | 0.40 |
| W         | 0.22 |
| L         | 0.74 |

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.
- 3. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 4. The stencil thickness should be 0.101 mm (4 mils).
- 5. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads.
- 6. A 3x3 array of 0.90 mm square openings on a 1.20 mm pitch can be used for the center ground pad.
- 7. A No-Clean, Type-3 solder paste is recommended.
- 8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.
- 9. Above notes and stencil design are shared as recommendations only. A customer or user may find it necessary to use different parameters and fine tune their SMT process as required for their application and tooling.

## 8.3 QFN40 Package Marking



Figure 8.3. QFN40 Package Marking

The package marking consists of:

- Line 1: PPPPP The product family codes (TBD)
- Line 2: PPPPPP The product option codes (TBD)
- TTTTTT A trace or manufacturing code. The first letter is the device revision.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.

# 9. Revision History

#### Revision 0.4

December, 2019

- Corrected temperature range in Feature List to -40 to 85 C.
- 4.1 Electrical Characteristics:
  - · Added detailed lifetime information to DC-DC specifications section.
  - · Additional characterization results and preliminary test limits added where available.
- Added DC-DC efficiency plots and updated supply current plots to 4.21 Typical Performance Curves.

## Revision 0.3

October, 2019

- In the front page block diagram, updated the lowest energy mode for LETIMER.
- Updated 3.5.2 Low Energy Timer (LETIMER) lowest energy mode.
- · 1. Feature List updated with additional security details.
- · 2. Ordering Information:
  - · OPN numbering changes for security grade differentiator.
- 4.1 Electrical Characteristics:
  - · Additional characterization results and preliminary test limits added where available.
  - Corrected maximum clock speed details in General Operating Conditions Table.
  - · Removed specification lines with 3 dBm output power conditions from RF transmit tables.
  - · Removed DECOUPLE BOD table.
  - · Added timing diagrams and specifications for PDM and USART SPI.
- · Added 4.21 Typical Performance Curves.

#### Revision 0.2

July, 2019

- 2. Ordering Information: Updated to include revsion C part numbers, corrected memory size.
- 4.1 Electrical Characteristics: Added early silicon characterization data to several tables, and refined specification conditions.
- 4.1 Electrical Characteristics: Added flash electrical characteristics table.
- 4.1 Electrical Characteristics: Removed specifications and tables corresponding to 125 kbps and 500 kbps 2GFSK operation.
- · Minor wording edits for System Overview sections.
- · Added pinout for QFN32 package.

#### Revision 0.1

April, 2019

Initial release.





loT Portfolio www.silabs.com/loT



**SW/HW** <u>www.sila</u>bs.com/simplicity



Quality www.silabs.com/quality



Support and Community community.silabs.com

#### Disclaimer

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required, or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs disclaims all express and implied warranties and shall not be responsible or liable for any injuries or damages related to use of a Silicon Labs

## **Trademark Information**

Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, ClockBuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadioRO®, Gecko®, Gecko OS, Studio, ISOmoderm®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri, the Zentri logo and Zentri DMS, Z-Wave®, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. Wi-Fi is a registered trademark of the Wi-Fi Alliance. All other products or brand names mentioned herein are trademarks of the wi-Fi Alliance.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701