

## Product Change Notification - SYST-11YZVH903

### Date:

12 Nov 2019

## Product Category:

16-Bit - Microcontrollers and Digital Signal Controllers

### Affected CPNs:

**7** 

## Notification subject:

ERRATA - PIC24FJ256GB412 Family Silicon Errata and Data Sheet Clarification

## Notification text:

SYST-11YZVH903

Microchip has released a new Product Documents for the PIC24FJ256GB412 Family Silicon Errata and Data Sheet Clarification of devices. If you are using one of these devices please read the document located at <u>PIC24FJ256GB412 Family Silicon Errata and</u> <u>Data Sheet Clarification</u>.

## Notification Status: Final

## **Description of Change:**

1) Updates the Device Data Sheet reference to the current revision E (DS30010089E).

2) Updates silicon issue 4. Module: Reset.

3) Removes data sheet clarifications 1. Module: Memory Organization and 2. Module: Electrical Characteristics, since these issues have been corrected in the current Device Data Sheet revision E.

## Impacts to Data Sheet: None

Reason for Change: To Improve Productivity

## Change Implementation Status: Complete

## Date Document Changes Effective: 12 Nov 2019

**NOTE:** Please be advised that this is a change to the document only the product has not been changed.

# Markings to Distinguish Revised from Unrevised Devices: N/A Attachment(s):

PIC24FJ256GB412 Family Silicon Errata and Data Sheet Clarification

Please contact your local <u>Microchip sales office</u> with questions or concerns regarding this notification.

## **Terms and Conditions:**

If you wish to <u>receive Microchip PCNs via email</u> please register for our PCN email service at our <u>PCN home page</u> select register then fill in the required fields. You will find instructions about registering for Microchips PCN email service in the <u>PCN FAQ</u> section.

If you wish to <u>change your PCN profile</u>, <u>including opt out</u>, please go to the <u>PCN home page</u> select login and sign into your myMicrochip account. Select a profile option from the left navigation bar and make the applicable selections.

Affected Catalog Part Numbers (CPN)

PIC24FJ128GA406-I/MR PIC24FJ128GA406-I/PT PIC24FJ128GA406T-I/MR PIC24FJ128GA406T-I/PT PIC24FJ128GA410-I/PT PIC24FJ128GA410T-I/PT PIC24FJ128GA412-I/BG PIC24FJ128GA412T-I/BG PIC24FJ128GB406-I/MR PIC24FJ128GB406-I/PT PIC24FJ128GB406T-I/MR PIC24FJ128GB406T-I/PT PIC24FJ128GB410-I/PT PIC24FJ128GB410T-I/PT PIC24FJ128GB412-I/BG PIC24FJ128GB412T-I/BG PIC24FJ256GA406-I/MR PIC24FJ256GA406-I/PT PIC24FJ256GA406T-I/MR PIC24FJ256GA406T-I/PT PIC24FJ256GA410-I/PT PIC24FJ256GA410T-I/PT PIC24FJ256GA412-I/BG PIC24FJ256GA412T-I/BG PIC24FJ256GB406-I/MR PIC24FJ256GB406-I/PT PIC24FJ256GB406T-I/MR PIC24FJ256GB406T-I/PT PIC24FJ256GB410-I/PT PIC24FJ256GB410T-I/PT PIC24FJ256GB412-I/BG PIC24FJ256GB412T-I/BG PIC24FJ64GA406-I/MR PIC24FJ64GA406-I/PT PIC24FJ64GA406T-I/MR PIC24FJ64GA406T-I/PT PIC24FJ64GA410-I/PT PIC24FJ64GA410T-I/PT PIC24FJ64GA412-I/BG PIC24FJ64GA412T-I/BG PIC24FJ64GB406-I/MR PIC24FJ64GB406-I/PT PIC24FJ64GB406T-I/MR PIC24FJ64GB406T-I/PT PIC24FJ64GB410-I/PT PIC24FJ64GB410T-I/PT

SYST-11YZVH903 - ERRATA - PIC24FJ256GB412 Family Silicon Errata and Data Sheet Clarification

PIC24FJ64GB412-I/BG PIC24FJ64GB412T-I/BG



## PIC24FJ256GA412/GB412 FAMILY

## PIC24FJ256GA412/GB412 Family Silicon Errata and Data Sheet Clarification

The PIC24FJ256GA412/GB412 family devices that you have received conform functionally to the current Device Data Sheet (DS30010089**E**), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2.

The errata described in this document will be addressed in future revisions of the PIC24FJ256GA412/GB412 family silicon.

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A2).

Data Sheet clarifications and corrections start on page 8, following the discussion of silicon issues.

The silicon revision level can be identified using the current version of MPLAB<sup>®</sup> IDE and Microchip's programmers, debuggers and emulation tools, which are available at the Microchip corporate website (www.microchip.com). For example, to identify the silicon revision level using MPLAB IDE in conjunction with a hardware debugger:

- 1. Using the appropriate interface, connect the device to the hardware debugger.
- 2. Open an MPLAB IDE project.
- 3. Configure the MPLAB IDE project for the appropriate device and hardware debugger.
- 4. Based on the version of MPLAB IDE you are using, do one of the following:
  - a) For MPLAB IDE 8, select <u>Programmer ></u> <u>Reconnect</u>.
- 5. Depending on the development tool used, the part number *and* Device Revision ID value appear in the **Output** window.
- Note: If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

The DEVREV values for the various PIC24FJ256GA412/GB412 family silicon revisions are shown in Table 1.

| Part Number     | Device ID <sup>(1)</sup> | Revision ID for<br>Silicon<br>Revision <sup>(2)</sup> | Part Number     | Device ID <sup>(1)</sup> | Revision ID for<br>Silicon<br>Revision <sup>(2)</sup> |
|-----------------|--------------------------|-------------------------------------------------------|-----------------|--------------------------|-------------------------------------------------------|
|                 |                          | A2                                                    |                 |                          | A2                                                    |
| PIC24FJ256GA412 | 6112h                    |                                                       | PIC24FJ256GB412 | 6116h                    |                                                       |
| PIC24FJ128GA412 | 610Ah                    |                                                       | PIC24FJ128GB412 | 610Eh                    |                                                       |
| PIC24FJ64GA412  | 6102h                    |                                                       | PIC24FJ64GB412  | 6106h                    |                                                       |
| PIC24FJ256GA410 | 6111h                    |                                                       | PIC24FJ256GB410 | 6115h                    |                                                       |
| PIC24FJ128GA410 | 6109h                    | 0010h                                                 | PIC24FJ128GB410 | 610Dh                    | 0010h                                                 |
| PIC24FJ64GA410  | 6101h                    |                                                       | PIC24FJ64GB410  | 6105h                    |                                                       |
| PIC24FJ256GA406 | 6110h                    |                                                       | PIC24FJ256GB406 | 6114h                    |                                                       |
| PIC24FJ128GA406 | 6108h                    |                                                       | PIC24FJ128GB406 | 610Ch                    |                                                       |
| PIC24FJ64GA406  | 6100h                    |                                                       | PIC24FJ64GB406  | 6104h                    |                                                       |

#### TABLE 1: SILICON DEVREV VALUES

**Note 1:** The Device IDs (DEVID and DEVREV) are located at the last two implemented addresses of configuration memory space. They are shown in hexadecimal in the format, "DEVID DEVREV".

2: Refer to the "PIC24FJ256GA412/GB412 Family Flash Programming Specification" (DS30010073) for detailed information on Device and Revision IDs for your specific device.

# PIC24FJ256GA412/GB412 FAMILY

#### TABLE 2: SILICON ISSUE SUMMARY

| Module                                 | Feature                                    | ltem<br>Number | Issue Summary                                                                                                                                                                                                   | Affected<br>Revisions <sup>(1)</sup> |
|----------------------------------------|--------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
|                                        |                                            | Number         |                                                                                                                                                                                                                 | A2                                   |
| POR/BOR                                | Reset                                      | 1.             | If the Brown-out Reset (BOR) is disabled, the part<br>may fail to come out of the Reset state during the VDD<br>power-down and the subsequent power-up condition.                                               | Х                                    |
| POR/BOR                                | Reset                                      | 2.             | If the Brown-out Reset (BOR) is disabled, the part may not start at the minimum VDD specification.                                                                                                              | Х                                    |
| POR/BOR                                | Reset                                      | 3.             | The POR bit may get set at temperatures below 0°C when BOR occurs.                                                                                                                                              | Х                                    |
| Reset                                  | Trap Conflict                              | 4.             | The TRAPR bit is not getting set when a hard trap conflict occurs.                                                                                                                                              | Х                                    |
| l <sup>2</sup> C                       | Slave Mode                                 | 5.             | While AHEN = 1, a slave interrupt may be asserted after an address mismatch if the data byte matches the device slave address.                                                                                  | Х                                    |
| I <sup>2</sup> C                       | Slave Mode                                 | 6.             | In 10-Bit Addressing Slave mode, on receiving the<br>upper address byte (A9 and A8 bits), the Acknowledge<br>Time Status bit (ACKTIM) is not asserted during the<br>Acknowledgment sequence.                    | Х                                    |
| MCCP/SCCP<br>(Output Compare)          | Single Edge Event                          | 7.             | The Single Edge Compare Event Status (SCEVT) bit is not setting for MOD[3:0] = 0010.                                                                                                                            | Х                                    |
| SPI                                    | Slave Mode                                 | 8.             | In Slave mode, the RX watermark interrupt does not<br>wake the device from Sleep, which causes loss of the<br>first few receive bytes.                                                                          | X                                    |
| SPI                                    | Audio PCM/DSP                              | 9.             | SPI module follows Right Justified mode of transmission and reception in PCM/DSP mode.                                                                                                                          | Х                                    |
| SPI                                    | Slave Mode Audio<br>L/R Justified          | 10.            | In Slave mode, the Most Significant bit (MSb) is missed in Left and Right Justified modes.                                                                                                                      | Х                                    |
| SPI                                    | Slave Mode Audio<br>L/R Justified          | 11.            | At start-up, the Idle state of the SDOx pin will be the<br>same as the Most Significant bit of the first data<br>packet loaded when in Slave mode and configured for<br>Left Justified or Right Justified mode. | X                                    |
| SPI                                    | Master Mode                                | 12.            | While operating in Master mode (MSTEN = 1),<br>the transmit watermark interrupt is not asserted<br>if there is more than one entry in the FIFO buffer.                                                          | х                                    |
| Primary XT and HS<br>Oscillator (POSC) | Primary Oscillator<br>Start-up Timer (OST) | 13.            | The OST may indicate the oscillator is ready for use too early.                                                                                                                                                 | Х                                    |

| Note 1: | Only those issues | indicated in the last column apply to the current silicon revision. |
|---------|-------------------|---------------------------------------------------------------------|
|---------|-------------------|---------------------------------------------------------------------|

#### Silicon Errata Issues

**Note:** This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (**A2**).

#### 1. Module: POR/BOR

If Brown-out Reset (BOR) is disabled, the part may fail to come out of the Reset state during the VDD power-down and the subsequent power-up condition.

When BOR is disabled, in extremely rare cases, the part remains in the Reset state during the VDD power-down (not until VSS), followed by the subsequent power-up condition.

#### Work around

There are three known work arounds for this issue:

- Always enable BOR by setting the Configuration Fuse bit, BOREN (FPOR[0]) = 1.
- Use an external voltage supervisor chip on the MCLR pin to hold the MCLR low when the power supply voltage is between 1.4V and 2.0V. Release MCLR after the VDD is in the operating range.
- Make sure that VDD goes all the way to Vss before powering on.

#### Affected Silicon Revisions

| A2 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2. Module: POR/BOR

When BOR is disabled, the part may not start at the minimum VDD specification.

#### Work around

There are two known work arounds for this issue:

- Always enable BOR by setting the Configuration Fuse bit, BOREN (FPOR[0]) = 1.
- For initial start-up, make sure that the minimum VDD is more than 2.2V. Once the device is powered, it will operate down to the minimum VDD voltage specified in the data sheet specifications. This is a typical battery-operated application with a fully charged battery installed into the application. The part will continue to operate to the data sheet specifications.

#### Affected Silicon Revisions

| A2 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 3. Module: POR/BOR

The POR Reset flag bit (RCON[0]) may get set in addition to the BOR Reset flag bit (RCON[1]) when a BOR Reset occurs at temperatures below 0°C.

#### Work around

None.

#### Affected Silicon Revisions

| A2 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 4. Module: Reset

If a lower priority address error trap occurs while a higher priority oscillator failure trap is being processed, the TRAPR bit (RCON[15]) is not set. A Trap Conflict Reset does not occur as expected and the device may stop executing code.

#### Work around

None. However, a MCLR/POR/WDT Reset will recover the device.

| A2 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 5. Module: I<sup>2</sup>C

When the device is operating as an  $I^2C$  slave with multiple slaves on the  $I^2C$  bus, and if the master is communicating with another slave and a transmitted data byte matches the slave address of the device, the device may generate an unexpected slave interrupt.

#### Work around

User application should ignore the extra interrupt until a Stop condition is seen on the data bus.

#### Affected Silicon Revisions

| A2 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 6. Module: I<sup>2</sup>C

In I<sup>2</sup>C Slave 10-Bit Addressing mode, on receiving the upper address byte (A9 and A8 bits), the Acknowledge Time Status (ACKTIM) bit (I2CxSTAT[13]) is not asserted during an Acknowledgment sequence.

The issue is not seen during the reception of the lower address byte (A7 to A0) and data bytes. The hardware asserts the ACKTIM bit on the falling edge of the eighth clock and deasserts on the rising edge of the ninth clock. In this case, ACKTIM is not asserted on the upper address byte reception. When AHEN (I2CxCONH[1]) = 1, the clock is stretched after the 8th falling edge and the ACKTIM bit is asserted until the clock is released. If AHEN = 0, the clock is not stretched and ACKTIM is asserted during the Acknowledgment sequence, which is of a very short duration. Therefore, the user application can see this issue of the ACKTIM bit not getting asserted when AHEN = 1.

#### Work around

Instead of polling for ACKTIM to be asserted, poll for the RBF flag (I2CxSTAT[1]).

#### Affected Silicon Revisions

| A2 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 7. Module: MCCP/SCCP (Output Compare)

The Single Edge Compare Event Status (SCEVT) bit (CCPxSTATL[3]) may not set for Single Edge mode, drive output low on match (MOD[3:0] = 0010). In this case, the comparator output is still driven low on the first CCPxRA match, but will not be reset by writing '0' to the SCEVT bit.

All MCCPs/SCCPs are affected.

#### Work around

This mode may be used to trigger a single event before the module must be reinitialized by clearing and setting CCPON (CCPxCON1L[15]).

The Capture/Compare Interrupt Flag (CCPxIF) still occurs on a match with CCPxRA, and can be used to update the user that a compare event has been triggered and the module needs to be reset.

#### Affected Silicon Revisions

| A2 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 8. Module: SPI

The RX watermark interrupt is not asserted for the first few bytes in Sleep mode when the SPI slave is configured for Enhanced Buffer 8, 16 or 32-Bit mode (MSTEN = 0, ENHBUF = 1).

The interrupt does not get asserted for any value of buffer mask (RXMSK[5:0]). For 8-bit mode, interrupt after 32; for 16-bit mode, interrupt after 16; for 32-bit mode, interrupt after 8.

#### Work around

Tie the SPI clock pin to the external interrupt in the Slave device. This work around has a limitation on SPI speed of 5 MHz.

| A2 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 9. Module: SPI

The SPI module, irrespective of master or slave configured for PCM/DSP mode, follows the Right Justified mode of transmission and reception.

#### Work around

None.

#### Affected Silicon Revisions

| A2 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 10. Module: SPI

In Slave Left Justified or Right Justified modes, the Most Significant bit of the data is missed.

#### Work around

None.

#### Affected Silicon Revisions

| A2 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 11. Module: SPI

When the SPI is a slave and is configured for Left Justified or Right Justified mode at start-up, the Idle state of the SDOx pin will be the same as the Most Significant bit (MSb) of the first data packet loaded to the buffer.

For example:

- 1. If the first data loaded to the buffer is 0xA5A5 (where the MSb is '1'), then at start-up, the Idle state of SDOx will be HIGH.
- 2. If the first data loaded to the buffer is 5A5A (where the MSb is '0'), then at start-up, the Idle state of SDOx will be LOW.

#### Work around

None.

#### Affected Silicon Revisions

| A2 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 12. Module: SPI

While operating in Master mode (MSTEN = 1), the transmit watermark interrupt is not asserted if there is more than one entry in the FIFO buffer.

This means, for various modes, that the interrupt is not asserted for:

- More than one byte to be transmitted in 8-bit mode;
- More than one word to be transmitted in 16-bit mode; or
- More than one double word to be transmitted in 32-bit mode.

#### Work around

None.

| A2 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 13. Module: Primary XT and HS Oscillator (POSC)

The Primary Oscillator Start-up Timer (OST) may indicate the oscillator is ready for use too early.

Clocking the device before the oscillator is ready may result in incorrect execution and exceptions.

This issue exists when the POSC is requested at power-on, during clock switching, when waking from Sleep or when a peripheral module requests the POSC directly. This issue affects XT and HS modes only.

#### Work around

Make sure that the Primary Oscillator clock is ready before using it by following these steps:

- 1. Running on a non-POSC source, request the POSC clock using a peripheral such as REFO.
- 2. Provide a delay to stabilize POSC.
- 3. Switch to the POSC source.

Example 1 shows a work around for the device power-on and Example 2 explains the work around when the device wakes from Sleep.

#### EXAMPLE 1: USING POSC AT POWER-ON

```
#pragma config FNOSC = FRCDIV
                               // Oscillator Selection bits (Fast RC oscillator (FRC))
// Clock Switching Enabled (Failsafe Clock Monitor can be enabled or disabled)
#pragma config FCKSM = CSECMD
void main()
{
// configure REFO to request POSC
REFOCONLbits.ROSEL = 2; // POSC = 2
                               // disable output
REFOCONLbits.ROOUT = 0;
REFOCONLbits.ROEN = 1;
                               // enable module
// wait for POSC stable clock
// this delay may vary depending on different application conditions
// such as voltage, temperature, layout, XT or HS mode and components
{ // 9 ms delay
unsigned short delay = (unsigned short) (0.009*8000000/2);
asm
     volatile ("repeat %0 \n nop" : : "r"(delay));
// switch to POSC = 2
__builtin_write_OSCCONH(0x02); // 2 = PRIMARY OSC
 builtin write OSCCONL(OSCCON | 0x01);
// Wait for Clock switch to occur
while (OSCCONbits.OSWEN==1);
_ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _
```

#### EXAMPLE 2: USING POSC WHEN WAKING FROM SLEEP

```
// Clock Switching Enabled (Failsafe Clock Monitor can be enabled or disabled)
#pragma config FCKSM = CSECMD
 _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _
 builtin write OSCCONH(0x02); // 2 = PRIMARY OSC
 _builtin_write_OSCCONL(OSCCON | 0x01);
// Wait for Clock switch to occur
while (OSCCONbits.OSWEN== 1);
// enter sleep mode
Sleep();
// configure REFO to request POSC
REFOCONLbits.ROSEL = 2;
                                  // POSC = 2
REFOCONLbits.ROOUT = 0;
                                    // disable output
REFOCONLbits.ROEN = 1;
                                   // enable module
// wait for POSC stable clock
// this delay may vary depending on different application conditions
// such as voltage, temperature, layout, XT or HS mode and components
{ // 9 ms delay
unsigned short delay = (unsigned short) (0.009*8000000/2);
asm volatile ("repeat %0 \n nop" : : "r"(delay));
}
// switch to POSC = 2
                                   // 2 = PRIMARY OSC
 builtin write OSCCONH(0x02);
 builtin write OSCCONL(OSCCON | 0x01);
// Wait for Clock switch to occur
while (OSCCONbits.OSWEN== 1);
```

| A2 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### **Data Sheet Clarifications**

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS30010089**E**):

| Note: | Corrections are shown in <b>bold</b> . Where |
|-------|----------------------------------------------|
|       | possible, the original bold text formatting  |
|       | has been removed for clarity.                |

None.

### APPENDIX A: DOCUMENT REVISION HISTORY

Rev A Document (7/2015)

Initial release of this document; issued for silicon revision A2.

Rev B Document (6/2016)

Adds silicon issues 8. Module: "SPI", 9. Module: "SPI", 10. Module: "SPI", 11. Module: "SPI", 12. Module: "SPI" and 13. Module: "Primary XT and HS Oscillator (POSC)".

#### Rev C Document (12/2016)

Updates the Device Data Sheet reference to the current revision D (DS30010089**D**) and adds additional content for PIC24FJ256GA412 family devices.

Adds data sheet clarifications **1. Module: "Memory Organization**" and **2. Module: "Electrical Characteristics**".

Rev D Document (11/2019)

Updates the Device Data Sheet reference to the current revision E (DS30010089**E**).

Updates silicon issue 4. Module: "Reset".

Removes data sheet clarifications **1. Module: "Memory Organization"** and **2. Module: "Electrical Characteristics"**, since these issues have been corrected in the current Device Data Sheet revision E.

# PIC24FJ256GA412/GB412 FAMILY

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.

#### Trademarks

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TempTrackr, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, Vite, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2015-2019, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-5261-4



## Worldwide Sales and Service

#### AMERICAS

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 **Technical Support:** http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

**Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270

Canada - Toronto Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000 China - Chengdu

Tel: 86-28-8665-5511 China - Chongqing Tel: 86-23-8980-9588

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

China - Wuhan Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138

China - Zhuhai Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

Tel: 91-20-4121-0141

Tel: 81-6-6152-7160

Tel: 81-3-6880- 3770

Tel: 82-53-744-4301

Tel: 82-2-554-7200

Tel: 63-2-634-9065

Taiwan - Hsin Chu

Taiwan - Kaohsiung

Thailand - Bangkok

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

Tel: 31-416-690399 Fax: 31-416-690340

> Norway - Trondheim Tel: 47-7288-4388

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

Japan - Tokyo

Korea - Daegu

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang

Singapore

Tel: 886-2-2508-8600

Tel: 66-2-694-1351

India - Pune

Japan - Osaka

Korea - Seoul

Tel: 60-4-227-8870

Philippines - Manila

Tel: 65-6334-8870

Tel: 886-3-577-8366

Tel: 886-7-213-7830

Taiwan - Taipei

EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Garching

Tel: 49-2129-3766400

Germany - Heilbronn

Germany - Karlsruhe

Tel: 49-7131-72400

Tel: 49-721-625370

Germany - Munich

Tel: 49-89-627-144-0

Fax: 49-89-627-144-44

Germany - Rosenheim

Tel: 49-8031-354-560

Israel - Ra'anana

Italy - Milan

Italy - Padova

Tel: 972-9-744-7705

Tel: 39-0331-742611

Fax: 39-0331-466781

Tel: 39-049-7625286

**Netherlands - Drunen** 

Tel: 49-8931-9700

Germany - Haan