### **MAX40213**

## Transimpedance Amplifier with Selectable Gain and Input Current Clamp

## **General Description**

The MAX40213 is a transimpedance amplifier for optical distance measurement receivers in LiDAR applications. Low noise, high gain, low group delay, and fast recovery from overload make this TIA ideal for distance-measurement applications. Important features include  $1.1\text{pA}/\sqrt{\text{Hz}}$  input-referred noise density, an internal 2A input clamp, pin-selectable  $150\text{k}\Omega$  and  $750\text{k}\Omega$  transimpedance (into a  $1\text{k}\Omega$  load), and wide bandwidth (300MHz, typ). An offset current input allows optional adjustment of input offset current. The MAX40213 has a shutdown (SD) control input that reduces the supply current to  $0.01\mu\text{A}$ . This transimpedance amplifier is available in a 8-bump WLP, and is specified over the -40°C to +125°C operating temperature range.

## **Applications**

- Optical Distance Measurement
- LIDAR Receivers
- Industrial Safety Systems

### **Benefits and Features**

- Optimized for C<sub>IN</sub> = 0.25pF to 5pF
- Bandwidth = 300MHz (typ)
- 1.1pA/√Hz Input-Referred Noise
- Two Pin-Selectable Transimpedance Values (R<sub>I</sub> = 1kΩ)
  - 150kΩ
  - 750kΩ
- Internal Clamp for Input Current up to 2A (Transient)
- Fast Overload Recovery: 25ns at 100mA
- Offset Input Provides Offset Adjust Feature
- SD Input Shuts Down Internal Circuitry
- 3.3V Operation
- 1.75mm x 1.24mm, 8-Bump WLP

Ordering Information appears at end of data sheet.

## **Typical Application Circuit**





## **TABLE OF CONTENTS**

| General Description               | 1   |
|-----------------------------------|-----|
| Applications                      |     |
| Benefits and Features             |     |
| Typical Application Circuit       |     |
| Absolute Maximum Ratings          |     |
| Package Information               |     |
| 8 WLP                             |     |
| Electrical Characteristics        |     |
| Typical Operating Characteristics | 7   |
| Pin Configuration                 |     |
| WLP                               |     |
| Pin Description                   | 10  |
| Detailed Description              | 11  |
| Gain Stage 1                      | 11  |
| Gain Stage 2                      | 11  |
| Gain Selection                    | 11  |
| OFFSET Input                      | 11  |
| SD Input                          | 11  |
| Applications Information          | 12  |
| Photodiode                        | 12  |
| Supply Filter                     | 12  |
| Layout Considerations             | 12  |
| Typical Application Circuits      | 13  |
| AC-Coupled APD Receiver TIA       | 13  |
| Ordering Information              | 13  |
| Povision History                  | 1.1 |

|          |                                            | 12  |
|----------|--------------------------------------------|-----|
|          | LIST OF FIGURES                            |     |
|          | and input Current Cia                      | пр  |
|          | and Input Current Cla                      | mn  |
| MAX40213 | Transimpedance Amplifier with Selectable G | ain |

| Table 1 Gain Selection |                   | 11                                                       |
|------------------------|-------------------|----------------------------------------------------------|
|                        | LIST OF TABLES    |                                                          |
|                        |                   | and input Current Clamp                                  |
| MAX40213               | Transimpedance Ai | nplifier with Selectable Gair<br>and Input Current Clamp |
| N/A Y/0212             | Transimpedance Ar | nnlitier with Selectable Cair                            |

## **Absolute Maximum Ratings**

| Voltage at V <sub>CC</sub> 0.3V to +3.6V             | Voltage at OFFSET, LP, GAIN0.3V to V <sub>CC</sub> + 0.3V               |
|------------------------------------------------------|-------------------------------------------------------------------------|
| Current into IN (10ns pulse, 0.5% duty cycle)2A      | Operating Temperature Range40°C to +125°C                               |
| Current into IN, OFFSET (Continuous)10mA to +10mA    | Storage Temperature Range55°C to +150°C                                 |
| Current into LP, GAIN (Continuous)10mA to +10mA      | Soldering Temperature (reflow)+260°C                                    |
| Current into OUTP and OUTN (Continuous)20mA to +20mA | Continuous Power Dissipation (T <sub>A</sub> = +125°C, derate 11.4mW/°C |
| Voltage at OUTN, OUTPV <sub>CC</sub> + 0.3V          | above +70°C (multilayer board))1951.20mW                                |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Package Information**

### **8 WLP**

| Package Code                           | W81D1+1          |
|----------------------------------------|------------------|
| Outline Number                         | <u>21-100412</u> |
| Land Pattern Number                    | N/A              |
| Thermal Resistance, Four-Layer Board:  |                  |
| Junction to Ambient (θ <sub>JA</sub> ) | 87.71°C/W        |
| Junction to Case (θ <sub>JC</sub> )    | N/A              |

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

### **Electrical Characteristics**

 $(V_{CC} = +2.9 \text{V to } +3.5 \text{V}, 1 \text{k}\Omega \text{ AC-coupled load between OUTN and OUTP}, T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, C_{IN} = 0.5 \text{pF} (Note 1))$ 

| PARAMETER                     | SYMBOL                | COND                                                                                                                    | ITIONS                                                          | MIN                   | TYP                      | MAX                       | UNITS |
|-------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------|--------------------------|---------------------------|-------|
| Input Bias Voltage            | V <sub>BIAS</sub>     | IN and OFFSET                                                                                                           |                                                                 |                       | 0.78                     | 0.95                      | V     |
| Transimonadanas               | 7                     | GAIN < V <sub>IL</sub> , I <sub>IN</sub> = 500                                                                          | GAIN < V <sub>IL</sub> , I <sub>IN</sub> = 500nA <sub>P-P</sub> |                       | 150                      | 220                       | 1.0   |
| Transimpedance                | Z <sub>21</sub>       | GAIN > V <sub>IH</sub> , I <sub>IN</sub> = 10                                                                           | 0nA <sub>P-P</sub>                                              | 400                   | 750                      | 1100                      | kΩ    |
| Transimpedance                |                       | GAIN > $V_{IH}$ , $Z_{21}$ = 750k $\Omega$ , $I_1$ = -0.1 $\mu$ A, $I_2$ = -0.4 $\mu$ A                                 | ( <u>Note 2</u> )                                               | -19                   |                          | +19                       | %     |
| Linearity                     |                       | GAIN $<$ V <sub>IL</sub> , Z <sub>21</sub> = 150k $\Omega$ , I <sub>1</sub> = -0.5 $\mu$ A, I <sub>2</sub> = -2 $\mu$ A | ( <u>Note 2</u> )                                               | -4                    |                          | +4                        | 70    |
| OFFSET Input                  |                       | GAIN < V <sub>IL</sub> , I <sub>IN</sub> = 500nA <sub>P-P</sub>                                                         |                                                                 | 80                    | 150                      | 220                       | kΩ    |
| Transimpedance                |                       | GAIN > V <sub>IH</sub> , I <sub>IN</sub> = 100nA <sub>P-P</sub>                                                         |                                                                 | 400                   | 750                      | 1100                      | K22   |
|                               | I <sub>IN</sub> = 1mA |                                                                                                                         |                                                                 | 25                    |                          |                           |       |
| Overload Recovery Time        |                       | I <sub>IN</sub> = 10mA                                                                                                  |                                                                 |                       | 25                       |                           | ns    |
| Time                          |                       | I <sub>IN</sub> = 100mA                                                                                                 |                                                                 |                       | 25                       |                           |       |
| Gain Change Delay             |                       | Delay from change of GAIN state to correct selected gain.                                                               |                                                                 |                       | 200                      |                           | ns    |
| Output Common-Mode<br>Voltage |                       |                                                                                                                         |                                                                 | V <sub>CC</sub> - 0.9 | V <sub>CC</sub> -<br>0.5 | V <sub>CC</sub> -<br>0.24 | V     |

### **Electrical Characteristics (continued)**

 $(V_{CC} = +2.9V \text{ to } +3.5V, 1k\Omega \text{ AC-coupled load between OUTN and OUTP}, T_A = -40^{\circ}C \text{ to } +125^{\circ}C, C_{IN} = 0.5pF (Note 1))$ 

| PARAMETER                   | SYMBOL                | CONI                                                                                                                 | DITIONS                         | MIN  | TYP    | MAX                   | UNITS  |
|-----------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------|------|--------|-----------------------|--------|
| Differential Output         | ۸۱/۰۰۰-               | I <sub>IN</sub> = 0mA, GAIN = GND                                                                                    |                                 |      | 10     |                       | mV     |
| Offset                      | ΔV <sub>OUT</sub>     | I <sub>IN</sub> = 0mA, GAIN = 1                                                                                      | V <sub>CC</sub>                 |      | 50     |                       | IIIV   |
| Output Impedance            | Z <sub>OUT</sub>      | Single-ended                                                                                                         |                                 | 40   | 50     | 65                    | Ω      |
| Maximum Differential        | .,,                   | $I_{IN} = 0 \text{mA to } -200 \mu A$                                                                                | A pulse, GAIN = GND             | 440  | 900    | 1,470                 | \/     |
| Output Voltage Swing        | V <sub>OUT(MAX)</sub> | I <sub>IN</sub> = 0mA to -200µA                                                                                      | A pulse, GAIN = V <sub>CC</sub> | 500  | 1,000  | 1,500                 | mV     |
| Input Resistance            | R <sub>IN</sub>       |                                                                                                                      |                                 |      | 175    |                       | Ω      |
| AC SPECIFICATIONS           |                       |                                                                                                                      |                                 |      |        |                       |        |
| Dandwidth                   | DW                    | GAIN = GND (Note                                                                                                     | <u>3</u> )                      |      | 300    |                       | NALI-  |
| Bandwidth                   | BW                    | $GAIN = V_{CC} (\underline{Note \ 3})$                                                                               |                                 |      | 300    |                       | MHz    |
| Input Noise Density         |                       | f = 10MHz                                                                                                            |                                 |      | 1.1    |                       | pA/√Hz |
| POWER SUPPLY                |                       | •                                                                                                                    |                                 |      |        |                       |        |
| Power Supply Current        |                       | GAIN = GND or<br>GAIN = V <sub>CC</sub>                                                                              | SD = V <sub>CC</sub>            |      | 30     | 55                    | mA     |
| Power Supply Current        | Icc                   | GAIN = GND or<br>GAIN = V <sub>CC</sub>                                                                              | SD = GND                        |      | 0.01   | 2                     | μA     |
| Shutdown De-Assert<br>Delay |                       | Time from SD > V <sub>IL</sub> to output common-<br>mode voltage 90% of nominal value.<br>Measured at OUTP and OUTN. |                                 |      | 2      |                       | μѕ     |
| LOGIC DC CHARACTERISTICS    |                       |                                                                                                                      |                                 |      |        |                       |        |
| Input Logic 0               | V <sub>IL</sub>       | GAIN, SD                                                                                                             |                                 | -0.3 |        | +0.8                  | V      |
| Input Logic 1               | V <sub>IH</sub>       | GAIN, SD                                                                                                             |                                 | 2.0  |        | V <sub>CC</sub> + 0.3 | V      |
| Logic Input Current         |                       | GAIN, SD, -0.3 < V <sub>IN</sub> < V <sub>CC</sub> + 0.3V                                                            |                                 |      | ±0.001 | ±1.0                  | μA     |

Note 1: Limits are 100% tested at  $T_A = +25$ °C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.

Note 2: Linearity is calculated as follows: For 150kΩ transimpedance, linearity = (large signal gain at  $-2\mu A$  – large signal gain at  $-0.5\mu A$ )/large signal gain at  $-0.5\mu A$ ) where large signal gain at X is ( $V_{OUT}$  at  $I_{IN} = X - V_{OUT}$  at  $I_{IN} = 0$ )/X. For 750kΩ transimpedance, linearity = (large signal gain at  $-0.4\mu A$  – large signal gain at  $-0.4\mu A$  – large signal gain at  $-0.1\mu A$ )/large signal gain at  $-0.1\mu A$ , where large signal gain at X is ( $V_{OUT}$  at  $I_{IN} = X - V_{OUT}$  at  $I_{IN} = 0$ )/X.

Note 3: -3dB bandwidth is measured relative to the gain at 10MHz.

## **Typical Operating Characteristics**



## **Typical Operating Characteristics (continued)**

1.000

FREQUENCY (MHz)



www.maximintegrated.com Maxim Integrated | 8

FREQUENCY (MHz)

1000

FREQUENCY (MHz)

## **Typical Operating Characteristics (continued)**



## **Pin Configuration**

## WLP



## **Pin Description**

| PIN | NAME            | FUNCTION                                                                                                                                                                                       |
|-----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1  | GAIN            | Gain Select Input 1. Connect to GND or V <sub>CC</sub> to select the gain.                                                                                                                     |
| A2  | OFFSET          | Offset Adjustment Input. Sink current from this input to adjust the effective input offset current. If offset adjustment is not needed, this pin should be left unconnected.                   |
| A3  | V <sub>CC</sub> | +3.3V Supply Voltage                                                                                                                                                                           |
| A4  | OUTN            | Negative 50Ω Output. Increasing input current causes OUT- to decrease.                                                                                                                         |
| B1  | SD              | Enable/Shutdown Input. V <sub>CC</sub> = normal operation, GND = shutdown.                                                                                                                     |
| B2  | IN              | Signal Input. Connect to photodiode cathode through a coupling capacitor when using positive bias voltage at cathode. Connect to photodiode cathode when using negative bias voltage at anode. |
| В3  | GND             | Circuit Ground                                                                                                                                                                                 |
| B4  | OUTP            | Positive $50\Omega$ Output. Increasing input current causes OUT+ to increase.                                                                                                                  |

### **Detailed Description**

### Gain Stage 1

When a photodiode with negative bias voltage is connected to the TIA input, the signal current flows out of the amplifier's summing node and into the photodiode. The input current flows through an internal load resistor to develop a voltage that is then applied to the input of the second stage. An internal clamp circuit protects against input currents as high as 2A for a 10ns pulse at 0.5% duty cycle. (Longer pulses or higher duty cycles will reduce this value.) The clamp circuit also maintains very fast overload recovery times (about 2ns) for input currents up to 100mA (see the <u>Typical Operating Characteristics</u>).

A photodiode with positive bias voltage may be used if it is capacitively coupled to the TIA input. If a photodiode with positive bias voltage is DC-coupled to the TIA input, the TIA will provide gain; however, the maximum input current will be limited to about -2A at 10ns pulse and 0.5% duty cycle.

### Gain Stage 2

The second gain stage provides additional gain and converts the transimpedance amplifier's single-ended output into a differential signal.

This stage is designed to drive a  $100\Omega$  to  $1k\Omega$  differential load between OUT+ and OUT-. For optimum supply noise rejection, the outputs should be terminated with a differential load. The outputs are not intended to drive a DC-coupled grounded load. The outputs should be AC-coupled or terminated to  $V_{CC}$ . If a single-ended output is required, both the used and unused outputs should be terminated in a similar manner.

#### **Gain Selection**

The GAIN input selects the overall transimpedance as shown in <u>Table 1</u>. After changing the GAIN logic level, the new gain is in effect within 200ns.

### **Table 1. Gain Selection**

| GAIN LOGIC LEVEL | NOMINAL TRANSIMPEDANCE |
|------------------|------------------------|
| 0                | 150kΩ                  |
| 1                | 750kΩ                  |

### **OFFSET Input**

OFFSET is a current input. The offset input current, I<sub>OFFSET</sub>, is the current flowing from the OFFSET pin. This current affects the TIA's output voltage with a polarity opposite that of the current flowing from IN, so it may be used to effectively apply an offset to the output voltage (see <u>Typical Operating Characteristics</u>). OFFSET can be used to adjust the output offset voltage in a negative direction. The OFFSET pin is biased to the same voltage as the IN pin.

The use of OFFSET is optional. If the OFFSET function is not required, simply leave this input unconnected. Do not bypass this input with a capacitor.

#### **SD Input**

The MAX40213's SD (shutdown) input accepts a logic signal that can be used to shut down the TIA. Driving this input with a logic-high enables the TIA, while a logic-low disables the circuit and reduces the supply current to 0.01µA (typ).

The transimpedance amplifier takes 2µs for the output common-mode voltage return to active mode from shutdown mode.

## **Applications Information**

#### **Photodiode**

Noise performance and bandwidth are adversely affected by capacitance on a TIA's input node. Although the MAX40213 is less sensitive than most TIAs to input capacitance, it is good practice to minimize any unnecessary capacitance. The MAX40213 is optimized for 0.5pF to 5pF of capacitance on the input. Selecting a low-capacitance photodiode helps to minimize the total input capacitance on the input pin, thereby improving noise and bandwidth performance.

### **Supply Filter**

Sensitive optical receivers require wide-band power supply decoupling. Power supply bypassing should provide low impedance between  $V_{CC}$  and ground for frequencies between 10kHz and 700MHz. Isolate the amplifier from noise sources with LC supply filters and shielding. Place a supply filter as close to the amplifier as possible.

### **Layout Considerations**

Some critical layout guidelines are listed below.

- A differential microstrip is the recommended layout for the TIA's outputs with terminations done close to the outputs.
   Care must be taken to avoid unwanted stubs by removing ground below the traces that are not part of the 50Ω termination line leading into input pins. The parasitic capacitance created between traces and ground slow down and even distort the signals by creating reflections on the path.
- The input trace connecting the photodiode to IN should be as short as possible and have ground etched or removed underneath. This will reduce or avoid unwanted parasitic capacitance created in the PCB. Having longer trace lengths increases the parasitic inductance in signal trace paths.
- Use a PC board with a low-impedance ground plane.
- Mount one or more 10nF ceramic capacitors between GND and V<sub>CC</sub> as close to the pins as possible. Multiple bypass
  capacitors help to reduce the effect of trace impedance and capacitor ESR.
- Choose bypass capacitors for minimum inductance and ESR.
- When AC-coupling the outputs, use a 1kΩ termination resistor connected directly between OUTP and OUTN after the AC-coupling capacitors, if practical. If the destination inputs cannot be located adjacent to the outputs, use a 100Ω microstrip between the output pins and the termination resistor, which should be close to the inputs of the destination component. This avoids the creation of stub beyond the termination resistor, which causes reflections. The added length of the differential trace has less degrading effects than added stub length.
- Minimize any parasitic layout inductance.
- It is recommended to use higher performance substrate materials (e.g., Rogers).

## **Typical Application Circuits**

### **AC-Coupled APD Receiver TIA**



Figure 1.

The APD's cathode is connected through a coupling capacitor to the TIA's input, with the anode connected to ground. The bias voltage in this case is positive and is connected to the cathode through a resistor. Incident light pulses cause current to flow from the IN pin and into the APD. This input current also flows through an internal resistor to create a voltage, which is then amplified by the second stage to create a differential output signal that can drive a high-speed ADC or comparator.

### **Ordering Information**

| PART NUMBER   | TEMPERATURE RANGE | PIN-PACKAGE | TOP MARK |
|---------------|-------------------|-------------|----------|
| MAX40213AWA+  | -40°C to +125°C   | 8 WLP       | +AAR     |
| MAX40213AWA+T | -40°C to +125°C   | 8 WLP       | +AAR     |

<sup>+</sup> Denotes a lead(Pb)-free/RoHS-compliant package.

T = Tape-and-reel

## MAX40213

# Transimpedance Amplifier with Selectable Gain and Input Current Clamp

## **Revision History**

| REVISION<br>NUMBER | REVISION DATE | DESCRIPTION       | PAGES<br>CHANGED |
|--------------------|---------------|-------------------|------------------|
| 0                  | 10/20         | Release for intro | _                |

For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.