



#### Industrial Grade 1-to-1 Differential-to-LVCMOS/LVTTL Translator

#### **Features**

- → One LVCMOS/LVTTL output
- → Differential CLK/nCLK input pair
- → CLK/nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL
- → Output frequency: 360MHz
- → Additive phase jitter, RMS: 0.09ps (typical), 3.3V output
- → Full 3.3V and 2.5V operating supply
- → -40°C to 105°C ambient operating temperature
- → Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- → Halogen and Antimony Free. "Green" Device (Note 3)
- → For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please contact us or your local Diodes representative. https://www.diodes.com/quality/product-definitions/
- → Packaging (Pb-free & Green):
  - Small 8-pin SOIC(W) package saves board space

### Description

The PI6C49CB01J is a industrial grade 1-to-1 Differential-to-LVCMOS/LVTTL Translator High Performance Buffer. The differential input is highly flexible and can accept LVPECL, LVDS, LVHSTL, SSTL, and HCSL. The small 8-lead SOIC footprint makes this device ideal for use in applications with limited board space.

### **Block Diagram**



#### Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.





**Pin Configuration** 



## **Pin Descriptions**

| Pin#    | Pin Name | Pin    | Туре     | Pin Description                                           |
|---------|----------|--------|----------|-----------------------------------------------------------|
| 1, 4, 6 | NC       | Unused |          | No connect.                                               |
| 2       | CLK      | Input  | Pulldown | Non-inverting differential clock input.                   |
| 3       | nCLK     | Input  | Pullup   | Inverting differential clock input.                       |
| 5       | GND      | Power  |          | Power supply ground.                                      |
| 7       | Q0       | Output |          | Single-ended clock output. LVCMOS/LVTTL interface levels. |
| 8       | VDD      | Power  |          | Positive supply pin.                                      |

Note: Pullup and Pulldown refer to internal input resistors.

### **Pin Characteristics**

| Symbol                | Parameter                     | <b>Test Conditions</b> | Min. | Тур. | Max. | Units |
|-----------------------|-------------------------------|------------------------|------|------|------|-------|
| $C_{IN}$              | Input Capacitance             |                        |      | 4    |      | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor         |                        |      | 51   |      | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor       |                        |      | 51   |      | kΩ    |
| $C_{PD}$              | Power Dissipation Capacitance | VDD = 3.6V             |      | 23   |      | pF    |
| R <sub>OUT</sub>      | Output Impedance              |                        | 5    | 7    | 13   | Ω     |





## Maximum Ratings

(Above which useful life may be impaired. For user guidelines, not tested.)

| Supply Voltage, VDD                     | 4 6V                           |
|-----------------------------------------|--------------------------------|
|                                         |                                |
| Inputs, $V_1$                           | $\dots -0.5$ V to VDD $+0.5$ V |
| Output, Vo                              | -0.5V to VDD+0.5V              |
| Output, *0                              | 0.5 1 10 1 10.5 1              |
| Storage Temperature, $T_{STG}$          | 65°C to 150°C                  |
| • • • • • • • • • • • • • • • • • • • • |                                |
| ESD Protection (Input)                  | 2000V min (HBM)                |
| Junction Temperature                    | 125°C (Max)                    |
| Junction remperature                    | 123 C (IVIAX)                  |

#### Note

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

### **Recommended Operation Conditions**

| Parameter                                         | Min.  | Тур. | Max.  | Units |
|---------------------------------------------------|-------|------|-------|-------|
| Ambient Operating Temperature                     | -40   |      | 105   | °C    |
| Power Supply Voltage (measured in respect to GND) | 2.375 |      | 3.465 | V     |

## **DC Electrical Characteristics**

Power Supply DC Characteristics, VDD =  $3.3V \pm 0.3V$  or  $2.5V \pm 5\%$ ,  $T_A = -40^{\circ}\text{C}$  to  $105^{\circ}\text{C}$ 

| Symbol          | Parameter               | Conditions       | Min.  | Тур. | Max.  | Units |
|-----------------|-------------------------|------------------|-------|------|-------|-------|
| NDD D '' C I WI |                         |                  | 3.0   | 3.3  | 3.6   | V     |
| VDD F           | Positive Supply Voltage |                  | 2.375 | 2.5  | 2.625 | V     |
| IDD F           | Power Supply Current    | 25MHz, unloaded  |       |      | 25    | mA    |
|                 |                         | 250MHz, unloaded |       |      | 35    | mA    |

### **LVCMOS / LVTTL DC Characteristics,** VDD = $3.3V \pm 0.3V$ or $2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $105^{\circ}C$

| Symbol          | Parameter                          | Conditions             | Min. | Typ. | Max.  | Units |
|-----------------|------------------------------------|------------------------|------|------|-------|-------|
| V               | Output High Voltage(1)             | VDD = 3.6V             | 2.6  |      | 3.6   | V     |
| V <sub>OH</sub> | Output High Voltage <sup>(1)</sup> | VDD = 2.625V           | 1.8  |      | 2.625 | V     |
| $V_{OL}$        | Output Low Voltage(1)              | VDD = 3.6V  or  2.625V |      |      | 0.5   | V     |

#### Note:

### **Differential DC Characteristics,** VDD = $3.3V \pm 0.3V$ or $2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $105^{\circ}C$

| Symbol                            | Parameter                                   |                                      | Conditions                               | Min.      | Тур. | Max.          | Units |
|-----------------------------------|---------------------------------------------|--------------------------------------|------------------------------------------|-----------|------|---------------|-------|
| I I III I C                       |                                             | nCLK                                 | $V_{IN} = VDD = 3.6V \text{ or } 2.625V$ |           |      | 5             | μΑ    |
| 1 <sub>IH</sub>                   | Input High Current                          | CLK                                  | $V_{IN} = VDD = 3.6V \text{ or } 2.625V$ |           |      | 150           | μΑ    |
| I <sub>IL</sub> Input Low Current | nCLK                                        | $V_{IN} = 0V$ , VDD = 3.6V or 2.625V | -150                                     |           |      | μΑ            |       |
|                                   | input Low Current                           | CLK                                  | $V_{IN} = 0V$ , VDD = 3.6V or 2.625V     | -5        |      |               | μΑ    |
| $V_{PP}$                          | Peak-to-Peak Input Voltage                  |                                      |                                          | 0.15      |      | 1.3           | V     |
| V <sub>CRM</sub>                  | Common Mode Input Voltage <sup>(1)(2)</sup> |                                      |                                          | GND + 0.5 |      | VDD –<br>0.85 | V     |

#### Note:

<sup>1.</sup> Outputs terminated with  $50\Omega$  to VDD/2.

<sup>1.</sup> For single ended applications, the maximum input voltage for CLK, nCLK is  $VDD \pm 0.3V$ .

Common mode voltage is defined as (ViH + ViL)/2.





### **AC Electrical Characteristics**

AC Characteristics, VDD =  $3.3V \pm 0.3V$ ,  $T_A = -40^{\circ}C$  to  $105^{\circ}C$ 

| Symbol      | Parameter                              | Conditions                                      | Min. | Тур. | Max. | Units |
|-------------|----------------------------------------|-------------------------------------------------|------|------|------|-------|
| $f_{MAX}$   | Output Frequency                       |                                                 | 4    |      | 360  | MHz   |
| $t_{ m PD}$ | Propagation Delay <sup>(1)</sup>       | $f \le 350 \text{MHz}$                          | 1.6  | 1.8  | 2.0  | ns    |
| tsk(pp)     | Part-to-Part Skew <sup>(2)(3)</sup>    |                                                 |      |      | 500  | ps    |
|             | tjit Buffer Additive Phase Jitter, RMS | 156.25MHz, Integration Range<br>(12kHz – 20MHz) |      | 0.09 |      |       |
| tjit        |                                        | 125MHz, Integration Range<br>(12kHz – 20MHz)    |      | 0.15 |      | ps    |
| $t_R/t_F$   | Output Rise/Fall Time                  | 0.8V to 2V                                      | 80   | 250  | 350  | ps    |
| odc         | Output Duty Cycle                      | <i>f</i> ≤ 166MHz                               | 45   | 50   | 55   | %     |
|             | Output Duty Cycle                      | $166 \text{MHz} < f \le 350 \text{MHz}$         | 40   | 50   | 60   | %     |

#### Note:

All parameters measured at fMAX unless noted otherwise.

- 2. Measured from the differential input crossing point to the output at VDD/2.
- 3. Defined as skew between outputs on different devices operating at the same supply voltage and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at VDD/2.

### AC Characteristics, VDD = $2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $105^{\circ}C$

| Symbol      | Parameter                           | Conditions                                      | Min. | Тур. | Max. | Units |  |
|-------------|-------------------------------------|-------------------------------------------------|------|------|------|-------|--|
| $f_{MAX}$   | Output Frequency                    |                                                 | 4    |      | 360  | MHz   |  |
| $t_{ m PD}$ | Propagation Delay <sup>(1)</sup>    | <i>f</i> ≤ 350MHz                               | 1.9  | 2.2  | 2.5  | ns    |  |
| tsk(pp)     | Part-to-Part Skew <sup>(2)(3)</sup> |                                                 |      |      | 500  | ps    |  |
| tjit        | Duffer Addition Dhaga Litter DMC    | 156.25MHz, Integration Range<br>(12kHz – 20MHz) |      | 0.04 |      |       |  |
|             | Buffer Additive Phase Jitter, RMS   | 125MHz, Integration Range<br>(12kHz – 20MHz)    |      | 0.14 |      | ps    |  |
| $t_R/t_F$   | Output Rise/Fall Time               | 20% to 80%                                      | 180  |      | 350  | ps    |  |
| - 1-        | Output Duty Cycle                   | <i>f</i> ≤ 250MHz                               | 45   | 50   | 55   | %     |  |
| odc         | Output Duty Cycle                   | $250 \text{MHz} < f \le 350 \text{MHz}$         | 40   | 50   | 60   | %     |  |

#### Note:

All parameters measured at  $f_{\text{MAX}}$  unless noted otherwise.

- 2. Measured from the differential input crossing point to the output at VDD/2.
- 3. Defined as skew between outputs on different devices operating at the same supply voltage and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at VDD/2.

<sup>1.</sup> Electrical parameters are guaranteed over the specified ambient operating temperature range. The device will meet specifications after thermal equilibrium has been reached under these conditions.

<sup>1.</sup> Electrical parameters are guaranteed over the specified ambient operating temperature range. The device will meet specifications after thermal equilibrium has been reached under these conditions.





## **Application Information**

### Wiring the differential input to accept single ended levels

Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage  $V_REF = VDD/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to postion the  $V_REF$  in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and VDD = 3.3V,  $V_REF$  should be 1.25V and R1/R2 = 0.609.



Figure 1. Single-ended Input to Differential Input Device

#### **Thermal Information**

| Symbol           | Description                            | Condition |          |
|------------------|----------------------------------------|-----------|----------|
| $\Theta_{ m JA}$ | Junction-to-ambient thermal resistance | Still air | 157 °C/W |
| $\Theta_{ m JC}$ | Junction-to-case thermal resistance    |           | 42 °C/W  |

### **Part Marking**



YY: Year

WW: Workweek

1st X: Assembly Code 2nd X: Fab Code





## Packaging Mechanical: 8-SOIC (W)



#### For latest package info.

 $please\ check: http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packaging-packagin$ 

# **Ordering Information**

| Ordering Code  | Package Code | Package Description       |
|----------------|--------------|---------------------------|
| PI6C49CB01JWEX | W            | 8-pin, 150mil-Wide (SOIC) |

#### Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.
- 4. J = Industrial Grade
- 5. E = Pb-free and Green
- 6. X suffix = Tape/Reel





#### **IMPORTANT NOTICE**

- 1. DIODES INCORPORATED AND ITS SUBSIDIARIES ("DIODES") MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).
- 2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes products. Diodes products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of the Diodes products for their intended applications, (c) ensuring their applications, which incorporate Diodes products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.
- 3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.
- 4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.
- 5. Diodes products are provided subject to Diodes' Standard Terms and Conditions of Sale (https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.
- 6. Diodes products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.
- 7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.
- 8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.

Copyright © 2021 Diodes Incorporated

www.diodes.com