# J111, J112

# **JFET Chopper Transistors**

# **N-Channel** — Depletion

### Features

• Pb–Free Packages are Available\*

#### MAXIMUM RATINGS

| Rating                                                                         | Symbol                            | Value       | Unit        |
|--------------------------------------------------------------------------------|-----------------------------------|-------------|-------------|
| Drain-Gate Voltage                                                             | V <sub>DG</sub>                   | -35         | Vdc         |
| Gate-Source Voltage                                                            | V <sub>GS</sub>                   | -35         | Vdc         |
| Gate Current                                                                   | I <sub>G</sub>                    | 50          | mAdc        |
| Total Device Dissipation @ $T_A = 25^{\circ}C$<br>Derate above = $25^{\circ}C$ | P <sub>D</sub>                    | 350<br>2.8  | mW<br>mW/°C |
| Lead Temperature                                                               | TL                                | 300         | °C          |
| Operating and Storage Junction<br>Temperature Range                            | T <sub>J</sub> , T <sub>stg</sub> | -65 to +150 | °C          |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.



# **ON Semiconductor®**

http://onsemi.com





#### MARKING DIAGRAM



J11x = Device Code x = 1 or 2 A = Assembly Location Y = Year WW = Work Week = = Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# J111, J112

#### **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted)

| Characteristic                                                                         |              | Symbol                                          | Min              | Max         | Unit |
|----------------------------------------------------------------------------------------|--------------|-------------------------------------------------|------------------|-------------|------|
| OFF CHARACTERISTICS                                                                    |              |                                                 | •                | •           | •    |
| Gate – Source Breakdown Voltage<br>( $I_G = -1.0 \ \mu Adc$ )                          |              | V <sub>(BR)GSS</sub>                            | 35               | -           | Vdc  |
| Gate Reverse Current<br>(V <sub>GS</sub> = -15 Vdc)                                    |              | I <sub>GSS</sub>                                | -                | -1.0        | nAdc |
| Gate Source Cutoff Voltage<br>(V <sub>DS</sub> = 5.0 Vdc, I <sub>D</sub> = 1.0 μAdc)   | J111<br>J112 | V <sub>GS(off)</sub>                            | -3.0<br>-1.0     | -10<br>-5.0 | Vdc  |
| Drain–Cutoff Current<br>(V <sub>DS</sub> = 5.0 Vdc, V <sub>GS</sub> = -10 Vdc)         |              | I <sub>D(off)</sub>                             | -                | 1.0         | nAdc |
| ON CHARACTERISTICS                                                                     |              |                                                 |                  |             |      |
| Zero-Gate-Voltage Drain Current <sup>(1)</sup><br>(V <sub>DS</sub> = 15 Vdc)           | J111<br>J112 | I <sub>DSS</sub>                                | 20<br>5.0<br>2.0 | -<br>-<br>- | mAdc |
| Static Drain–Source On Resistance<br>(V <sub>DS</sub> = 0.1 Vdc)                       | J111<br>J112 | r <sub>DS(on)</sub>                             |                  | 30<br>50    | Ω    |
| Drain Gate and Source Gate On–Capacitance $(V_{DS} = V_{GS} = 0, f = 1.0 \text{ MHz})$ |              | C <sub>dg(on)</sub><br>+<br>C <sub>sg(on)</sub> | -                | 28          | pF   |
| Drain Gate Off–Capacitance<br>(V <sub>GS</sub> = -10 Vdc, f = 1.0 MHz)                 |              | C <sub>dg(off)</sub>                            | -                | 5.0         | pF   |
| Source Gate Off–Capacitance<br>(V <sub>GS</sub> = -10 Vdc, f = 1.0 MHz)                |              | C <sub>sg(off)</sub>                            | -                | 5.0         | pF   |

1. Pulse Width = 300  $\mu$ s, Duty Cycle = 3.0%.

#### **ORDERING INFORMATION**

| Device    | Package            | Shipping <sup>†</sup>    |  |
|-----------|--------------------|--------------------------|--|
| J111RL1   | TO-92              |                          |  |
| J111RL1G  | TO-92<br>(Pb-Free) | 2000 Units / Tape & Reel |  |
| J111RLRA  | TO-92              |                          |  |
| J111RLRAG | TO-92<br>(Pb-Free) | 2000 Units / Tape & Reel |  |
| J111RLRP  | TO-92              |                          |  |
| J111RLRPG | TO-92<br>(Pb-Free) | 2000 Units / Tape & Reel |  |
| J112      | TO-92              |                          |  |
| J112G     | TO-92<br>(Pb-Free) | 1000 Units / Bulk        |  |
| J112RL1   | TO-92              |                          |  |
| J112RL1G  | TO-92<br>(Pb-Free) | 2000 Units / Tape & Reel |  |
| J112RLRA  | TO-92              |                          |  |
| J112RLRAG | TO-92<br>(Pb-Free) | 2000 Units / Tape & Reel |  |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

# J111, J112



#### 1000 1000 T<sub>J</sub> = 25°C T<sub>J</sub> = 25°C 500 500 (us) R<sub>D</sub>′ Rĸ V<sub>GS(off)</sub> = 12 V J111 V<sub>GS(off)</sub> = 12 V J111 t<sub>d(off)</sub>, TURN-OFF DELAY TIME 200 200 J112 \_\_\_\_\_\_ = 7.0 V – J112 = 5.0 V = 5.0 V J113 J113 100 100 (us) $R_{K} = R_{D}$ FALL TIME 50 50 20 20 $\mathsf{R}_\mathsf{K}$ 10 10 $R_{K} = 0$ 5.0 5.0 2.0 2.0 1.0 1.0 0.5 0.7 1.0 2.0 3.0 5.0 7.0 10 20 30 50 0.5 0.7 1.0 2.0 3.0 5.0 7.0 10 20 30 ID, DRAIN CURRENT (mA) ID, DRAIN CURRENT (mA)

Figure 3. Turn–Off Delay Time





#### NOTE 1

Figure 4. Fall Time

50

The switching characteristics shown above were measured using a test circuit similar to Figure 5. At the beginning of the switching interval, the gate voltage is at Gate Supply Voltage ( $-V_{GG}$ ). The Drain–Source Voltage ( $V_{DS}$ ) is slightly lower than Drain Supply Voltage ( $V_{DD}$ ) due to the voltage divider. Thus Reverse Transfer Capacitance ( $C_{rss}$ ) or Gate–Drain Capacitance ( $C_{gd}$ ) is charged to  $V_{GG} + V_{DS}$ .

During the turn–on interval, Gate–Source Capacitance ( $C_{gs}$ ) discharges through the series combination of  $R_{Gen}$  and  $R_K$ .  $C_{gd}$  must discharge to  $V_{DS(on)}$  through  $R_G$  and  $R_K$  in series with the parallel combination of effective load impedance ( $R'_D$ ) and Drain–Source Resistance ( $r_{ds}$ ). During the turn–off, this charge flow is reversed.

Predicting turn–on time is somewhat difficult as the channel resistance  $r_{ds}$  is a function of the gate–source voltage. While  $C_{gs}$  discharges,  $V_{GS}$  approaches zero and  $r_{ds}$  decreases. Since  $C_{gd}$  discharges through  $r_{ds}$ , turn–on time is non–linear. During turn–off, the situation is reversed with  $r_{ds}$  increasing as  $C_{gd}$  charges.

The above switching curves show two impedance conditions; 1)  $R_K$  is equal to  $R_D$ , which simulates the switching behavior of cascaded stages where the driving source impedance is normally the load impedance of the previous stage, and 2)  $R_K = 0$  (low impedance) the driving source impedance is that of the generator.

# **TYPICAL SWITCHING CHARACTERISTICS**



Figure 6. Typical Forward Transfer Admittance









Figure 10. Effect of I<sub>DSS</sub> On Drain–Source Resistance and Gate–Source Voltage

Figure 9. Effect of Temperature On Drain–Source On–State Resistance

#### NOTE 2

The Zero–Gate–Voltage Drain Current (I<sub>DSS</sub>), is the principle determinant of other J-FET characteristics. Figure 10 shows the relationship of Gate–Source Off Voltage (V<sub>GS(off)</sub> and Drain–Source On Resistance ( $r_{ds(on)}$ ) to I<sub>DSS</sub>. Most of the devices will be within±10% of the values shown in Figure 10. This data will be useful in predicting the characteristic variations for a given part number.

#### For example:

Unknown

#### rds(on) and VGS range for an J112

The electrical characteristics table indicates that an J112 has an I<sub>DSS</sub> range of 25 to 75 mA. Figure 10, shows  $r_{ds(on)} = 52 \ \Omega$  for I<sub>DSS</sub> = 25 mA and 30  $\Omega$  for I<sub>DSS</sub> = 75 mA. The corresponding V<sub>GS</sub> values are 2.2 V and 4.8 V.

#### MECHANICAL CASE OUTLINE PACKAGE DIMENSIONS

**ON Semiconductor®** 





### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42022B               | Electronic versions are uncontrolle                                  |             |  |
|------------------|---------------------------|----------------------------------------------------------------------|-------------|--|
| STATUS:          | ON SEMICONDUCTOR STANDARD | accessed directly from the Document versions are uncontrolled except |             |  |
| NEW STANDARD:    |                           | "CONTROLLED COPY" in red.                                            |             |  |
| DESCRIPTION:     | TO-92 (TO-226)            |                                                                      | PAGE 1 OF 3 |  |

#### TO-92 (TO-226) CASE 29-11 ISSUE AM

#### DATE 09 MAR 2007

STYLE 1: PIN 1. EMITTER 2. BASE 3. COLLECTOR STYLE 6: PIN 1. GATE 2. SOURCE & SUBSTRATE 3. DRAIN STYLE 11: PIN 1. ANODE 2. CATHODE & ANODE 3. CATHODE STYLE 16: PIN 1. ANODE 2. GATE 3. CATHODE STYLE 21: PIN 1. COLLECTOR 2. EMITTER 3. BASE STYLE 22: PIN 1. VCC 2. GROUND 2 3. OUTPUT STYLE 31: PIN 1. GATE 2. DRAIN 3. SOURCE

|    | BASE<br>EMITTER<br>COLLECTOR               |
|----|--------------------------------------------|
| 2. | SOURCE<br>DRAIN<br>GATE                    |
| 2. | MAIN TERMINAL 1<br>Gate<br>Main Terminal 2 |
| 2. | COLLECTOR<br>BASE<br>EMITTER               |
| 2. | SOURCE<br>GATE<br>DRAIN                    |
|    |                                            |
|    |                                            |

| 2 | 1.       | ANODE<br>ANODE<br>CATHODE           |
|---|----------|-------------------------------------|
| 2 | 1.<br>2. | DRAIN<br>Gate<br>Source & Substrate |
| 2 | 1.<br>2. | ANODE 1<br>GATE<br>CATHODE 2        |
| 2 | 1.<br>2. | ANODE<br>CATHODE<br>NOT CONNECTED   |
| 2 | 1.<br>2. | GATE<br>SOURCE<br>DRAIN             |
| 2 | 1.<br>2. | CATHODE<br>ANODE<br>GATE            |

STYLE 33: PIN 1. RETURN 2. INPUT 3. OUTPUT

| 2. | CATHODE<br>CATHODE<br>ANODE           |
|----|---------------------------------------|
| 2. | BASE 1<br>EMITTER<br>BASE 2           |
| 2. | EMITTER<br>COLLECTOR<br>BASE          |
|    | GATE<br>ANODE<br>CATHODE              |
| 2. | EMITTER<br>Collector/Anode<br>Cathode |
| 2. | NOT CONNECTED<br>ANODE<br>CATHODE     |
| 2. | INPUT<br>GROUND<br>LOGIC              |

STYLE 4:

STYLE 5: PIN 1. DRAIN 2. SOURCE 3. GATE STYLE 10: PIN 1. CATHODE 2. GATE 3. ANODE STYLE 15: PIN 1. ANODE 1 2. CATHODE 3. ANODE 2 STYLE 20: PIN 1. NOT CONNECTED 2. CATHODE 3. ANODE STYLE 25: PIN 1. MT 1 2. GATE 3. MT 2 STYLE 30: PIN 1. DRAIN 2. GATE 3. SOURCE STYLE 35: PIN 1. DRAIN 2. GATE 3. SOURCE STYLE 35: PIN 1. GATE 2. COLLECTOR 3. EMITTER

| DOCUMENT NUMBER: | 98ASB42022B               | Electronic versions are uncontrolle                                     |             |  |
|------------------|---------------------------|-------------------------------------------------------------------------|-------------|--|
| STATUS:          | ON SEMICONDUCTOR STANDARD | accessed directly from the Document<br>versions are uncontrolled except |             |  |
| NEW STANDARD:    |                           | "CONTROLLED COPY" in red.                                               |             |  |
| DESCRIPTION:     | TO-92 (TO-226)            |                                                                         | PAGE 2 OF 3 |  |



**ON Semiconductor®** 

DOCUMENT NUMBER: 98ASB42022B

PAGE 3 OF 3

| ISSUE | REVISION                                                | DATE        |
|-------|---------------------------------------------------------|-------------|
| AM    | ADDED BENT-LEAD TAPE & REEL VERSION. REQ. BY J. SUPINA. | 09 MAR 2007 |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |

ON Semiconductor and images are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the BSCILLC product care a stuation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death agesociated with such unintended or unauthorized use payes that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor date sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use a a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor houteds for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

ON Semiconductor Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative