# **MPQ2123**



# 6V, 2A, Configurable Frequency, Synchronous Buck Converter, AEC-Q100 Qualified

### DESCRIPTION

The MPQ2123 is a configurable frequency (300kHz to 2.2MHz), synchronous step-down converter. It can achieve up to 2A of continuous output current with peak current control for excellent transient response and efficiency. It operates from a 2.7V to 6V input voltage range, and can generate an output voltage as low as 0.606V. The MPQ2123 is ideal for a wide range of applications, including automotive infotainment systems, clusters, telematics, and portable instruments.

The MPQ2123 integrates a  $40m\Omega$  high-side MOSFET (HS-FET) and a 30mΩ synchronous rectifier for high efficiency without an external Schottky diode. The MPQ2123 can configured to operate in advanced asynchronous modulation (AAM) mode or forced continuous conduction mode (FCCM) under light-load conditions. AAM provides high efficiency by reducing switching losses at light load, while FCCM offers controllable frequency and a lower output ripple.

The MPQ2123 features soft start (SS), an external sync clock, enable (EN) control, and a power good (PG) indicator.

Full protection features include over-current protection (OCP) with valley current detection to avoid current runaway, short-circuit protection (SCP), input under-voltage lockout (UVLO), output over-voltage protection (OVP), and thermal shutdown.

With internal compensation, the MPQ2123 requires a minimal number of readily available, standard external components. It is available in a QFN-11 (2mmx3mm) package.

### **FEATURES**

- 2.7V to 6V Operating Input Range
- Adjustable Output from 0.606V
- Up to 2A Continuous Output Current
- High-Efficiency Synchronous Mode Control
- 40mΩ and 30mΩ Internal Power MOSFETs
- Up to 2.2MHz Configurable Frequency
- Up to 2.2MHz External Sync Clock
- 45µA Quiescent Current (I<sub>Q</sub>)
- Low Shutdown Current (I<sub>SD</sub>)
- 100% Duty Cycle Operation
- Internal Compensation Mode
- Selectable Advanced Asynchronous Modulation (AAM) Mode or Forced Continuous Conduction Mode (FCCM)
- External Soft Start (SS)
- Remote Enable (EN) Control
- Power Good (PG) Indicator
- Cycle-by-Cycle Over-Current Protection (OCP)
- Short-Circuit Protection (SCP)
- V<sub>IN</sub> Under-Voltage Lockout (UVLO)
- V<sub>OUT</sub> Over-Voltage Protection (OVP)
- Thermal Shutdown
- Available in a QFN-11 (2mmx3mm) Package
- Available in AEC-Q100 Grade 1

## **APPLICATIONS**

- Automotive Infotainment Systems
- Automotive Clusters
- Automotive Telematics
- Industrial Supplies
- Battery-Powered Devices

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



# **TYPICAL APPLICATION**



### Efficiency vs. Load Current Vout = 1.8V, L = 1µH, fsw = 2.1MHz,





## **ORDERING INFORMATION**

| Part Number*   | Package          | Top Marking | MSL Rating** |
|----------------|------------------|-------------|--------------|
| MPQ2123GD-AEC1 | QFN-11 (2mmx3mm) | See Below   | 1            |

\* For Tape & Reel, add suffix –Z (e.g. MPQ2123GD-AEC1–Z).

\*\* Moisture Sensitivity Level Rating

### **TOP MARKING**

**BVF** 

YWW

LLLL

BVF: Product code of MPQ2123GD-AEC1

Y: Year code WW: Week code LLLL: Lot number

## **PACKAGE REFERENCE**





### PIN FUNCTIONS

| Pin# | Name  | Description                                                                                                    |
|------|-------|----------------------------------------------------------------------------------------------------------------|
| 1    | VIN   | Input supply. The VIN pin supplies power to the converter. To reduce switching spikes at                       |
| ı    | VIIN  | the input, place a decoupling capacitor from VIN to ground, as close to the IC as possible.                    |
| 2    | PGND  | <b>Power ground.</b> Connect the large copper areas of PGND to the negative terminals of the                   |
|      |       | input and output capacitors.                                                                                   |
| 3    | FREQ/ | Configurable switching frequency (fsw) and synchronization input. To set fsw, connect                          |
|      | SYNC  | a resistor to ground. The FREQ/SYNC pin can synchronize fsw via an external clock.                             |
| 4    | AGND  | Analog ground. Ground for the internal logic and signal circuit.                                               |
|      |       | <b>Feedback point.</b> The FB pin is the negative input of the error amplifier (EA). To set the                |
| 5    | FB    | regulation voltage, connect FB to the tap of an external resistor divider between the output                   |
|      | '5    | and GND. In addition, the power good (PG) and under-voltage lockout (UVLO) circuits use                        |
|      |       | FB to monitor the output voltage (Vout).                                                                       |
| 6    | SS    | <b>Soft start.</b> To set the soft-start time externally, place a capacitor from the SS pin to ground.         |
|      |       | Float this pin to activate the internal, default 1ms soft-start setting.                                       |
| 7    | SW    | <b>Switch output.</b> Connect the SW pin internally to the high-side MOSFET (HS-FET) and low-                  |
|      |       | side MOSFET (LS-FET). Connect SW externally to the output inductor.                                            |
|      |       | Power good indicator. The PG pin is an open-drain output that connects to VIN via an                           |
| 8    | PG    | internal pull-up resistor. If the FB voltage (V <sub>FB</sub> ) is within 15% of the regulation voltage, PG is |
|      |       | pulled up to VIN. If V <sub>FB</sub> is outside of the regulation voltage range, PG is pulled low.             |
| 9    | SYNCO | <b>Synchronization output.</b> The SYNCO pin outputs a 180° out-of-phase clock to the other                    |
|      |       | devices that require a synchronized signal.                                                                    |
|      |       | <b>Mode selection.</b> For forced continuous conduction mode (FCCM), connect the MODE pin                      |
| 10   | MODE  | to logic high or the input voltage (V <sub>IN</sub> ). For advanced asynchronous modulation (AAM) mode,        |
|      |       | connect MODE to logic low or ground. Do not float MODE.                                                        |
| 11   | EN    | <b>Enable input.</b> Pull the EN pin high to turn the converter on; pull EN to ground or float EN to           |
|      |       | turn the converter off.                                                                                        |

### ABSOLUTE MAXIMUM RATINGS (1)

| V <sub>IN</sub>           | 6.5V                            |
|---------------------------|---------------------------------|
| V <sub>SW</sub> 0         | .3V (-3V for <10ns) to          |
|                           | +6.5V (7V for <10ns)            |
| All other pins            | 0.3V to +6.5V                   |
| Continuous power dissipat | ion $(T_A = 25^{\circ}C)^{(2)}$ |
| QFN-11 (2mmx3mm)          | 1.78W                           |
| Junction temperature      | 150°C                           |
| Lead temperature          | 260°C                           |
| Storage temperature       | 65°C to +150°C                  |

## Electrostatic Discharge (ESD) Ratings

| Human body model (Hi | 3M)   | ±2kV    |
|----------------------|-------|---------|
| Charged device model | (CDM) | ) ±750V |

## **Recommended Operating Conditions**

| Continuous supply voltage (\              | √ <sub>IN</sub> )2.7V to 6.0V |
|-------------------------------------------|-------------------------------|
| Output voltage (Vout)                     | 0.606V to V <sub>IN</sub>     |
| Load current range                        | 0A to 2A                      |
| Operating junction temp (T <sub>.</sub> ) | -40°C to +125°C (3)           |

### Thermal Resistance θ<sub>JA</sub> θ<sub>JC</sub>

| QFN-11 (2mmx3mm) |    |       |       |
|------------------|----|-------|-------|
| JESD51-7 (4)     | 70 | 15    | °C/W  |
| EV2123-D-00A (5) | 42 | .13.5 | .°C/W |

#### Notes

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  (MAX)  $T_A$ ) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can cause excessive die temperature, and the converter may go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device may be able to support an operating junction temperature above 125°C. Contact MPS for details.
- Measured on JESD51-7, 4-layer PCB.
- Measured on standard EVB (6.35cmx6.35cm), thick 2oz copper, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = V_{EN} = 3.6V$ ,  $T_{J} = -40$ °C to +125°C, typical values are at  $T_{J} = 25$ °C, unless otherwise noted.

| Parameters                               | Symbol                    | Condition                                                     | Min   | Тур   | Max   | Units   |
|------------------------------------------|---------------------------|---------------------------------------------------------------|-------|-------|-------|---------|
| Input Supply and Under                   | r-Voltage Locko           |                                                               |       |       |       |         |
|                                          | _                         | AAM mode, V <sub>EN</sub> = 2V, no load,                      |       | 45    | 50    |         |
| Quiescent current                        | ΙQ                        | $R_{FREQ} = 1M\Omega$ , $T_J = 25$ °C                         |       | 45    | 50    | μΑ      |
|                                          |                           | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$          |       |       | 120   |         |
|                                          |                           | AAM mode, $V_{EN} = 0V$ ,                                     |       | 0     | 1     |         |
| Shutdown current                         | I <sub>SD</sub>           | $T_J = 25^{\circ}C$                                           |       | U     |       | μΑ      |
|                                          |                           | $T_J = -40^{\circ}C \text{ to } +125^{\circ}C$                |       |       | 20    |         |
| V <sub>IN</sub> UVLO rising<br>threshold | VIN_UVLO_RISING           |                                                               | 2.3   | 2.5   | 2.7   | V       |
| V <sub>IN</sub> UVLO falling             |                           |                                                               | _     | 0.45  | 0.0   | .,      |
| threshold                                | VIN_UVLO_FALLING          |                                                               | 2     | 2.15  | 2.3   | V       |
| V <sub>IN</sub> UVLO hysteresis          | V                         |                                                               |       | 250   |       | m\/     |
| threshold                                | VIN_UVLO_HYS              |                                                               |       | 350   |       | mV      |
| <b>Output and Regulation</b>             |                           |                                                               |       |       |       |         |
| Regulated feedback                       | $V_{FB}$                  | $T_J = 25^{\circ}C$                                           | 0.596 | 0.606 | 0.616 | V       |
| (FB) voltage                             | VFB                       | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$        | 0.591 |       | 0.621 | V       |
| FB input current                         | I <sub>FB</sub>           | V <sub>FB</sub> = 0.63V                                       |       | 10    | 100   | nA      |
| Output discharge resistor                | Rdischarge                |                                                               | 50    | 100   | 150   | Ω       |
| Power MOSFETs and F                      | requency                  |                                                               | II.   | I     | I     | · L     |
| High-side MOSFET (HS-FET) on resistance  | R <sub>DS(ON)_HS</sub>    | V <sub>IN</sub> = 5V, I <sub>OUT</sub> = 200mA                |       | 40    | 70    | mΩ      |
| Low-side MOSFET (HS-FET) on resistance   | R <sub>DS(ON)_</sub> LS   | V <sub>IN</sub> = 5V, I <sub>OUT</sub> = 200mA                |       | 30    | 70    | mΩ      |
| HS-FET SW leakage                        | Isw_Lkg_hs                | $V_{EN} = 0V$ , $V_{IN} = 6V$ , $V_{SW} = 6V$ , $T_J = 25$ °C |       | 0     | 1     | μA      |
| current                                  | 511_2115_115              | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$          |       |       | 30    | 1 '     |
| LS-FET SW leakage                        | Isw_lkg_ls                | $V_{EN} = 0V$ , $V_{IN} = 6V$ , $V_{SW} = 0V$ , $T_J = 25$ °C |       | 0     | 1     | μA      |
| current                                  | 1011_ENG_EG               | T <sub>J</sub> = -40°C to +125°C                              |       |       | 10    | - M/ \  |
|                                          | _                         | $R_{FREQ} = 499k\Omega$                                       | 380   | 450   | 520   |         |
| Switching frequency                      | fsw                       | $R_{FREQ} = 75k\Omega$                                        | 1800  | 2100  | 2400  | kHz     |
| SYNC frequency range                     | fsync                     | THE TOTAL                                                     | 0.3   |       | 2.2   | MHz     |
|                                          | 51115                     | $V_{IN} = 2.7V^{(6)}$                                         | 1.5   |       |       |         |
| SYNC high-voltage                        | Vsync_High                | $V_{IN} = 3.6V$                                               | 1.8   |       |       | V       |
| threshold                                |                           | V <sub>IN</sub> = 6V <sup>(6)</sup>                           | 3.2   |       |       |         |
| 0.4101                                   |                           | $V_{IN} = 2.7V^{(6)}$                                         |       |       | 0.8   |         |
| SYNC low-voltage                         | Vsync_low                 | $V_{IN} = 3.6V$                                               |       |       | 1.1   | V       |
| threshold                                |                           | V <sub>IN</sub> = 6V <sup>(6)</sup>                           |       |       | 1.6   |         |
| Maximum duty cycle                       | D <sub>MAX</sub>          |                                                               |       | 100   |       | %       |
| Minimum on time (6)                      | ton_min                   |                                                               |       | 50    |       | ns      |
| Minimum off time (6)                     | toff_min                  |                                                               |       | 95    |       | ns      |
| Power Good (PG)                          |                           | 1                                                             | 1     |       | 1     |         |
| PG current sink                          | V <sub>PG_SINK</sub>      | 1mA sink                                                      |       |       | 300   | mV      |
| PG logic high voltage                    | V <sub>PG_HIGH</sub>      | V <sub>IN</sub> = 5V                                          | 4.5   |       |       | V       |
|                                          |                           | V <sub>OUT</sub> rising edge                                  | 40    | 100   | 180   | μs      |
| PG delay time                            | <b>t</b> PG_DELAY         | Vout falling edge                                             | 5     | 20    | 30    | μs      |
| PG upper rising threshold                | V <sub>PG_UP_RISING</sub> | As a percentage of V <sub>FB</sub>                            | 108   | 115   | 122   | μs<br>% |
|                                          | Vpo 115 154               | As a percentage of \/                                         |       | F     |       | %       |
| PG upper hysteresis                      | V <sub>PG_UP_HYS</sub>    | As a percentage of V <sub>FB</sub>                            |       | 5     |       | %       |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN} = V_{EN} = 3.6V$ ,  $T_J = -40$ °C to +125°C, typical values are at  $T_J = 25$ °C, unless otherwise noted.

| Parameters                                 | Symbol                  | Condition                          | Min | Тур | Max | Units |
|--------------------------------------------|-------------------------|------------------------------------|-----|-----|-----|-------|
| PG lower rising threshold                  | VPG_LOW_RISING          | As a percentage of V <sub>FB</sub> | 80  | 85  | 90  | %     |
| PG lower hysteresis                        | V <sub>PG_LOW_HYS</sub> | As a percentage of V <sub>FB</sub> |     | 5   |     | %     |
| Enable (EN)                                |                         |                                    |     |     |     |       |
| EN rising threshold                        | V <sub>EN_RISING</sub>  |                                    | 1.2 |     |     | V     |
| EN falling threshold                       | V <sub>EN_FALLING</sub> |                                    |     |     | 0.4 | V     |
| EN input current                           | I <sub>EN</sub>         | V <sub>EN</sub> = 2V               |     | 2   | 5   | μA    |
| •                                          |                         | $V_{EN} = 0V$                      |     | 0   | 0.5 | μA    |
| MODE and Soft Start (S                     | S)                      |                                    |     |     |     |       |
| MODE rising threshold                      | VMODE_FCCM              | FCCM                               | 1.2 |     |     | V     |
| MODE falling threshold                     | VMODE_AAM               | AAM mode                           |     |     | 0.4 | V     |
| MODE leakage current                       | I <sub>MODE_LKG</sub>   | Pulled up to 6V                    |     |     | 1   | μA    |
| Soft-start charging                        | lss                     | Vss = 0V                           | 2   | 4   | 6   | μA    |
| current                                    | 155                     | V55 = 0V                           | 2   | 7   | U   | μΛ    |
| Default soft-start time                    | tss_default             |                                    |     | 1   |     | ms    |
| Protections                                |                         |                                    |     |     |     |       |
| Peak current limit                         | I <sub>LIMIT_PEAK</sub> | Sourcing, duty cycle = 40%         | 4   | 5.5 | 8.6 | Α     |
| Valley current limit                       | LIMIT_VALLEY            |                                    |     | 4   |     | Α     |
| OCP timer (6)                              | tocp                    |                                    |     | 100 |     | μs    |
| Zero-cross threshold                       | Izcd                    |                                    |     | 100 |     | mA    |
| Output over-voltage protection (OVP) limit | Vovp_limit              | As a percentage of V <sub>FB</sub> |     | 115 |     | %     |
| Thermal shutdown (6)                       | T <sub>SD</sub>         | Temperature rising                 |     | 170 |     | °C    |
| Thermal shutdown hysteresis <sup>(6)</sup> | T <sub>SD_HYS</sub>     |                                    |     | 25  |     | °C    |

### Note:

6) Not tested in production. Guaranteed by design and characterization.



### TYPICAL CHARACTERISTICS

 $V_{IN} = 3.6V$ ,  $T_J = 25$ °C, unless otherwise noted.















# TYPICAL CHARACTERISTICS (continued)

 $V_{IN} = 3.6V$ ,  $T_J = 25$ °C, unless otherwise noted.











## TYPICAL PERFORMANCE CHARACTERISTICS















 $V_{IN} = 5V$ ,  $V_{OUT} = 1.8V$ ,  $L = 1\mu H$ ,  $C_{OUT} = 44\mu F$ ,  $f_{SW} = 2.1 MHz$ ,  $T_A = 25^{\circ} C$ , unless otherwise noted.





# Switching Frequency vs. Frequency Resistance



© 2021 MPS. All Rights Reserved.



















 $V_{IN} = 5V$ ,  $V_{OUT} = 1.8V$ ,  $L = 1\mu H$ ,  $C_{OUT} = 44\mu F$ ,  $f_{SW} = 2.1 MHz$ ,  $T_A = 25^{\circ} C$ , unless otherwise noted.



© 2021 MPS. All Rights Reserved.



## **FUNCTIONAL BLOCK DIAGRAM**



Figure 1: Functional Block Diagram



## **OPERATION**

The MPQ2123 is a fully integrated, synchronous, rectified, non-isolated, switch-mode step-down converter. It can achieve up to 2A of continuous output current ( $I_{OUT}$ ) across a 2.7V to 6V input voltage ( $V_{IN}$ ) range, with excellent load and line regulation across an ambient temperature range of -40°C to +125°C. The output voltage ( $V_{OUT}$ ) can be regulated to as low as 0.606V.

The MPQ2123 employs peak current control mode and internal compensation for fast transient response and cycle-by-cycle current limiting.

The MPQ2123 is ideal for low-voltage portable applications where efficiency and small size are critical. It can operate at a switching frequency (f<sub>SW</sub>) up to 2.2MHz. This allows a smaller inductor to be used, while also providing high efficiency. In advanced asynchronous modulation (AAM) mode, the MPQ2123 provides efficient high power conversion under light-load conditions.

### Forced Continuous Conduction Mode (FCCM)

To make the converter operate in forced continuous conduction mode (FCCM), pull the MODE pin above 1.2V. To regulate  $V_{\text{OUT}}$  during FCCM, the MPQ2123 operates in fixed-frequency peak current control mode, regardless of  $I_{\text{OUT}}$ .

An internal clock initiates the FCCM cycle. At the rising edge of the clock, the high-side MOSFET (HS-FET) turns on and the inductor current ( $I_L$ ) rises linearly to provide energy to the load. The HS-FET remains on until its current reaches the COMP voltage ( $V_{COMP}$ ), which is the output of the internal error amplifier (EA).  $V_{COMP}$  is determined by the difference between the feedback voltage ( $V_{FB}$ ) and the internal, high-precision reference voltage ( $V_{REF}$ ).  $V_{COMP}$  determines how much energy should be transferred to the load. The higher the load current, the higher  $V_{COMP}$  will be.

If the HS-FET is off, then the low-side MOSFET (LS-FET) turns on and remains on until the next clock cycle starts. While the LS-FET is on and the HS-FET is off, I<sub>L</sub> flows through the LS-FET.

To avoid shoot-through, a dead time (DT) is inserted to prevent the HS-FET and LS-FET from being turned on at the same time. For each

on/off period in an FCCM cycle, the HS-FET remains on or off for the minimum on time (ton).

# Advanced Asynchronous Modulation (AAM) Mode

To force the converter into advanced asynchronous modulation (AAM) mode, pull the MODE pin below 0.4V. There is an internally fixed AAM threshold voltage ( $V_{AAM}$ ). Under lightload conditions,  $V_{COMP}$  is lower than  $V_{AAM}$ .

If  $V_{COMP}$  exceeds  $V_{AAM}$ , then the MPQ2123 enters discontinuous conduction mode (DCM) with a fixed frequency until  $I_L$  reaches 0A. If the load decreases further or there is no load to force  $V_{COMP}$  below  $V_{AAM}$ , then the internal clock is blocked and the MPQ2123 skips pulses. During this time,  $V_{FB}$  drops below  $V_{REF}$ , and  $V_{COMP}$  ramps up until it exceeds  $V_{AAM}$ . Then the internal clock is reset and the crossover time is used as the benchmark for the next clock. This control scheme improves efficiency by scaling down the frequency to reduce the switching and gate driver losses.

As  $I_{\text{OUT}}$  increases under light-load conditions, both  $f_{\text{SW}}$  and  $V_{\text{COMP}}$  increase.

If  $I_{OUT}$  exceeds the critical level once  $V_{COMP}$  exceeds  $V_{AAM}$ , then the MPQ2123 resumes FCCM (see Figure 2).



Figure 2: AAM and FCCM Modes

### **Enable (EN) Control**

The EN pin enables and disables the entire chip. EN is a remote signal referenced to ground. The remote EN control operates with a positive logic that is compatible with popular logic devices. Positive logic implies that if  $V_{IN}$  exceeds the under-voltage lockout (UVLO) threshold (typically 2.5V), then pulling EN above 1.2V turns the converter on. Pull EN to ground or float EN



to turn the converter off. There is an internal  $1M\Omega$  resistor connected between EN and ground.

### Oscillator and SYNC Function

The MPQ2123's oscillating frequency can be configured via an external frequency resistor ( $R_{\text{FREQ}}$ ).  $R_{\text{FREQ}}$  should be placed between the FREQ pin and ground, as close to the device as possible.

To select the R<sub>FREQ</sub> value, see the Switching Frequency vs. Frequency Resistance curve in the Typical Performance Characteristics section on page 10.

The FREQ pin can also synchronize the internal oscillator rising edge to an external clock's falling edge. The amplitude of the SYNC clock determines the internal logic. Choose a proper amplitude for the SYNC clock to drive the internal logic (see the Electrical Characteristics section on page 5). It is recommended to keep the external SYNC frequency between 300kHz and 2.2MHz. There is no pulse width requirement; however, there is always parasitic capacitance on the pad. Therefore, if the pulse width is too short, then a clear rising and falling edge may not be seen due to the parasitic capacitance. A pulse longer than 100ns is recommended in application. Be sure to add the external SYNC clock (300kHz to 2.2MHz) before the device starts up, and to keep the SYNC clock on until the device shuts down. During operation, the SYNC signal must not be constant high, constant low, or in a transition from high to low or vice versa.

The MPQ2123 also has a SYNCO pin that can output a 180° phase-shifted clock. The SYNCO signal can be used to synchronize other devices to the same operation frequency but the opposite phase. This reduces the total input current ripple.

### Soft Start (SS) and Output Discharge

The MPQ2123 has soft start (SS). To avoid overshoot during start-up, SS ramps up  $V_{\text{OUT}}$  in a controlled slew rate as EN goes high.

Once SS begins, an internal current source charges the external soft-start capacitor (C<sub>SS</sub>). If the SS voltage (V<sub>SS</sub>) drops below V<sub>REF</sub>, then V<sub>SS</sub> overrides V<sub>REF</sub> as the EA reference. If V<sub>SS</sub> exceeds V<sub>REF</sub>, then V<sub>REF</sub> acts as the reference. Once SS is complete, the MPQ2123 enters steady state and begins normal operation. The

SS pin can be used for tracking and sequencing.

The soft-start time  $(t_{SS})$  set by  $C_{SS}$  can be calculated with Equation (1):

$$t_{SS}(ms) = \frac{C_{SS}(nF) \times V_{REF}(V)}{I_{SS}(\mu A)}$$
 (1)

Where  $C_{SS}$  is the external soft-start capacitor,  $V_{REF}$  is the internal reference voltage (0.606V), and  $I_{SS}$  is the 4 $\mu$ A internal soft-start charge current.

If the SS pin is floating, then the soft-start time follows the internally set default 1ms time (tss default).

If the MPQ2123 shuts down, then  $V_{OUT}$  is discharged to GND via a  $100\Omega$  internal resistor that is in parallel with the LS-FET.

## Pre-Biased Start-Up

If  $V_{FB}$  exceeds  $V_{SS}$  during start-up (which means the output has a pre-biased voltage), then the HS-FET and LS-FET remain off until  $V_{SS}$  exceeds  $V_{FB}$ .

## 100% Duty Cycle

The MPQ2123 can operate with 100% duty cycle, which can extend battery life. If  $V_{\text{IN}}$  is too low to maintain output regulation, then the HS-FET turns on to achieve the maximum  $V_{\text{OUT}}$ .

## Power Good (PG) Indicator

The MPQ2123 has power good (PG) indication. The PG pin is the open drain of a MOSFET. In the presence of  $V_{\text{IN}}$ , the MOSFET turns on so that PG is pulled to ground before SS is ready. If  $V_{\text{OUT}}$  is within ±15% of the rated voltage set by FB, then PG is pulled up to  $V_{\text{IN}}$  via an internal resistor after a delay time. If  $V_{\text{FB}}$  moves outside the ±15% range with a hysteresis, then the device pulls PG low to indicate an output failure status.

## Over-Current Protection (OCP)

The MPQ2123 features cycle-by-cycle peak current limit control.  $I_L$  is monitored while the HS-FET is on. Once  $I_L$  reaches the current limit, the HS-FET turns off. Then the LS-FET turns on to discharge the energy and  $I_L$  decreases. The HS-FET does not turn on again until  $I_L$  falls below the valley current limit threshold. This prevents  $I_L$  from running away and potentially damaging the



components.

If the valley current limit is triggered, then the over-current protection (OCP) timer begins. The OCP timer is set at  $100\mu s$ .

### **Short-Circuit Protection (SCP)**

If the valley current limit is reached within one cycle of the 100µs time period, then short-circuit protection (SCP) is triggered. If a short circuit occurs, then the MPQ2123 immediately reaches its current limit. Meanwhile,  $V_{\text{OUT}}$  drops until  $V_{\text{FB}}$  is below 50% of  $V_{\text{REF}}$  (0.606V). The device considers this an output dead short, and triggers SCP.

In SCP,  $I_L$  is monitored while the HS-FET is on. Once  $I_L$  reaches the current limit, the HS-FET turns off. Then the LS-FET turns on to discharge the energy and  $I_L$  decreases. The HS-FET does not turn on again until  $I_L$  falls below the valley current limit threshold. The device repeats this operation until the short circuit disappears and the output returns to the regulation level. SCP prevents  $I_L$  from running away and potentially damaging the components.

## **Over-Voltage Protection (OVP)**

The MPQ2123 monitors  $V_{OUT}$  through FB to detect any output over-voltage (OV) conditions. If  $V_{FB}$  exceeds 115% of  $V_{REF}$  (0.606V), then over-voltage protection (OVP) is triggered and the LS-FET turns on to discharge  $V_{OUT}$  until  $I_L$  drops to 0A. Then LS-FET turns off, and the output is discharged via a 100 $\Omega$  internal resistor connected in parallel with the LS-FET. The HS-FET remains off during this operation. The device does not begin switching again until the output is within regulation again.

### **Under-Voltage Lockout Protection (UVLO)**

The MPQ2123 includes input under-voltage lockout (UVLO) protection to ensure there is always reliable output power. Assuming EN is active, the MPQ2123 starts up once  $V_{\text{IN}}$  exceeds the UVLO rising threshold.

The device shuts down once  $V_{\text{IN}}$  drops below the UVLO falling threshold. This function prevents the device from operating at an insufficient supply voltage.  $V_{\text{IN}}$  UVLO is a non-latch protection.

### Thermal Shutdown

The MPQ2123 employs thermal shutdown. The IC's junction temperature  $(T_J)$  is monitored internally. Thermal shutdown prevents the chip from operating at exceedingly high temperatures. If  $T_J$  exceeds the maximum temperature threshold (typically 170°C), then the converter shuts down. Thermal shutdown is a non-latch protection. There is a 25°C hysteresis. Once  $T_J$  drops to about 145°C, the MPQ2123 initiates an SS and resumes normal operation.

## Start-Up and Shutdown

If both  $V_{\text{IN}}$  and  $V_{\text{EN}}$  exceed their respective thresholds, then the MPQ2123 starts up. The reference block starts up first, generating a stable  $V_{\text{REF}}$  and current. Then the internal regulator turns on to provide a stable supply for the remaining circuitries.

To blank any start-up errors, an internal timer keeps the power MOSFET off for about 50µs while the internal supply rail is pulled up. If the soft-start (SS) block is on, then the soft-start output is held low to ensure the rest of the circuitries are ready, at which point it slowly ramps up.

Three events can shut down the chip: EN going low,  $V_{\text{IN}}$  UVLO, and thermal shutdown. During shutdown, the signaling path is blocked to avoid any fault triggering. Then  $V_{\text{COMP}}$  and the internal supply rail are pulled down. The floating driver is not subject to this shutdown command, but its charging path is turned off.



## APPLICATION INFORMATION

## Setting the Output Voltage

The external resistor divider connected to FB sets  $V_{OUT}$  (see Figure 3). The feedback resistor (R4) must account for both stability and dynamic response, so it cannot be too large or too small. R4 is about  $100k\Omega$ . R5 can be calculated with Equation (2):

$$R5 = \frac{R4}{\frac{V_{\text{OUT}}}{0.606} - 1}$$
 (2)

It is highly recommended to use a T-type feedback network (see Figure 3).



Figure 3: T-Type Feedback Network

R6 and R4 are used to set the loop bandwidth. A greater (R6 + R4) value leads to a lower bandwidth. To ensure loop stability, it is recommended to limit the bandwidth to about 10% of the switching frequency ( $f_{SW}$ ).

Table 1 lists the recommended feedback divider resistor values for common output voltages. Check the loop analysis before using in application. Change the resistance of  $R_T$  for loop stability if necessary.

Table 1: Resistor Values for Typical Output Voltages

| V <sub>OUT</sub> (V) | R6 (kΩ) | R4 (kΩ)  | R5 (kΩ)   |
|----------------------|---------|----------|-----------|
| 1.2                  | 100     | 100 (1%) | 100 (1%)  |
| 1.5                  | 100     | 100 (1%) | 66.5 (1%) |
| 1.8                  | 100     | 100 (1%) | 49.9 (1%) |
| 2.5                  | 100     | 100 (1%) | 31.6 (1%) |
| 3.3                  | 100     | 100 (1%) | 22.1 (1%) |

### Selecting the Inductor

The inductor must supply constant current to the output load while being driven by the switching input voltage. For a default 2.1MHz application, a  $0.47\mu H$  to  $1.5\mu H$  inductor

is recommended. For improved efficiency, choose an inductor with a small DC resistance (below  $15m\Omega$ ).

When setting the frequency or SYNC function, the inductance may need to be increased as the frequency decreases. A larger-value inductor results in less ripple current and lower output ripple voltage. However, a larger-value inductor is physically larger, and has a higher series resistance and lower saturation current. A good rule for determining the inductance is to have the inductor ripple current be approximately 30% of the maximum load current. Ensure that the peak inductor current is below the device peak current limit. The inductance (L) can be calculated with Equation (3):

$$L = \frac{V_{OUT}}{f_{SW} \times \Delta I_L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (3)

Where  $\Delta I_{L}$  is the peak-to-peak inductor ripple current.

Choose an inductor that does not saturate under the maximum inductor peak current. The peak inductor current ( $I_{LP}$ ) can be estimated with Equation (4):

$$I_{LP} = I_{OUT} + \frac{V_{OUT}}{2f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (4)

### Selecting the Input Capacitor

The step-down converter has a discontinuous input current, and requires a capacitor to supply AC current to the converter while maintaining the DC input voltage. For the best performance, use low-ESR capacitors. Ceramic capacitors with X5R or X7R dielectrics are highly recommended due to their low ESR and small temperature coefficients. Other capacitors, including Y5V and Z5U, must not be used as these types of capacitors lose too much capacitance with frequency, temperature, and bias voltage.

Place the input capacitors as close to VIN as possible. For most applications, a  $22\mu F$  capacitor is sufficient. For applications with a higher  $V_{OUT}$ , use a  $47\mu F$  capacitor to improve system stability. For a small solution size, it is better to choose a proper package size capacitor with a voltage rating that is compliant with the



with a voltage rating that is compliant with the input specifications.

Since the input capacitor absorbs the input switching current, it requires an adequate ripple current rating. The ripple current rating should exceed the converter's maximum input ripple current. The input ripple current (I<sub>CIN</sub>) can be estimated with Equation (5):

$$I_{CIN} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$
 (5)

The worst-case condition occurs at  $V_{IN} = 2 \times V_{OUT}$ , which can be calculated with Equation (6):

$$I_{CIN} = \frac{I_{OUT}}{2} \tag{6}$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, use a small, high-quality  $0.1\mu F$  ceramic capacitor, placed as close to the IC as possible. The input capacitance determines the input voltage ripple of the converter. If there is an input voltage ripple requirement in the system, choose an input capacitor that meets the relevant specifications.

The input voltage ripple ( $\Delta V_{IN}$ ) caused by the capacitance can be estimated with Equation (7):

$$\Delta V_{IN} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (7)

The worst-case condition occurs at  $V_{IN} = 2 \times V_{OUT}$ , which can be calculated with Equation (8):

$$\Delta V_{IN} = \frac{1}{4} \times \frac{I_{OUT}}{f_{SW} \times C_{IN}}$$
 (8)

### Selecting the Output Capacitor

The output capacitor maintains the output DC voltage. Low-ESR ceramic capacitors are recommended for their smaller size and ability to keep the output voltage ripple low.

Electrolytic and polymer capacitors may also be used. The output voltage ripple ( $\Delta V_{OUT}$ ) can be estimated with Equation (9):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8f_{\text{SW}} \times C_{\text{OUT}}})$$
(9)

Where  $R_{\text{ESR}}$  is the equivalent series resistance (ESR) of the output capacitor.

For ceramic capacitors, the capacitance dominates the impedance at the switching frequency and causes the majority of the output voltage ripple. For simplification, the output voltage ripple ( $\Delta V_{OUT}$ ) can be estimated with Equation (10):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) (10)$$

For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output voltage ripple ( $\Delta V_{OUT}$ ) can be estimated with Equation (11):

$$\Delta V_{OUT} = \frac{V_{OUT}}{f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}}) \times R_{ESR}$$
 (11)

Another consideration regarding the output capacitance is the allowable overshoot in  $V_{\text{OUT}}$  if the load is suddenly removed. In this case, energy stored in the inductor is transferred to  $C_{\text{OUT}}$ , which causes its voltage to rise. To achieve an appropriate overshoot relative to the regulated voltage, the output capacitance ( $C_{\text{OUT}}$ ) can be estimated with Equation (12):

$$C_{OUT} = \frac{I_{OUT}^{2} \times L}{V_{OUT}^{2} \times ((V_{OUTMAX} / V_{OUT})^{2} - 1)}$$
 (12)

Where V<sub>OUTMAX</sub> / V<sub>OUT</sub> is the allowable maximum overshoot. After calculating the capacitance required for both the ripple and overshoot, choose the larger of the calculated values.

The characteristics of the output capacitor also affect the stability of the regulation system. The MPQ2123 can be optimized for a wide range of capacitance and ESR values.

node.



### **PCB Layout Guidelines**

Efficient PCB layout is critical for stable operation. A 4-layer layout is strongly recommended to improve thermal performance. For the best results, refer to Figure 4 and follow the guidelines below:

- 1. Connect the high-current paths (GND, VIN, and SW) with short, direct, and wide traces, placed as close to the device as possible.
- 2. Place input capacitors as close to VIN as possible to minimize high-frequency noise.
- 3. Place the feedback resistor divider as close to FB as possible.

- To improve thermal performance, connect the bottom VIN and SW pads to a large copper area.
  - To minimize conduction loss and thermal stress, use the large copper areas as power planes (VIN, SW, OUT, and GND).

4. Route the FB trace away from the switching

7. Use multiple vias to connect the power planes to the internal layers.



Top Silk and Top Layer



Mid-Layer 1



Mid-Layer 2



**Bottom Layer and Bottom Silk** 

Figure 4: Recommended PCB Layout (7)

#### Note:

7) The recommended PCB layout is based on the Typical Application Circuit (see Figure 5 on page 23).



## TYPICAL APPLICATION CIRCUITS



Figure 5: Typical Application Circuit, Vout = 1.8V, Iout = 2A



Figure 6: Typical Application Circuit, Vout = 1.2V, Iout = 2A



## **PACKAGE INFORMATION**

# **QFN-11 (2mmx3mm)**





**TOP VIEW** 

**BOTTOM VIEW** 



### **SIDE VIEW**



### **NOTE:**

- 1) THE LAND PATTERNS OF PINS 1, 2, AND 7 HAVE THE SAME SHAPE.
- 2) ALL DIMENSIONS ARE IN MILLIMETERS.
- 3) LEAD COPLANARITY SHALL BE 0.1 MILLIMETERS MAXIMUM.
- 4) JEDEC REFERENCE IS MO-220.
- 5) DRAWING IS NOT TO SCALE.

### **RECOMMENDED LAND PATTERN**



# **CARRIER INFORMATION**



| Part Number          | Package             | Quantity/ | Quantity/ | Quantity/ | Reel     | Carrier    | Carrier    |
|----------------------|---------------------|-----------|-----------|-----------|----------|------------|------------|
|                      | Description         | Reel      | Tube      | Tray      | Diameter | Tape Width | Tape Pitch |
| MPQ2123GD-<br>AEC1–Z | QFN-11<br>(2mmx3mm) | 5000      | N/A       | N/A       | 13in     | 12mm       | 8mm        |



# **REVISION HISTORY**

| Revision # | Revision Date | Description     | Pages Updated |
|------------|---------------|-----------------|---------------|
| 1.0        | 4/20/2021     | Initial Release | -             |

Notice: The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.