## Wide 6 V to 75 V input voltage synchronous buck controller #### **Features** - Wide 6 V to 75 V input voltage range - Adjustable output voltage from 0.8 V to 60 V - 100 kHz 1 MHz switching frequency range - 40 nsec minimum on-time for extreme duty ratio - Low dropout operation during line transient - Adjustable soft-start or input voltage tracking - Pulse skipping or forced PWM operation at light load - Synchronization - Adjustable precision enable - Power Good open collector output validates V<sub>OUT</sub> - 7.5 V gate drivers for standard V<sub>TH</sub> MOSFETs - Constant current protection with hiccup mode - · Precision or lossless programmable current sensing - Improved line transient response - · Input voltage undervoltage lockout - Internal voltage monitoring - Thermal protection - Operating junction temperature range: -40 °C to 150 °C ### **Applications** - · Telecom, networking and industrial applications - · Failsafe systems - Unregulated 24 V and 48 V input voltage bus - Conversion from high voltage battery to 12 V and 5 V rail ### **Description** The 6 V to 75 V wide input voltage range L3751 synchronous buck controller features extreme voltage conversion ratio over switching frequency range (100 kHz - 1 MHz) thanks to 40 nsec minimum conduction time. The diode emulation (DEM) implements pulse skipping mode that maximizes the efficiency at light-load giving controlled output voltage ripple. The forced PWM (FPWM) over the load range makes the switching frequency constant and minimizes the output voltage ripple. The Power Good open collector output validates the regulated output voltage for monitoring and it is useful to implement output voltage sequencing for digital ICs during the power-up phase. An embedded gate driver minimizes the number of external components and it is designed for standard $V_{\mbox{\scriptsize TH}}$ MOSFET. Embedded protections—output overcurrent, input voltage UVLO, internal voltage monitoring, thermal shutdown - feature controlled and safe operation for critical environments in telecom, networking and industrial applications. The device is available in a QFN 20 leads 3.5 x 4.5 mm package with wettable flanks. #### **Maturity status link** L3751 # 1 Diagram Figure 1. Simplified block diagram DS13841 - Rev 1 page 2/41 # Pin configuration **EN/UVLO** Z > SW RT SS/TRK НО COMP BST ΕP FΒ NC ΕP AGND **SYNCOUT** VCC **SYNCIN** LO NC **PGND** PGOOD ILIM Figure 2. QFN pin connection (top view) Table 1. Pin description | QFN Pin | Die PAD | Name | Function | |---------|---------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | The central tap of a resistor divider connected to this pin helps to design the enable and undervoltage lockout thresholds referred to the input voltage. | | | | | V <sub>EN/UVLO</sub> < 0.4 typ.: the device is in shutdown mode | | 1 | | EN/UVLO | 0.4 V typ. < V <sub>EN/UVLO</sub> < 1.2 V typ.: device in standby - VCC regulator active - SS/TRK pin in low impedance | | | | | <ul> <li>V<sub>EN/UVLO</sub> &gt; 1.2 V typ.: SS/TRK pin released and the device ready to start</li> <li>10 μA current flows to the external resistor divider to design the enable hysteresis.</li> </ul> | | 2 | | RT | A pull-down resistor to AGND programs the oscillator frequency (100 kHz – 1 MHz) and adjust the internal ramp for constant PWM gain. | | 3 | | SS/TRK | The pin circuitry features a current generator (10 $\mu$ A typ.) to charge an external capacitor and so program the soft-start time, otherwise it implements voltage tracking if connected to an auxiliary voltage source. In soft-start phase, the SS/TRK voltage is the error amplifier reference and then the internal reference becomes active after the startup phase has ended. The pin is clamped 115 mV above the FB voltage for controlled recovery from an overcurrent event or clamped to ground during stand-by operation or internal fault. | | 4 | | COMP | Output of the internal error amplifier. Connect the compensation network between COMP and the FB. | | 5 | | FB | Inverting input of the internal error amplifier. Connect the compensation network between COMP and the FB. | | 6 | | AGND | Analog ground | DS13841 - Rev 1 page 3/41 | QFN Pin | Die PAD | Name | Function | |---------|---------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | | SYNCOUT | Synchronization output implements 180° phase shifted referred to HO driving signal if the regulator is master. If synchronized to an external clock the signal is in phase with SYNCIN. | | | | | Synchronization input and DEM (Diode Emulation) / FPWM (Forced PWM) selection. | | 8 | | SYNCIN | The device always implements DEM during soft-start to support pre-charged output capacitor at device startup. Low logic level selects DEM, high logic level or synchronization clock input enables the forced PWM. The device features a smooth transition DEM to FPWM thanks to embedded dedicated circuitry. | | 9 | | NC | Not internally connected | | 10 | | PGOOD | Power Good output collector is driven in low impedance when the FB voltage is out of the regulation window. | | 11 | | ILIM | Valley current limit adjust and current sense comparator input. A series resistor programs valley current threshold for accurate sensing across external sensing resistor or lossless sensing directly on the drain of the low-side MOSFET. | | 12 | | PGND | Power ground | | 13 | | LO | Low-side MOSFET gate drive output. Optional series resistor may be connected to adjust switching times for EMI compatibility. | | 14 | | VCC | Output of the internal 7.5 V linear regulator that powers the embedded voltage gate driver. Connect high quality mlcc capacitor (470 nF $\leq$ C <sub>VCC</sub> $\leq$ 2 $\mu$ F) to power ground. | | 15 | | EP | Pin internally connected to exposed pad and electrically isolated. Connect to PGND plane. | | 16 | | NC | Not internally connected | | 17 | | BST | Bootstrap supply for the high-side gate driver. Connect an external diode between VCC and BOOT and capacitor (100 nF typ.) between BOOT and SW pins. | | 18 | | НО | High-side MOSFET gate drive output. Optional series resistor may be connected to adjust switching times for EMI compatibility. | | 19 | | SW | Switching node to be connected to the source of the HS MOSFET, drain of the LS MOSFET and bootstrap capacitor terminal. | | 20 | | VIN | Voltage input for the internal circuitry and VCC linear regulator. | | E.P. | | EP | Exposed Pad. Connect to PGND plane. | DS13841 - Rev 1 page 4/41 # 3 Typical application circuit VIN CIN VCC ΕN VIN BST CBST **→** SYNCIN QHS но [ SYNCOUT LF VOUT ${\sf SW}$ RRT RILIM 🖒 RT ILIM COUT QLS 🗅 SS/TRK LO css 🗖 AGND PGND 🛱 FB COMP RD СР RU RS RF CF FΒ Figure 3. Typical application DS13841 - Rev 1 page 5/41 Table 2. Schematic application components description | Symbol | Description | | |------------------|-----------------------------|--| | C <sub>IN</sub> | Input capacitor | | | C <sub>BST</sub> | Bootstrap capacitor | | | C <sub>OUT</sub> | Output capacitor | | | C <sub>C</sub> | Compensation capacitor | | | C <sub>P</sub> | Compensation capacitor | | | R <sub>F</sub> | Compensation resistor | | | Cs | Feedforward capacitor | | | R <sub>S</sub> | Feedforward resistor | | | R <sub>U</sub> | High-side feedback resistor | | | R <sub>D</sub> | Low-side feedback resistor | | | C <sub>SS</sub> | Soft-start capacitor | | | R <sub>RT</sub> | Frequency adjust resistor | | | R <sub>LIM</sub> | Current limit resistor | | | L <sub>F</sub> | Buck inductor | | | Q <sub>1</sub> | High-side MOSFET | | | $Q_2$ | Low-side MOSFET | | | D | Bootstrap Diode | | DS13841 - Rev 1 page 6/41 ## 4 Maximum ratings Table 3. Absolute maximum ratings | Symbol | Parameter | Min. | Max. | Unit | |----------------------|-------------------------------------|------|------|------| | V <sub>IN</sub> | Input voltage | -0.3 | 100 | V | | SW | Switching node | -1 | 100 | V | | 300 | Switching node (20 ns transient) | -5 | 100 | V | | ILIM | Current limit pin | -1 | 100 | V | | EN/UVLO | Enable pin and undervoltage lockout | -0.3 | 100 | V | | VCC | VCC pin | -0.3 | 8 | V | | FB, COMP, SS/TRK, RT | Analog pins | -0.3 | 4.6 | V | | SYNCIN | Synchronization input | -0.3 | 8 | V | | BST | Bootstrap pin | -0.3 | 100 | V | | BST to SW | Bootstrap to SW voltage difference | -0.3 | 8 | V | | LO | 20 ns transient | -3 | | V | | PGOOD | Power Good | -0.3 | 14 | V | | TJ | Operating junction temperature | -40 | 150 | °C | | T <sub>STG</sub> | Storage temperature range | -40 | 150 | °C | Note: Stressing the device above the absolute maximum rating may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability. Table 4. Thermal data | Symbol | Parameter | Value | Unit | |-------------------|-------------------------------------|-------|------| | R <sub>thJA</sub> | Thermal resistance junction-ambient | 30 | °C/W | <sup>1.</sup> FR4 board with using 1 sq-in pad, 1 oz Cu. Table 5. ESD performance | Symbol | Parameter | Test conditions | Value | Unit | |--------|------------------------|-----------------|-------|------| | ESD | ESD protection voltage | НВМ | 2 | kV | | | ESD protection voltage | CDM | 500 | V | Table 6. Recommended operating conditions | Symbol | Parameter | Value | Unit | |----------------------|--------------------------------------|----------------------|------| | V <sub>IN</sub> | Input voltage | 6 to 75 | V | | EN/UVLO | Analog pins | 0 to V <sub>IN</sub> | V | | PGOOD | Power Good | 0 to 13 | V | | I <sub>SYNCOUT</sub> | SYNCOUT pin sink and source currents | -1 to 1 | mA | | I <sub>PGOOD</sub> | PGOOD sink current | 2 | mA | | T <sub>OP</sub> | Operating junction temperature range | - 40 to 125 | °C | DS13841 - Rev 1 page 7/41 ## 5 Electrical characteristics $V_{EN/UVLO}$ = 1.5 V, $V_{IN}$ = 48 V; $R_{RT}$ = 24.9 k $\Omega$ ; typical values are at $T_J$ = 25 °C; minimum and maximum values are at -40 °C $\leq$ $T_J$ $\leq$ 125 °C, unless otherwise specified. **Table 7. Electrical characteristics** | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------|------|------|------| | | | Input Supply | | | | | | V <sub>IN</sub> | Operating input voltage | | 6 | | 75 | V | | | O. de constant and the | Not switching, V <sub>SS/TRK</sub> = 0 V | | 1.8 | 2.3 | mA | | ΙQ | Quiescent current | V <sub>EN/UVLO</sub> = 1 V | | 1.75 | 2.25 | mA | | I <sub>Q-SDN</sub> | Shutdown input current | V <sub>EN/UVLO</sub> = 0 V, V <sub>VCC</sub> < 1 V | | 8.5 | 21 | μA | | | | VCC regulator | | | | | | V <sub>VCC</sub> | Internal regulator voltage | $V_{SS/TRK} = 0 \text{ V}, 9 \text{ V} \le V_{VIN} \le 75 \text{ V},$ | 7.3 | 7.5 | 7.7 | V | | | | I <sub>VCC</sub> = 10 mA | | | 1 | _ | | $V_{VCC\text{-}LDO}$ | VIN to VCC dropout voltage | $V_{VIN}$ = 6 V, $V_{SS/TRK}$ = 0 V, $I_{VCC}$ = 20 mA; $T_J$ = 25 °C | | 0.25 | 0.63 | V | | I <sub>SC-LDO</sub> | VCC short-circuit current | V <sub>SS/TRK</sub> = 0 V, V <sub>VCC</sub> = 0 V; T <sub>J</sub> = 25 °C | 40 | 50 | 70 | mA | | V <sub>VCC-UV</sub> | VCC undervoltage threshold | V <sub>VCC</sub> rising | 4.8 | 4.93 | 5.2 | V | | V <sub>VCC-UVH</sub> | VCC undervoltage hysteresis | V <sub>VCC</sub> falling | | 0.26 | | V | | | | Enable and Input UVLO | | | | | | V <sub>SDN</sub> | Shutdown to stand-by threshold | V <sub>EN/UVLO</sub> rising | | 0.42 | | V | | V <sub>SDN-HYS</sub> | Shutdown threshold hysteresis | EN/UVLO falling | | 50 | | mV | | V <sub>EN</sub> | Standby to operating threshold | V <sub>EN/UVLO</sub> rising | 1.16 | 1.2 | 1.25 | V | | I <sub>EN-HYS</sub> | Standby to operating hysteresis current | V <sub>EN/UVLO</sub> = 1.5 V | 8 | 10 | 11 | μA | | | | Error Amplifier | | | | | | V <sub>REF</sub> | FB reference voltage | FB connected to COMP | 792 | 800 | 808 | mV | | I <sub>FB-BIAS</sub> | FB input bias current | V <sub>FB</sub> = 0.8 V; T <sub>J</sub> = 25 °C | -0.1 | | 0.1 | μΑ | | V <sub>COMP-OH</sub> | COMP output high voltage | V <sub>FB</sub> = 0 V, COMP sourcing 1 mA | | 3.3 | | V | | V <sub>COMP-OL</sub> | COMP output low voltage | COMP sinking 1 mA; T <sub>J</sub> = 25 °C | | | 0.3 | V | | AVOL (1) | DC gain | | | 94 | | dB | | GBW <sup>(1)</sup> | Unity gain bandwidth | | | 6.5 | | MHz | | | | Soft-Start and Voltage Tracking | | | | | | I <sub>SS</sub> | SS/TRK capacitor charging current | V <sub>SS/TRK</sub> = 0 V | 7.5 | 10 | 12 | μA | | R <sub>SS</sub> | SS/TRK discharge FET resistance | V <sub>EN/UVLO</sub> = 1 V, V <sub>SS/TRK</sub> = 0.1 V | | 12 | | Ω | | V <sub>SS-FB</sub> | SS/TRK to FB offset | T <sub>J</sub> = 25 °C | -15 | | 15 | mV | | V <sub>SS-CLAMP</sub> | SS/TRK clamp voltage | $V_{SS/TRK} - V_{FB}$ , $V_{FB} = 0.8 \text{ V}$ | | 115 | | mV | | | | Power Good | | | | | | PG <sub>UTH</sub> | FB upper threshold for PGOOD high to low | % of V <sub>REF</sub> , V <sub>FB</sub> rising | 106 | 108 | 110 | % | | | <u> </u> | 1 | | | _ | | DS13841 - Rev 1 page 8/41 | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |--------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------|------|-----------------------|------|-------| | PG <sub>LTH</sub> | FB lower threshold for PGOOD high to low | % of V <sub>REF</sub> , V <sub>FB</sub> falling | 90 | 92 | 94 | % | | PG <sub>HYS_U</sub> | PGOOD upper threshold hysteresis | % of V <sub>REF</sub> | | 3 | | % | | PG <sub>HYS_L</sub> | PGOOD lower threshold hysteresis | % of V <sub>REF</sub> | | 2 | | % | | T <sub>PG-RISE</sub> (1) | PGOOD rising filter | FB to PGOOD rising edge | | 10/F <sub>SW</sub> | | μs | | T <sub>PG-FALL</sub> (1) | PGOOD falling filter | FB to PGOOD falling edge | | 10/F <sub>SW</sub> | | μs | | V <sub>PG-OL</sub> | PGOOD low state output voltage | V <sub>FB</sub> = 0.9 V, I <sub>PGOOD</sub> = 2 mA | | | 150 | mV | | I <sub>PG-OH</sub> | PGOOD high state leakage current | V <sub>FB</sub> = 0.8 V, V <sub>PGOOD</sub> = 13 V; T <sub>J</sub> = 25 °C | | | 100 | nA | | | | Oscillator | | | | | | | | R <sub>RT</sub> = 100 kΩ | | 115 | | | | $F_{SW}$ | Oscillator frequency | R <sub>RT</sub> = 25 kΩ | 380 | 400 | 420 | kHz | | | | R <sub>RT</sub> = 11 kΩ | | 800 | | | | | | Synchronization input / output | | | | | | F <sub>SYNC</sub> | SYNCIN external clock frequency<br>(> 100 kHz < 1 MHz) | % of nominal frequency set by R <sub>RT</sub> | -20 | | +50 | % | | V <sub>SYNC-IH</sub> | Minimum SYNCIN input logic high | | 2 | | | V | | V <sub>SYNC-IL</sub> | Maximum SYNCIN input logic low | | | | 0.8 | V | | R <sub>SYNCIN</sub> | SYNCIN input resistance | V <sub>SYNCIN</sub> = 3 V | | 20 | | kΩ | | T <sub>SYNCI-PW</sub> | SYNCIN input minimum pulse-width | Minimum high state or low state duration; T <sub>J</sub> = 25 °C | 50 | | | ns | | V <sub>SYNCO-OH</sub> | SYNCOUT high state output voltage | I <sub>SYNCOUT</sub> = -1 mA (sourcing) | 3 | | | V | | V <sub>SYNCO-OL</sub> | SYNCOUT low state output voltage | I <sub>SYNCOUT</sub> = 1 mA (sinking) | | | 0.4 | V | | T <sub>SYNCOUT</sub> | Delay from HO rising to SYNCOUT leading edge | $V_{SYNCIN} = 0 \text{ V}, T_S = 1/F_{SW}, F_{SW} \text{ set by } R_{RT}$ | | T <sub>S</sub> /2-140 | | ns | | T <sub>SYNCIN</sub> | Delay from SYNCIN leading edge to HO rising | 50% to 50%, $R_T$ = 11 kΩ, $V_{IN}$ = 75 V | | 190 | | ns | | | | Bootstrap and BST UVLO | | | | | | I <sub>Q-BST</sub> | BST to SW quiescent current, not switching | V <sub>SS/TRK</sub> = 0 V, V <sub>SW</sub> = 48 V, V <sub>BST</sub> = 54 V | | 300 | 500 | μΑ | | V <sub>BST-UV</sub> | BST to SW undervoltage detection | V <sub>BST</sub> – V <sub>SW</sub> falling | | 3.4 | | V | | V <sub>BST-HYS</sub> | BST to SW undervoltage hysteresis | V <sub>BST</sub> – V <sub>SW</sub> rising | | 0.42 | | V | | | | PWM Control | | | | | | T <sub>ON(MIN)</sub> | Minimum controllable on-time | V <sub>BST</sub> – V <sub>SW</sub> = 7 V, HO 50% to 50% | | 40 | 60 | ns | | T <sub>OFF(MIN)</sub> | Minimum off-time | V <sub>BST</sub> – V <sub>SW</sub> = 7 V, HO 50% to 50% | | 180 | 250 | ns | | $DC_{MAX}$ | Maximum duty cycle | F <sub>SW</sub> = 100 kHz, 6 V ≤ V <sub>VIN</sub> ≤ 60 V | 98 | 99 | | % | | - IVIAA | | F <sub>SW</sub> = 400 kHz, 6 V ≤ V <sub>VIN</sub> ≤ 60 V | 90 | 94 | | % | | V <sub>RAMP(min)</sub> | Ramp valley voltage (COMP at 0% duty cycle) | | | 300 | | mV | | k <sub>FF</sub> | PWM feedforward gain (V <sub>IN</sub> / V <sub>RAMP</sub> ) | 6 V ≤ V <sub>VIN</sub> ≤ 75 V | | 30 | | V/V | | | | PWM Control | | | | | | I <sub>RS</sub> | ILIM source current, R <sub>SENSE</sub> | 25 °C | 90 | 100 | 110 | μA | | | | -40 °C to 125 °C | 80 | 100 | 110 | F., . | DS13841 - Rev 1 page 9/41 | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-----------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------|------|--------------------------------|------|--------| | I <sub>RDSON</sub> | I <sub>LIM</sub> source current, R <sub>DS(on)</sub> mode | SW voltage detected at I <sub>LIM</sub> , T <sub>J</sub> = 25 °C | 180 | 200 | 220 | μA | | . (1) | I <sub>LIM</sub> current temperature | R <sub>DS-ON</sub> mode | | 4500 | | ppm/° | | I <sub>RSTC</sub> (1) | compensation | R <sub>SENSE</sub> mode | | 0 | | С | | V <sub>ILIM-TH</sub> | ILIM comparator threshold at ILIM | | -9 | -2 | 4.5 | mV | | | | Short-circuit protection (SCP) | | | | | | V | Clamp offset voltage – no current | CLAMP to COMP steady-state offset voltage; | | 0.2 + | | V | | V <sub>CLAMP-OS</sub> | limiting | -40 ≤ T <sub>J</sub> ≤ +125 °C | | V <sub>VIN</sub> /150 | | V | | V <sub>CLAMP-MIN</sub> | Minimum clamp voltage | CLAMP voltage with continuous current limiting; $-40 \le T_J \le +125$ °C | | 0.3 +<br>V <sub>VIN</sub> /300 | | V | | | | Short-circuit protection (SCP) | | | | | | C <sub>HICC-DEL</sub> | Hiccup mode activation delay | Clock cycles with current limiting before hiccup off-time activated | | 128 | | cycles | | C <sub>HICCUP</sub> | Hiccup mode off-time after activation | Clock cycles with no switching followed by SS/TRK release | | 8192 | | cycles | | | | Diode Emulation | | | | | | V <sub>ZCD-SS</sub> | Zero-cross detect (ZCD) soft-start | ZCD threshold measured at SW pin | | 0 | | mV | | VZCD-SS | ramp | 50 clock cycles after first HO pulse | | | | IIIV | | V <sub>ZCD-DIS</sub> | Zero-cross detect disable threshold | ZCD threshold measured at SW pin | | 200 | | mV | | - 200-013 | (CCM) | 1000 clock cycles after first HO pulse | | | | | | V <sub>DEM-TH</sub> | Diode emulation zero-cross threshold | Measured at SW with V <sub>SW</sub> rising | -7 | -2 | 4 | mV | | | | Gate Drivers | | | | | | R <sub>HO-UP</sub> | HO high-state resistance, HO to BST | $V_{BST} - V_{SW} = 7 \text{ V}, I_{HO} = -100 \text{ mA}$ | | 1.5 | | Ω | | R <sub>HO-DOWN</sub> | R <sub>HO-DOWN</sub> HO low-state resistance,<br>HO to SW | $V_{BST} - V_{SW} = 7 \text{ V}, I_{HO} = 100 \text{ mA}$ | | 0.9 | | Ω | | R <sub>LO-UP</sub> | LO high-state resistance, LO to VCC | $V_{BST} - V_{SW} = 7 \text{ V, } I_{LO} = -100 \text{ mA}$ | | 1.5 | | Ω | | R <sub>LO-DOWN</sub> | LO low-state resistance, LO to PGND | V <sub>BST</sub> – V <sub>SW</sub> = 7 V, I <sub>LO</sub> = 100 mA | | 0.9 | | Ω | | I <sub>HOH</sub> , I <sub>LOH</sub> | HO, LO source current | V <sub>BST</sub> – V <sub>SW</sub> = 7 V, HO = SW, LO = AGND | | 2.3 | | Α | | I <sub>HOL</sub> , I <sub>LOL</sub> | HO, LO sink current | V <sub>BST</sub> – V <sub>SW</sub> = 7 V, HO = BST, LO = VCC | | 3.5 | | Α | | T <sub>HO-TR</sub> , T <sub>LO-TR</sub> | HO, LO rise times | V <sub>BST</sub> – V <sub>SW</sub> = 7 V, C <sub>LOAD</sub> = 1 nF, 20% to 80% | | 7 | | ns | | T <sub>HO-TF</sub> | HO, LO fall times | V <sub>BST</sub> – V <sub>SW</sub> = 7 V, C <sub>LOAD</sub> = 1 nF, 80% to 20% | | 4 | | ns | | T <sub>HO-DT</sub> (1) | HO turn-on deadtime | $V_{BST} - V_{SW} = 7 \text{ V, LO off to HO on, } 50\% \text{ to } 50\%$ | | 14 | | ns | | T <sub>LO-DT</sub> (1) | LO turn-on deadtime | V <sub>BST</sub> – V <sub>SW</sub> = 7 V, HO off to LO on, 50% to 50% | | 14 | | ns | | | I | Thermal protection | | | | I | | T <sub>SD</sub> | Thermal shutdown threshold | T <sub>J</sub> rising | | 175 | | °C | | T <sub>SD-HYS</sub> | Thermal shutdown hysteresis | | | 20 | | °C | <sup>1.</sup> Specified by design – not tested in production. Note: All minimum and maximum limits are specified by correlating the electrical characteristics to process and temperature variations and applying statistical process control. DS13841 - Rev 1 page 10/41 ## 6 Functional description The L3751 device is a native buck controller based on constant frequency voltage mode architecture. The output voltage VOUT, sensed by the feedback pin (FB), is compared to an internal reference (0.8 V) providing an error signal on the COMP pin. The comparison between the COMP voltage level and the internal programmable frequency sawtooth ramp, controls the activation time of the external power switches. The main internal blocks are shown in the block diagram in Figure 1 and can be summarized as follows: - The voltage regulator to supply the internal circuitry and provide a fixed internal reference. This block also implements a voltage monitor circuitry (UVLO) that checks the input and internal voltages - The embedded external N-channel MOSFET drivers and the bootstrap capacitor circuitry to supply the high-side driver - The embedded circuitry that generates the sawtooth ramp to modulate the duty cycle based on the internal programmable oscillator or the input synchronization signal. The input voltage feedforward is implemented for improved line transient response - The voltage mode error amplifier - The PWM comparators and the relative analog and digital circuitry necessary to drive the internal MOSFET drivers - · The soft-start circuitry to limit inrush current during the start-up phase and the reference clamper - The adjustable senseless or precise valley current limit sensing block and hiccup circuitry to handle overload and short-circuit conditions - The thermal shutdown circuitry to prevent thermal runaway - The output voltage monitor circuitry which releases the PGOOD signal if the sensed output voltage is above 87% of the target value. #### 6.1 Precision enable The EN/UVLO pin multiplexes the inherent functions as described below: - VEN / UVLO < 0.4 typ.: the device is in shutdown mode - 0.4 V typ. < VEN / UVLO < 1.2 V typ.: device in standby having the VCC regulator active but the device operation inhibited and SS / TRK pin in low impedance - VEN / UVLO > 1.2 V typ.: SS / TRK pin released and the device starts operating. An internal 10 μA current flows to the external resistor divider to design the enable to UVLO hysteresis. The central tap of a resistor divider connected to the EN/UVLO pin from VIN designs the enable and undervoltage lockout thresholds referred to the input voltage as shown in the figure below. Figure 4. EN / UVLO resistor divider The value of the resistors composing the divider can be calculated as follows: DS13841 - Rev 1 page 11/41 $$R_{UP} = \frac{VIN_{ON} - VIN_{OFF}}{10\mu A} \qquad \qquad R_{DWN} = R_{UP} \cdot \frac{1.2}{VIN_{ON} - 1.2} \tag{1}$$ Where VINON and VINOFF represent the desired turn-on and turn-off thresholds. ### 6.2 Oscillator and synchronization The programmable internal oscillator frequency depends on the external resistor connected between the RRT pin and ground according to the following formula: $$R_{RT}[K\Omega] = \frac{10500}{f_{SW}[KH]} + 0.004 \times (400 - FSW[KHz])$$ (2) Figure 5. R<sub>RT</sub> resistor value for f<sub>SW</sub> programming The switching frequency can be alternatively adjusted, synchronizing the device to the external clock signal fed to the SYNCIN pin that satisfies the following requirements: - Clock frequency range: 100 kHz to 1 MHz - Clock frequency: -20% to +50% of the oscillator frequency programmed by R<sub>RT</sub> - Clock maximum amplitude: 13 V - Clock minimum pulse: 50 nsec The device works in phase with the synchronization signal. The L3751 features the internal sawtooth ramp feedforward for constant PWM gain over input voltage and programmable switching frequency range: $$G_{PWM} = \frac{V_{OUT}}{V_{COMP}} = \frac{V_{IN}}{\Delta V_{RAMP}} = \frac{V_{IN}}{K \cdot V_{IN}} = \frac{1}{K}$$ (3) Where K = 30. DS13841 - Rev 1 page 12/41 Figure 6. Internal sawtooth ramp feedforward - voltage feed forward Figure 7. Internal sawtooth ramp feedforward - Fsw adjusted by external resistor The device generates a synchronization signal available at the SYNCOUT pin that has 180° phase shift referred to the rising edge of the internal oscillator. Synchronized operation is easily accomplished connecting the SYNCOUT of the master to the SINCIN of the slave device to reduce the RMS current of the input filter and increase the EMI performance. #### 6.3 Soft-start The soft-start (SS) feature minimizes the inrush current surge, decreases the stress of the power components during the power-up phase and makes the output voltage increase monotonically. The device is inhibited as long as the EN/UVLO pin voltage is lower than the 0.4 V typ. As soon as the EN/UVLO pin voltage exceeds the 1.2 V typ. rising threshold the soft-start phase takes place; an internal 10 $\mu$ A typ. current source charges the external soft-start capacitor to ramp the SS/TRK pin voltage, clamping the internal error amplifier reference voltage. When the SS/TRK voltage exceeds the 0.8 V threshold the internal EA reference drives the non-inverting input so the SS is ended. DS13841 - Rev 1 page 13/41 Figure 8. Soft-start block diagram Figure 9. Soft-start phase In the same way the device is able to track an external voltage source driving the SS/TRK pin in excess of the internal 10 $\mu$ A typ current capability, like a simple voltage divider, to implement radiometric startup for multiple power rails suitable for digital ICs. DS13841 - Rev 1 page 14/41 Figure 10. Schematic to implement input voltage tracking Figure 11. Input voltage tracking After startup, the SS/TRK voltage is dynamically clamped 115 mV above the FB pin voltage in order to implement a partial soft-start, depending on the actual FB voltage, to recover from an abrupt load removal in overcurrent event. DS13841 - Rev 1 page 15/41 Figure 12. SS/TRK clampler operation ### 6.4 Error amplifier The error amplifier (EA) provides the error signal to be compared with the sawtooth to perform the pulse width modulation. Its non-inverting input is internally connected to a 0.8 V voltage reference, while its inverting input (FB) and output (COMP) are externally available for feedback and frequency compensation. In this device, the error amplifier is a voltage mode operational amplifier so with high DC gain and low output impedance. The uncompensated error amplifier characteristics are the following: | Characteristic | Value | |-----------------------------------------------|--------------| | Non-inverting input voltage reference voltage | 800 mV | | Low frequency gain (A0) | 95 dB | | GBWP | 6.5 MHz | | Output voltage swing | 0.3 to 3.3 V | | Source / sink current capability | 20 / 45 mA | Table 8. Error amplifier characteristic In continuous conduction working mode (CCM), the transfer function of the power section has two poles due to the LC filter and one zero due to the ESR of the output capacitor. Different topologies of compensation networks can be used depending on the ESR value of the output capacitor. If the zero introduced by the output capacitor helps to compensate the double pole of the LC filter, a type II compensation network can be used. Otherwise, a type III compensation network must be used (see Section xx Compensation network for details on the compensation network design). Anyway, the methodology to compensate the loop is to introduce zeros to obtain a safe phase margin. ### 6.5 Embedded gate driver supply The embedded gate driver power supply is the 7.5 V typ. LDO regulator output available on the VCC pin for the external compensation. Connect an mlcc capacitor value between 470 nF and 2.2 µF for proper operation. The typical regulator dropout voltage is 250 mV @ $V_{IN}$ = 6 V, $I_{VCC}$ = 20 mA so the VCC voltage may drop at input voltage lower than 7.75 V. Be aware that the VCC drop at low input voltage may increase "not logic level MOSFET" $R_{DSON}$ , affecting nominal programmed OCP threshold and increasing switching / conduction losses. For operation compatible with low input voltage, select "logic level MOSFET" with guaranteed maximum $V_{TH}$ = 4.5 V. DS13841 - Rev 1 page 16/41 The VCC regulator provides the gate current for direct low-side and floating high-side driving, through the bootstrap capacitor charge refresh. Make sure to select external MOSFETs in order that the total driving current consumption is smaller than VCC regulator minimum output current capability at the programmed switching frequency: $$I_{DRV} = (Q_{GHS} + Q_{GLS}) \cdot fsw \le I_{VCCMIN} = 40mA \tag{4}$$ #### 6.6 Light load operation The device always implements diode emulation, so-called "DEM", during soft-start to support pre-charged output capacitor at device startup. The state of the SYNCIN pin at power-up determines the light load operation: low logic level selects DEM, high logic level or detected synchronization clock signal enables the forced PWM mode, so-called "FPWM". In detail, the DEM to FPWM transition is implemented smoothly ramping the zero current detecting threshold (ZCD) from 0 V to 200 mV in 1000 clock cycles starting from the first PWM pulse from the loop. Figure 13. DEM vs. FPWM management in light load condition The DEM mode operates in DCM and pulse skipping at light load, maximizing the efficiency in these application conditions minimizing the conversion losses with controlled output voltage ripple. The forced PWM (FPWM) over the load range makes the switching frequency constant and minimizes the output voltage ripple, suggested for low noise application like sensors or analog circuitry supply. DS13841 - Rev 1 page 17/41 Figure 14. DEM to FPWM smooth transition in 1000 clks at powerup Figure 16. Efficiency typ. @ 240 KHz, V<sub>OUT</sub> = 12 V DS13841 - Rev 1 page 18/41 Figure 17. Efficiency typ. @ 240 KHz DEM vs. FPWM DS13841 - Rev 1 page 19/41 Figure 19. FPWM output voltage ripple at zero load ### 6.7 Overcurrent protection The current protection circuitry features a constant current protection to handle an exceptional dynamic load request that can persist continuously for maximum 128 clock cycles. Within this time window, the device limits the DC output current accordingly with valley current threshold programmed value with $R_{\rm ILIM}$ resistor, as shown in the figure below. Figure 20. R<sub>ILIM</sub> resistor connection to define lossless and precise OCP setting In case the overcurrent event is detected longer, the hiccup protection is triggered to limit the stress of the external power components in case of continuous short-circuit event: the switching activity is prevented for 8192 clock cycles and the SS capacitor is discharged for a new soft-start cycle. DS13841 - Rev 1 page 20/41 Figure 21. Constant current in persistent short-circuit The L3751 implements an improved pulse-by-pulse valley current sensing thanks to dedicated control logic for an effective current protection over the duty cycle range. The device supports programmable valley current monitoring across an optional sensing resistor for the best reading accuracy or across the on-state $R_{SDON}$ of the low-side MOSFET to minimize the conduction losses, as shown in Figure 17. The valley current threshold is easily programmed with series $R_{ILIM}$ resistor connected from $I_{LIM}$ pin to the selected sensing element (see Figure 17). As soon as the LO gate signal is driven high an internal generator source a constant current out of the $I_{LIM}$ pin so the pin voltage is: $$V_{ILIM}(t) = (R_{ILIM} + R_x) \cdot I_{ILIM} - R_x \cdot I_{VY}(t) \approx R_{ILIM} \cdot I_{ILIM} - R_x \cdot I_{VY}(t)$$ (5) where $R_X$ can be the low-side $R_{DSON}$ or the shunt resistor. An internal comparator monitors the pin voltage and keeps the low LO signal high until it drops to $V_{ILIM\ TH}$ threshold (- 2 mV typ.) $$I_{ILIM} = \begin{cases} 200\mu A \ at \ T_J = 27^{\circ}\text{C in case of RDSON lossles sensing} \\ 100\mu A \ at \ T_J = 27^{\circ}\text{C in case of precise sensing on shunt resistor} \end{cases} \tag{6}$$ DS13841 - Rev 1 page 21/41 Both levels compensated with the 4500 ppm/°C thermal coefficient. As a consequence, assuming $V_{ILIM} \approx 0$ , the $R_{ILIM}$ value can be calculated as: $$R_{ILIM} \approx \frac{R_X \cdot I_{VY\_MAX}}{I_{ILIM}} = \frac{R_X}{I_{ILIM}} \cdot \left( I_{O\_MAX} - \frac{\Delta I_L}{2} \right) \tag{7}$$ where the sensed inductor current $I_{VY\_MAX}$ can be expressed in terms of $I_{O\_MAX\ DC}$ output current and the inductor current ripple $\Delta I_L$ for simplicity. DS13841 - Rev 1 page 22/41 ## 7 Closing the loop #### 7.1 Total transfer function The compensation network assures stability and good dynamic performance over the application conditions. The loop of the L3751 is based on the voltage mode control. The embedded wide bandwidth operational amplifier can be considered ideal in the calculation of the compensator since its frequency response is much larger than designed system bandwidth. Figure 23. Voltage mode control loop The transfer function of the PWM modulator, from the error amplifier output (COMP pin) to the LX pin results in an almost constant gain, due to the voltage feedforward which generates a sawtooth with amplitude VS directly proportional to the input voltage. $$G_{PWM0} = \frac{V_{IN}}{V_S} = \frac{1}{K_{FF}} = 15 \tag{8}$$ The transfer function of the power section (i.e. the L-C filters and the output load) is: $$G_{LC}\left(s\right) = \frac{R_O \parallel \left(R_O + \frac{1}{s} \cdot C_O\right)}{R_O \parallel \left(R_O + \frac{1}{s} \cdot C_O\right) + s \cdot C_O + R_{DC}}$$ $$\tag{9}$$ given L, R<sub>DC</sub>, C<sub>0</sub>, R<sub>ES</sub> and R<sub>0</sub> as defined in Figure 10. For convenience, the G<sub>IC</sub> can be written as: $$G_{LC}\left(s\right) = G_{LC0} \cdot \frac{1 + \frac{s}{2\pi \cdot f_{ZESR}}}{1 + \frac{s}{2\pi \cdot Q \cdot f_{LC}} + \left(\frac{s}{2\pi \cdot f_{LC}}\right)^2} \text{ where } G_{LC0} = \frac{R_O}{R_O + R_{DC}} \approx 1$$ $$(10)$$ $$f_{ZESR} = \frac{1}{2\pi \cdot C_O \cdot R_{ES}} \qquad f_{LC} = \frac{1}{2\pi \cdot \sqrt{L \cdot C_O} \cdot \sqrt{\frac{R_O + R_{ES}}{R_O + R_{DC}}}} \approx \frac{1}{2\pi \cdot \sqrt{L \cdot C_O}}$$ (11) $$Q = \frac{\sqrt{L \cdot C_O} \cdot \sqrt{R_O + R_{DC}} \sqrt{R_O + R_{ES}}}{L + C_O \cdot (R_O \cdot R_{DC} + R_O \cdot R_{ES} + R_{ES} \cdot R_{DC})} \approx \frac{\sqrt{L \cdot C_O} \cdot R_O}{L} = \sqrt{\frac{C_O}{L}} \cdot R_O$$ (12) assuming the inductor and output capacitor parasitic resistance, $R_{DC}$ and $R_{ES}$ , negligible compared to $R_{O}$ . The total closed loop gain is: DS13841 - Rev 1 page 23/41 $$G_{LOOP}(s) = G_{PWM0} \cdot G_{LC}(s) \cdot G_{COMP}(s) \tag{13}$$ The implemented compensation networks represented with $G_{COMP}(s)$ terms depend on the characteristics of the selected output capacitor, as explained in the following chapters. #### 7.2 Type II compensation network If the equivalent series resistance (RES) of the output capacitor introduces a zero with a frequency inside the desired bandwidth (that is: $2\pi * R_{ES} * CO > 1$ / BW), this zero helps stabilize the loop. Electrolytic capacitors show non-negligible ESR (> 30 m $\Omega$ typically), so with this kind of output capacitor the type II network combined with the zero of the ESR allows the loop to be stabilized. Figure 24. Type II compensation network The type II compensation network transfer function, from V<sub>OUT</sub> to COMP, is computed in the equation below: $$G_{COMP_{II}}(s) = -\frac{Z_F(s)}{R_U} = -1 \cdot \frac{1 + \frac{s}{2\pi \cdot f_{Z1}}}{\frac{s}{2\pi \cdot f_{P0}} \cdot \left(1 + \frac{s}{2\pi \cdot f_{P1HF}}\right)}$$ (14) $$f_{Z1} = \frac{1}{2\pi \cdot R_F \cdot C_F} f_{P0} = \frac{1}{2\pi \cdot (C_F + C_P) \cdot R_{II}} f_{P1HF} = \frac{1}{2\pi \cdot R_F \cdot C_F \parallel C_P}$$ (15) The following suggestions can be followed for a quite common compensation strategy, assuming that $C_P << C_F$ . $G_{LOOP}(s)$ in case of type II compensation network and electrolytic output capacitors can be written as follows at the at $s = 2\pi * f_{BW}$ to derive the $R_F / R_U$ ratio as fixed: $$G_{LOOPII}(s = 2\pi \cdot f_{BW}) \cong \frac{1}{K_{FF}} \cdot \frac{f_{LC}^2}{f_{ZESR}} \cdot \frac{R_F}{R_U} \cdot \frac{1}{f_{BW}} = 1$$ (16) After choosing the regulator bandwidth (typically $f_{BW}$ < 0.2 \* $f_{SW}$ ) and a value for $R_U$ , usually between 1 k $\Omega$ and 50 k $\Omega$ in order to achieve CF and CP not comparable with parasitic capacitance of the board, the $R_F$ required value is calculated as follows from the previous equation: $$R_F = \frac{K_{FF} \cdot f_{ZESR} \cdot f_{BW}}{f_{LC}^2} \cdot R_U \tag{17}$$ Select $C_F$ in order to place $f_{Z1}$ below $f_{LC}$ (typically 0.1 \* $F_{LC}$ ) and $C_P$ to place $f_{P1HF}$ at 0.5 \* $f_{SW}$ $$C_F = \frac{1}{2\pi \cdot R_F \cdot 0.1 \cdot f_{LC}} \qquad C_P = \frac{1}{2\pi \cdot R_F \cdot 0.5 \cdot f_{SW}}$$ $$\tag{18}$$ DS13841 - Rev 1 page 24/41 The resultant control loop and other transfer function gains are shown in the figure below. Type II compensation – Bode plot. Figure 25. Type II compensation - Bode plot ### 7.3 Type III compensation network If fzESR is higher than the target loop bandwidth, as usually happens if the output filter is based on MLCC ceramic capacitors, a type III compensation network must be designed. Figure 26. Type III compensation network The type III compensation network transfer function, from V<sub>OUT</sub> to COMP, is computed in the equation below: DS13841 - Rev 1 page 25/41 $$G_{COMP_{III}}(s) = -\frac{Z_F(s)}{R_U \parallel Z_F(s)} = -1 \cdot \frac{\left(1 + \frac{s}{2\pi \cdot f_{Z1}}\right) \cdot \left(1 + \frac{s}{2\pi \cdot f_{Z2}}\right)}{\frac{s}{2\pi \cdot f_{P0}} \cdot \left(1 + \frac{s}{2\pi \cdot f_{P1HF}}\right) \cdot \left(1 + \frac{s}{2\pi \cdot f_{P2HF}}\right)}$$ (19) In addition to the singularities of $G_{COMPII}(s)$ , shown in the previous section, one more zero and HF pole are present: $$f_{Z2} = \frac{1}{2\pi \cdot (R_U + R_S) \cdot C_S} \qquad f_{P2HF} = \frac{1}{2\pi \cdot R_S \cdot C_S}$$ (20) The following suggestions can be followed for a quite common compensation strategy, assuming that $C_P << C_F$ and $R_S << R_U$ . $G_{LOOP}(s)$ in case of type III compensation network and electrolytic output capacitors can be written as follows at the at $s = 2\pi * f_{BW}$ to derive the $R_F / R_U$ ratio as fixed: $$G_{LOOPIII}(s = 2\pi \cdot f_{BW}) \cong \frac{1}{K_{FF}} \cdot \frac{f_{LC}}{f_{BW}} \cdot \frac{R_F}{R_U} = 1$$ (21) After choosing the regulator bandwidth (typically $f_{BW}$ < 0.2 \* $f_{SW}$ ) and a value for $R_U$ , usually between 1 k $\Omega$ and 50 k $\Omega$ in order to achieve $C_F$ and $C_P$ not comparable with parasitic capacitance of the board, the RF required value is calculated as follows from the previous equation: $$R_F = \frac{K_{FF} \cdot f_{BW}}{f_{LC}} \cdot R_U \tag{22}$$ Select $C_F$ in order to place $f_{Z1}$ below $f_{LC}$ (typically 0.1 \* $F_{LC}$ ) and $C_P$ to place $f_{P1HF}$ at 0.5 \* $F_{SW}$ . $$C_F = \frac{1}{2\pi \cdot R_F \cdot 0.1 \cdot f_{LC}} \qquad C_P = \frac{1}{2\pi \cdot R_F \cdot 0.5 \cdot f_{SW}}$$ (23) Select $C_S$ in order to place $f_{Z2}$ at $f_{LC}$ and $R_S$ to place $F_{P2HF}$ at 0.5 \* $f_{SW}$ . $$C_S = \frac{1}{2\pi \cdot R_U \cdot f_{LC}} \qquad R_S = \frac{1}{2\pi \cdot C_S \cdot 0.5 \cdot f_{SW}}$$ (24) The resultant control loop and other transfer function gains are shown in Figure 22. Type III compensation - Bode Plot Figure 27. Type III compensation - Bode plot DS13841 - Rev 1 page 26/41 ## 8 Application notes #### 8.1 Output voltage divider The error amplifier reference voltage is 0.85 V typical. Referring to Figure 23 for Type II compensator and Figure 25 for type III, the output voltage is adjusted as follows: $$V_{OUT} = 0.8 \cdot \left(1 + \frac{R_U}{R_D}\right) \tag{25}$$ Figure 28. L3751 application schematic ## 8.2 Synchronization (forced PWM) Beating frequency noise is an issue when multiple switching regulators populate the same application board. The L3751 synchronization circuitry features the same switching frequency for a set of regulators simply connecting the SYNCOUT of the master to the SYNCIN pin of the slaves together, so preventing beating noise. The master device provides the synchronization signal to the others. For proper synchronization of multiple regulators, all of them have to be configured with the same switching frequency (see Section 5.2), so the same resistor value connected at the RT pin. Alternatively, the SINCIN can be driven by an external clock signal in accordance with electrical parameters defined in Table 7. The external clock frequency range at SYNCIN pin is -20% to +50% of the programmed oscillator frequency with the RT resistor. DS13841 - Rev 1 page 27/41 In order to minimize the RMS current flowing through the input filter and improve overall EMC performance, the L3751 device provides a phase shift of 180° between the master and the slaves. If more than two devices are synchronized, the phase shift is fixed and all slaves have a common 180° phase shift with respect to the master. Considering two L3751 operating synchronized which regulate the same output voltage (i.e.: operating with the same duty cycle), the input filter RMS current is minimized and is calculated as: $$I_{RMS} = \begin{cases} \frac{I_{OUT}}{2} \cdot \sqrt{2D \cdot (1 - 2D)} & if \ D < 0.5 \\ \frac{I_{OUT}}{2} \cdot \sqrt{(2D - 1) \cdot (2 - 2D)} & if \ D > 0.5 \end{cases}$$ $$(26)$$ The graphical representation of the input RMS current of the input filter in the case of two devices with 0° phase shift (synchronized to an external signal) or 180° phase shift (synchronized connecting their SYNCH pins) regulating the same output voltage. ### 8.3 PCB board layout The PCB board design is a crucial factor for the final application EMC and for the proper device operation in buck converter topology, which is critical for inherent high dv/dt pulsed current paths. The scenario gets even more complex for a controller with external MOSFETs because of additional gate-driving paths that are often internally optimized in a monolithic device. Figure 29. Pulsed current paths in buck topology Figure 29 shows the current paths in buck topology: at TON inception, when the HS ("high-side switch") is closed, an impulsive current, green-dotted trace, flows from VIN to the LS ("low-side switch") diode to recover the majority gate charge in spatial zone; that is the Qrr for the diode reverse recovery operation from forward biasing. This pulsed current level can be much higher than load current: the gate charge amount depends on the diode p-n junction and the peak current is limited only by parasitic. When the diode is reverse bias, the LX node rises and the HS current becomes the inductor current, so the output current ripple included, which is the green trace. Contrary to the HS turn-off, the inductor current starts to flow through the LS body-diode during the deadtime and then through the LS, when enabled by the anti-cross conduction circuitry. At the same time, the blue-dotted trace current, flowing from VCC to the LX node grounded, restores the HS gate charge spent during TON on the bootstrap capacitor and compensates for the HS driver current consumption. The quoted switched currents may generate voltage spikes caused by inductive parasitic components related to the PCB board traces and package bonding wires of the external power components. DS13841 - Rev 1 page 28/41 In addition to that described above, which applies to a monolithic device with power elements embedded, a controller with external MOSFETs like the L3751 has additional gate-driving loops for the external MOSFETs, as shown in Figure 30. Figure 30. High frequency gate-driving loops The orange and blue traces represent the turning-on paths for HS and LS respectively, whilst purple and dark red traces the external MOSFETs turning-off paths. All these loops operate at the switching frequency, high dv/dt with current capability limited by the internal MOSFETs of the drivers (few ohms). DS13841 - Rev 1 page 29/41 LAYER 1 - TOP 2 2 VOUE 2 LAYER 2 LIND LX LO GND 3 F Figure 31. Board layout example Consequently, as anticipated at the beginning of the section, the external power component placing (Cin, Cboot, Cvcc, diode and both power elements) and wire connection to minimize inductive parasitic components is critical for the device operation and EMC reduction. Figure 31 shows an example of optimized board layout in terms of component placing and wire trace design that keep the mentioned critical loops on the layer 1, preventing PCB via insertion in critical high frequency loops. DS13841 - Rev 1 page 30/41 ## 9 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. DS13841 - Rev 1 page 31/41 ## 9.1 QFN20 (3.5 x 4.5 mm) package information Figure 32. QFN20 (3.5 x 4.5 mm) package outline SIDE VIEW DS13841 - Rev 1 page 32/41 Table 9. QFN20 (3.5 x 4.5 mm) mechanical data | Dim. | | mm | | | | |------|----------|------------|------|--|--| | Dim. | Min. | Тур. | Max. | | | | А | 0.80 | 0.90 | 1.00 | | | | A1 | 0.00 | 0.02 | 0.05 | | | | A3 | | 0.203 Ref. | | | | | b | 0.20 | 0.25 | 0.30 | | | | D | | 3.50 BSC | | | | | E | | 4.50 BSC | | | | | e1 | | 0.50 BSC | | | | | e2 | 1.50 BSC | | | | | | D2 | 1.60 | 1.70 | 1.80 | | | | E2 | 2.60 | 2.70 | 2.80 | | | | K | 0.20 | - | - | | | | L | 0.30 | 0.40 | 0.50 | | | | N | | 20 | | | | | ND | | 2 | | | | | NE | | 8 | | | | | aaa | | 0.05 | | | | | bbb | 0.10 | | | | | | ccc | 0.10 | | | | | | ddd | 0.05 | | | | | | eee | | 0.08 | | | | DS13841 - Rev 1 page 33/41 Figure 33. QFN20 (3.5 x 4.5 mm) recommended footprint DS13841 - Rev 1 page 34/41 ## 9.2 QFN20 (3.5 x 4.5 mm) packing information P2 E1 T 0.<u>30,±0.</u>03 Do 2.00 ±0.05(I) 4.00 ±0.10(II) 1.75 ±0.10 D1 ≥ Во Ko P1 Αo **SECTION Y-Y** Measured from centreline of sprocket hole (I) +/- 0.10 3.80 Ao to centreline of pocket. Cumulative tolerance of 10 sprocket (II) Во 4.80 +/- 0.10 holes is ± 0.20 . Ko 1.18 +/- 0.10 (III) Measured from centreline of sprocket hole to centreline of pocket. F 5.50 +/- 0.05 P1 8.00 +/- 0.10 Other material available. (V) Typical SR of Formed tape to be 1.0X10 Ω SR≤1.0X10 Ω. ALL DIMENSIONS IN MILLIMETRES UNLESS OTHERWISE STATED. W 12.00 +0.30/-0.10 Figure 34. QFN20 (3.5 x 4.5 mm) tape drawing Figure 35. QFN20 (3.5 x 4.5 mm) tape oriented DS13841 - Rev 1 page 35/41 Figure 36. QFN20 (3.5 x 4.5 mm) reel dimensions DS13841 - Rev 1 page 36/41 ## **Revision history** Table 10. Document revision history | Date | Revision | Changes | |-------------|----------|------------------| | 08-Apr-2022 | 1 | Initial release. | DS13841 - Rev 1 page 37/41 ## **Contents** | 1 | Diag | gram | 2 | |----|--------|------------------------------------------|----| | 2 | Pin | configuration | 3 | | 3 | Турі | ical application circuit | 5 | | 4 | Max | imum ratings | 7 | | 5 | | ctrical characteristics | | | 6 | | ctional description | | | | 6.1 | Precision enable | | | | 6.2 | Oscillator and synchronization | | | | 6.3 | Soft-start | 13 | | | 6.4 | Error amplifier | 16 | | | 6.5 | Embedded gate driver supply | 16 | | | 6.6 | Light load operation | 17 | | | 6.7 | Overcurrent protection | 20 | | 7 | Clos | sing the loop | 23 | | | 7.1 | Total transfer function | 23 | | | 7.2 | Type II compensation network | 24 | | | 7.3 | Type III compensation network | 25 | | 8 | App | lication notes | 27 | | | 8.1 | Output voltage divider | 27 | | | 8.2 | Synchronization (forced PWM) | 27 | | | 8.3 | PCB board layout | 28 | | 9 | Pac | kage information | 31 | | | 9.1 | QFN20 (3.5 x 4.5 mm) package information | 32 | | | 9.2 | QFN20 (3.5 x 4.5 mm) packing information | 35 | | Re | vision | history | 37 | ## **List of tables** | Table 1. | Pin description | . 3 | |-----------|----------------------------------------------|-----| | Table 2. | Schematic application components description | . 6 | | Table 3. | Absolute maximum ratings | . 7 | | Table 4. | Thermal data | . 7 | | Table 5. | ESD performance | . 7 | | Table 6. | Recommended operating conditions | . 7 | | Table 7. | Electrical characteristics | . 8 | | Table 8. | Error amplifier characteristic | 16 | | Table 9. | QFN20 (3.5 x 4.5 mm) mechanical data | 33 | | Table 10. | Document revision history | 37 | # **List of figures** | Figure 1. | Simplified block diagram | . 2 | |------------|----------------------------------------------------------------------------------|-----| | Figure 2. | QFN pin connection (top view) | . 3 | | Figure 3. | Typical application | . 5 | | Figure 4. | EN / UVLO resistor divider | 11 | | Figure 5. | R <sub>RT</sub> resistor value for f <sub>SW</sub> programming | 12 | | Figure 6. | Internal sawtooth ramp feedforward - voltage feed forward | 13 | | Figure 7. | Internal sawtooth ramp feedforward - Fsw adjusted by external resistor | 13 | | Figure 8. | Soft-start block diagram | 14 | | Figure 9. | Soft-start phase | 14 | | Figure 10. | Schematic to implement input voltage tracking | 15 | | Figure 11. | Input voltage tracking | 15 | | Figure 12. | SS/TRK clampler operation | 16 | | Figure 13. | DEM vs. FPWM management in light load condition | 17 | | Figure 14. | DEM to FPWM smooth transition in 1000 clks at powerup | 18 | | Figure 15. | Efficiency typ. @ 240 KHz, V <sub>OUT</sub> = 5 V | 18 | | Figure 16. | Efficiency typ. @ 240 KHz, V <sub>OUT</sub> = 12 V | 18 | | Figure 17. | Efficiency typ. @ 240 KHz DEM vs. FPWM | 19 | | Figure 18. | DEM output voltage ripple at zero load | 19 | | Figure 19. | FPWM output voltage ripple at zero load | 20 | | Figure 20. | R <sub>ILIM</sub> resistor connection to define lossless and precise OCP setting | 20 | | Figure 21. | Constant current in persistent short-circuit | 21 | | Figure 22. | Hiccup in persistent short-circuit | | | Figure 23. | Voltage mode control loop | 23 | | Figure 24. | Type II compensation network | 24 | | Figure 25. | Type II compensation - Bode plot | 25 | | Figure 26. | Type III compensation network | 25 | | Figure 27. | Type III compensation - Bode plot | 26 | | Figure 28. | L3751 application schematic | 27 | | Figure 29. | Pulsed current paths in buck topology | 28 | | Figure 30. | High frequency gate-driving loops | 29 | | Figure 31. | Board layout example | | | Figure 32. | QFN20 (3.5 x 4.5 mm) package outline | | | Figure 33. | QFN20 (3.5 x 4.5 mm) recommended footprint | | | Figure 34. | QFN20 (3.5 x 4.5 mm) tape drawing | | | Figure 35. | QFN20 (3.5 x 4.5 mm) tape oriented | | | Figure 36. | QFN20 (3.5 x 4.5 mm) reel dimensions | 36 | DS13841 - Rev 1 page 40/41 #### **IMPORTANT NOTICE - READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2022 STMicroelectronics - All rights reserved DS13841 - Rev 1 page 41/41