

### **General Description**

The MAX4409 stereo headphone amplifier combines Maxim's DirectDrive™ architecture and a commonmode sense input, which allows the amplifier to reject common-mode noise. Conventional headphone amplifiers require a bulky DC-blocking capacitor between the headphone and the amplifier. DirectDrive produces a ground-referenced output from a single supply, eliminating the need for large DC-blocking capacitors, which saves cost, board space, and component height. The common-mode voltage sensing corrects for any difference between SGND of the amplifier and the headphone return. This feature minimizes ground-loop noise when the HP socket is used as a line out connection to other grounded equipment, for example, a PC connected to a home hi-fi system.

The MAX4409 draws only 5mA of supply current, delivers up to 80mW per channel into a  $16\Omega$  load, and has a low 0.002% THD+N. A high 86dB power-supply rejection ratio allows this device to operate from noisy digital supplies without additional power-supply conditioning. The MAX4409 includes ±8kV ESD protection on the headphone outputs. Comprehensive click-and-pop circuitry eliminates audible clicks and pops on startup and shutdown. A low-power shutdown mode reduces supply current draw to only 6µA.

The MAX4409 operates from a single 1.8V to 3.6V supply, has short-circuit and thermal overload protection, and is specified over the extended -40°C to +85°C temperature range. The MAX4409 is available in tiny 20-pin thin QFN (4mm x 4mm x 0.8mm) and 14-pin TSSOP packages.

## **Applications**

Notebooks

Desktop PCs

Cellular Phones

**PDAs** 

MP3 Players

**Tablet PCs** 

Portable Audio Equipment

Pin Configurations and Typical Application Circuit appear at end of data sheet.

#### **Features**

- ♦ No Bulky DC-Blocking Capacitors Required
- **♦** Ground-Referenced Outputs Eliminate DC-Bias Voltages on Headphone Ground Pin
- **♦ Common-Mode Voltage Sensing Eliminates Ground-Loop Noise**
- ♦ 96dB CMRR
- ♦ No Degradation of Low-Frequency Response Due to Output Capacitors
- ♦ 80mW per Channel into 16Ω
- ♦ Low 0.002% THD+N
- ♦ High 86dB PSRR
- **♦ Integrated Click-and-Pop Suppression**
- **♦** 1.8V to 3.6V Single-Supply Operation
- **♦ Low Quiescent Current**
- **♦ Low-Power Shutdown Mode**
- ♦ Short-Circuit and Thermal-Overload Protection
- ♦ ±8kV ESD-Protected Amplifier Outputs
- **♦** Available in Space-Saving Packages 14-Pin TSSOP
  - 20-Pin Thin QFN (4mm x 4mm x 0.8mm)

## **Ordering Information**

| PART       | TEMP RANGE     | PIN-PACKAGE     |
|------------|----------------|-----------------|
| MAX4409ETP | -40°C to +85°C | 20 Thin QFN-EP* |
| MAX4409EUD | -40°C to +85°C | 14 TSSOP        |

<sup>\*</sup>EP = Exposed paddle.

## **Functional Diagram**



MIXIM

Maxim Integrated Products 1

#### **ABSOLUTE MAXIMUM RATINGS**

| Thermal Limits (Note 1)                               |                |
|-------------------------------------------------------|----------------|
| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) |                |
| 20-Pin Thin QFN Multilayer (derate 25.6mW             | /°C            |
| above +70°C)                                          | 2051mW         |
| θJA                                                   | 39°C/W         |
| θJC                                                   | 5.7°C/M        |
| 14-Pin TSSOP Multilayer (derate 10mW/°C               |                |
| above +70°C)                                          |                |
| hetaJA                                                | 100°C/W        |
| θJC                                                   |                |
| Junction Temperature                                  | +150°C         |
| Operating Temperature Range                           | 40°C to +85°C  |
| Storage Temperature Range                             | 65°C to +150°C |
| Lead Temperature (soldering, 10s)                     | +300°C         |
|                                                       |                |

**Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a 4-layer board. For detailed information on package thermal considerations see www.maxim-ic.com/thermal-tutorial.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(PVDD = SVDD = 3V, PGND = SGND = 0V, \overline{SHDN} = SVDD, C1 = C2 = 2.2μF, R_{IN} = R_F = R1 = R2 = 10kΩ, R_L = ∞, T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. Typical values are at  $T_A = +25$ °C.) (Note 2)

| PARAMETER                       | SYMBOL            | CONDITION                                                    | MIN                         | TYP                       | MAX                       | UNITS |      |
|---------------------------------|-------------------|--------------------------------------------------------------|-----------------------------|---------------------------|---------------------------|-------|------|
| Supply Voltage Range            | $V_{DD}$          | Guaranteed by PSRR test                                      | 1.8                         |                           | 3.6                       | V     |      |
| Quiescent Supply Current        | I <sub>DD</sub>   |                                                              |                             |                           | 5                         | 8.4   | mA   |
| Shutdown Supply Current         | ISHDN             | SHDN = GND                                                   |                             |                           | 6                         | 10    | μΑ   |
| SHDN Thresholds                 |                   | VIH                                                          |                             | 0.7 x<br>SV <sub>DD</sub> |                           |       |      |
| SHDIN INTESTIOLOS               |                   | VIL                                                          |                             |                           | 0.3 x<br>SV <sub>DD</sub> | V     |      |
| SHDN Input Leakage Current      |                   |                                                              |                             | -1                        |                           | +1    | μΑ   |
| SHDN to Full Operation          | tson              |                                                              |                             | 175                       |                           | μs    |      |
| CHARGE PUMP                     |                   |                                                              |                             |                           |                           |       |      |
| Oscillator Frequency            | fosc              |                                                              | 272                         | 320                       | 368                       | kHz   |      |
| AMPLIFIERS                      |                   |                                                              |                             |                           |                           |       |      |
| Input Offset Voltage            | Vos               | $R_L = 32\Omega$                                             |                             |                           | 0.5                       | 2.4   | mV   |
| Input Bias Current              | I <sub>BIAS</sub> |                                                              | -700                        | -100                      | 0                         | nA    |      |
| COM Bias Current                | Ісом              |                                                              |                             | -1400                     | -200                      | 0     | nA   |
| Equivalent Input Offset Current | los               | IOS = (IBIAS(INR) + IBIAS(INL)                               | - I <sub>COM</sub> ) / 2    |                           | ±2                        |       | nA   |
| COM Input Range                 | V <sub>COM</sub>  | Inferred from CMRR test                                      |                             | -500                      |                           | +500  | mV   |
| Common-Mode Rejection Ratio     | CMRR              | -500mV ≤ V <sub>COM</sub> ≤ +500mV, I                        | 75                          | 96                        |                           | dB    |      |
|                                 |                   | 1.8V ≤ V <sub>DD</sub> ≤ 3.6V                                | DC (Note 3)                 | 75                        | 86                        |       |      |
| Power-Supply Rejection Ratio    | PSRR              | $V_{DD} = 3.0V,$                                             | f <sub>RIPPLE</sub> = 1kHz  |                           | 76                        |       | dB   |
|                                 |                   | 200mV <sub>P-P</sub> ripple (Note 4)                         | f <sub>RIPPLE</sub> = 20kHz |                           | 48                        |       |      |
| Output Power                    | Dour              | THD+N = 1%. T <sub>A</sub> = +25°C                           | $R_L = 32\Omega$            |                           | 65                        |       | m\\\ |
| Output Power                    | Pout              | $1 \square \cup + \mathbb{N} = 1\%, 1 A = +25 ^{\circ} \cup$ | $R_L = 16\Omega$            | 55                        | 80                        |       | mW   |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(PV_{DD} = SV_{DD} = 3V, PGND = SGND = 0V, \overline{SHDN} = SV_{DD}, C1 = C2 = 2.2\mu F, R_{IN} = R_F = R1 = R2 = 10k\Omega, R_L = \infty, T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 2)

| PARAMETER                      | SYMBOL                                | CONDITION                                       | MIN TY                                  | P MAX | UNI | ITS |         |
|--------------------------------|---------------------------------------|-------------------------------------------------|-----------------------------------------|-------|-----|-----|---------|
| Total Harmonic Distortion      | THD+N                                 | f., 1415                                        | $R_L = 32\Omega$ ,<br>$P_{OUT} = 50$ mW | 0.002 |     |     | /       |
| Plus Noise                     | I I I I I I I I I I I I I I I I I I I | f <sub>IN</sub> = 1kHz                          | $R_L = 16\Omega$ ,<br>$P_{OUT} = 60$ mW | 0.0   | 05  | 76  | 0       |
| Signal-to-Noise Ratio (Note 4) | SNR                                   | $R_L = 32\Omega$ , $P_{OUT} = 20$ mW, $f_{IN}$  | 9:                                      | 5     | dE  | В   |         |
| Slew Rate                      | SR                                    |                                                 |                                         |       | 8   | V/L | μs      |
| Maximum Capacitive Load        | CL                                    | No sustained oscillations                       | No sustained oscillations               |       |     | pl  | F       |
| Crosstalk                      |                                       | $R_L = 16\Omega$ , $P_{OUT} = 1.6$ mW, $f_{II}$ | $_{\text{N}} = 10 \text{kHz}$           | 5     | 5   | dE  | В       |
| Thermal Shutdown Threshold     |                                       |                                                 |                                         | 14    | .0  | °C  | $\circ$ |
| Thermal Shutdown Hysteresis    |                                       |                                                 |                                         | 1:    | 5   | °(  | 2       |
| ESD Protection                 |                                       | Human Body Model (OUTR,                         | OUTL)                                   | ±     | 8   | k۱  | V       |

Note 2: All specifications are 100% tested at T<sub>A</sub> = +25°C; temperature limits are guaranteed by design.

Note 3: Inputs are connected to ground and COM.

Note 4: Inputs are AC-coupled to ground. COM is connected to ground.

## Typical Operating Characteristics

 $(C1 = C2 = 2.2\mu\text{F}, R_{\text{IN}} = R_{\text{F}} = R1 = R2 = 10\text{k}\Omega$ , THD+N measurement bandwidth = 22Hz to 22kHz, TA = +25°C, unless otherwise noted.)







## Typical Operating Characteristics (continued)

(C1 = C2 =  $2.2\mu$ F, R<sub>IN</sub> = R<sub>F</sub> = R1 = R2 =  $10k\Omega$ , THD+N measurement bandwidth = 22Hz to 22kHz, T<sub>A</sub> = +25°C, unless otherwise noted.)



## **Typical Operating Characteristics (continued)**

(C1 = C2 = 2.2μF, R<sub>IN</sub> = R<sub>F</sub> = R1 = R2 = 10kΩ, THD+N measurement bandwidth = 22Hz to 22kHz, T<sub>A</sub> = +25°C, unless otherwise noted.)

#### **TOTAL HARMONIC DISTORTION PLUS NOISE vs. OUTPUT POWER** 100 $V_{DD} = 1.8V$ f = 10kHz $R_L = 16\Omega$ 10 **OUTPUTS IN** 0.1 OUTPUTS 0.01 OUT OF PHASE 0.001 10 20 30 40 60 0 50 OUTPUT POWER (W)

















## Typical Operating Characteristics (continued)

 $(C1 = C2 = 2.2\mu F, R_{IN} = R_F = R1 = R2 = 10k\Omega, THD+N$  measurement bandwidth = 22Hz to 22kHz,  $T_A = +25^{\circ}C$ , unless otherwise noted.)



## **Typical Operating Characteristics (continued)**

(C1 = C2 = 2.2μF, R<sub>IN</sub> = R<sub>F</sub> = R1 = R2 = 10kΩ, THD+N measurement bandwidth = 22Hz to 22kHz, T<sub>A</sub> = +25°C, unless otherwise noted.)



## Typical Operating Characteristics (continued)

(C1 = C2 =  $2.2\mu$ F, R<sub>IN</sub> = R<sub>F</sub> = R1 = R2 =  $10k\Omega$ , THD+N measurement bandwidth = 22Hz to 22kHz, T<sub>A</sub> = +25°C, unless otherwise noted.)







## Pin Description

| Р     | IN                     | NAME    | FUNCTION                                                                                  |
|-------|------------------------|---------|-------------------------------------------------------------------------------------------|
| TSSOP | THIN QFN               | IVAIVIE | FUNCTION                                                                                  |
| 1     | 18                     | COM     | Common-Mode Voltage Sense Input                                                           |
| 2     | 19                     | PVDD    | Charge-Pump Power Supply. Powers charge-pump inverter, charge-pump logic, and oscillator. |
| 3     | 1                      | C1P     | Flying Capacitor Positive Terminal                                                        |
| 4     | 2                      | PGND    | Power Ground. Connect to SGND.                                                            |
| 5     | 3                      | C1N     | Flying Capacitor Negative Terminal                                                        |
| 6     | 5                      | PVss    | Charge-Pump Output                                                                        |
| 7     | 7                      | SVSS    | Amplifier Negative Power Supply. Connect to PVSS.                                         |
| 8     | 9                      | OUTL    | Left-Channel Output                                                                       |
| 9     | 10                     | SVDD    | Amplifier Positive Power Supply. Connect to PVDD.                                         |
| 10    | 13                     | INL     | Left-Channel Audio Input                                                                  |
| 11    | 11                     | OUTR    | Right-Channel Output                                                                      |
| 12    | 14                     | SHDN    | Active-Low Shutdown. Connect to VDD for normal operation.                                 |
| 13    | 15                     | INR     | Right-Channel Audio Input                                                                 |
| 14    | 17                     | SGND    | Signal Ground. Connect to PGND.                                                           |
| _     | 4, 6, 8, 12,<br>16, 20 | N.C.    | No Connection. Not internally connected.                                                  |
|       | _                      | EP      | Exposed Paddle. Leave unconnected. <b>Do not connect to V<sub>DD</sub> or GND.</b>        |

### **Detailed Description**

The MAX4409 stereo headphone driver features Maxim's patented DirectDrive architecture, eliminating the large output-coupling capacitors required by traditional singlesupply headphone drivers. The device consists of two 80mW Class AB headphone drivers, undervoltage lockout (UVLO)/shutdown control, charge-pump, and comprehensive click-and-pop suppression circuitry (see Typical Application Circuit). The charge pump inverts the positive supply (PVDD), creating a negative supply (PVSS). The headphone drivers operate from these bipolar supplies with their outputs biased about GND (Figure 1). The drivers have almost twice the supply range compared to other 3V single-supply drivers, increasing the available output power. The benefit of this GND bias is that the driver outputs do not have a DC component typically V<sub>DD</sub>/2. Thus, the large DC-blocking capacitors are unnecessary, improving frequency response while conserving board space and system cost.

The MAX4409 also features a common-mode voltage sense input that corrects for mismatch between the SGND of the device and the potential at the headphone jack return. A low-power shutdown mode reduces supply current to 6μA. The device features an undervoltage lockout that prevents operation from an insufficient power supply and click-and-pop suppression that eliminates audible transients on startup and shutdown. Additionally, the MAX4409 features thermal overload and short-circuit protection and can withstand ±8kV ESD strikes on the output pins.

#### **Common-Mode Sense**

When the headphone jack is used as a line out to interface between other equipment (notebooks, desktops, and stereo receivers), potential differences between the equipment grounds can create ground loops and excessive ground current flow. The MAX4409 COM input senses and corrects for the difference between the headphone return and device ground. Connect COM through a resistive voltage-divider between the headphone jack return and SGND of the device (see *Typical Application Circuit*). For optimum commonmode rejection, use the same value resistors for R2 and RIN, and R1 and RF. Improve DC CMRR by adding a capacitor in between with SGND and R2 (see *Typical Application Circuit*). If ground sensing is not required, connect COM directly to SGND through a 5kΩ resistor.

#### **DirectDrive**

Traditional single-supply headphone drivers have their outputs biased about a nominal DC voltage (typically half the supply) for maximum dynamic range. Large coupling capacitors are needed to block this DC bias



Figure 1. Traditional Driver Output Waveform vs. MAX4409 Output Waveform

from the headphone. Without these capacitors, a significant amount of DC current flows to the headphone, resulting in unnecessary power dissipation and possible damage to both headphone and headphone driver.

Maxim's patented DirectDrive architecture uses a charge pump to create an internal negative supply voltage. This allows the outputs of the MAX4409 to be biased about GND, almost doubling dynamic range while operating from a single supply. With no DC component, there is no need for the large DC-blocking capacitors. Instead of two large (220µF, typ) tantalum capacitors, the MAX4409 charge pump requires two small ceramic capacitors, thereby conserving board space, reducing cost, and improving the frequency response of the headphone driver. See the Output Power vs. Charge-Pump Capacitance and Load Resistance graph in the Typical Operating Characteristics for details of the possible capacitor sizes. There is a low DC voltage on the driver outputs due to amplifier offset. However, the offset of the MAX4409 is

typically 0.5mV, which, when combined with a  $32\Omega$  load, results in less than 16 $\mu A$  of DC current flow to the headphones.

Previous attempts to eliminate the output-coupling capacitors involved biasing the headphone return (sleeve) to the DC-bias voltage of the headphone amplifiers. This method raises some issues:

- When combining a microphone and headphone on a single connector, the microphone bias scheme typically requires a 0V reference.
- The sleeve is typically grounded to the chassis.
   Using this biasing approach, the sleeve must be isolated from system ground, complicating product design.
- During an ESD strike, the driver's ESD structures are the only path to system ground. Thus, the driver must be able to withstand the full ESD strike.
- When using the headphone jack as a line out to other equipment, the bias voltage on the sleeve may conflict with the ground potential from other equipment, resulting in possible damage to the drivers.

#### Low-Frequency Response

In addition to the cost and size disadvantages of the DCblocking capacitors required by conventional headphone amplifiers, these capacitors limit the amplifier's low-frequency response and can distort the audio signal:

 The impedance of the headphone load and the DCblocking capacitor form a highpass filter with the -3dB point set by:

$$f_{-3dB} = \frac{1}{2\pi R_L C_{OUT}}$$

where R<sub>L</sub> is the headphone impedance and C<sub>OUT</sub> is the DC-blocking capacitor value. The highpass filter is required by conventional single-ended, single power-supply headphone drivers to block the midrail DC bias component of the audio signal from the headphones. The drawback to the filter is that it can attenuate low-frequency signals. Larger values of C<sub>OUT</sub> reduce this effect but result in physically larger, more expensive capacitors. Figure 2 shows the relationship between the size of C<sub>OUT</sub> and the resulting low-frequency attenuation. Note that the -3dB point for a 16 $\Omega$  headphone with a 100 $\mu$ F blocking capacitor is 100Hz, well within the normal audio band, resulting in low-frequency attenuation of the reproduced signal.

• The voltage coefficient of the DC-blocking capacitor contributes distortion to the reproduced audio signal as the capacitance value varies as a function of the voltage change across the capacitor. At low frequencies, the reactance of the capacitor dominates at frequencies below the -3dB point and the voltage coefficient appears as frequency-dependent distortion. Figure 3 shows the THD+N introduced by two different capacitor dielectric types. Note that below 100Hz, THD+N increases rapidly.

The combination of low-frequency attenuation and frequency-dependent distortion compromises audio reproduction in portable audio equipment that emphasizes low-frequency effects such as multimedia lap-



Figure 2. Low-Frequency Attenuation for Common DC-Blocking Capacitor Values



Figure 3. Distortion Contributed by DC-Blocking Capacitors

tops, as well as MP3, CD, and DVD players. By eliminating the DC-blocking capacitors through DirectDrive technology, these capacitor-related deficiencies are eliminated.

#### Charge Pump

The MAX4409 features a low-noise charge pump. The 320kHz switching frequency is well beyond the audio range, and thus does not interfere with the audio signals. The switch drivers feature a controlled switching speed that minimizes noise generated by turn-on and turn-off transients. By limiting the switching speed of the switches, the di/dt noise caused by the parasitic bond wire and trace inductance is minimized. Although not typically required, additional high-frequency noise attenuation can be achieved by increasing the size of C2 (see *Typical Application Circuit*).

#### Shutdown

The MAX4409 features an active-low  $\overline{SHDN}$  control. Driving  $\overline{SHDN}$  low disables the charge pump and amplifiers, sets the amplifier output impedance to approximately 1k $\Omega$ , and reduces supply current draw to less than 6µA.

### **Click-and-Pop Suppression**

In traditional single-supply audio drivers, the outputcoupling capacitor is a major contributor of audible clicks and pops. Upon startup, the driver charges the coupling capacitor to its bias voltage, typically half the supply. Likewise, on shutdown the capacitor is discharged to GND. This results in a DC shift across the capacitor, which in turn, appears as an audible transient at the speaker. Since the MAX4409 does not require output-coupling capacitors, this does not arise.

Additionally, the MAX4409 features extensive click-andpop suppression that eliminates any audible transient sources internal to the device. The Power-Up/Down Waveform in the *Typical Operating Characteristics* shows that there are minimal spectral components in the audible range at the output upon startup or shutdown.

In most applications, the output of the preamplifier driving the MAX4409 has a DC bias of typically half the supply. At startup, the input-coupling capacitor is charged to the preamplifier's DC-bias voltage through the RF of the MAX4409, resulting in a DC shift across the capacitor and an audible click/pop. Delaying the rise of the  $\overline{SHDN}_-$  signals 4 to 5 time constants (40ms to 50ms) based on RIN and CIN relative to the start of the preamplifier eliminates this click/pop caused by the input filter.

## Applications Information

#### **Power Dissipation**

Under normal operating conditions, linear power amplifiers can dissipate a significant amount of power. The maximum power dissipation for each package is given in the *Absolute Maximum Ratings* section under Continuous Power Dissipation or can be calculated by the following equation:

$$P_{DISSPKG(MAX)} = \frac{T_{J(MAX)} - T_{A}}{\theta_{JA}}$$

where  $T_{J(MAX)}$  is +150°C,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the reciprocal of the derating factor in °C/W as specified in the *Absolute Maximum Ratings* section. For example,  $\theta_{JA}$  of the TSSOP package is +109.9°C/W.

The MAX4409 has two sources of power dissipation, the charge pump and two drivers. If the power dissipation for a given application exceeds the maximum allowed for a given package, either reduce V<sub>DD</sub>, increase load impedance, decrease the ambient temperature, or add heat sinking to the device. Large output, supply, and ground traces improve the maximum power dissipation in the package.

Thermal overload protection limits total power dissipation in the MAX4409. When the junction temperature exceeds +140°C, the thermal-protection circuitry disables the amplifier output stage. The amplifiers are enabled once the junction temperature cools by 15°C. This results in a pulsing output under continuous thermal-overload conditions.

#### **Output Power**

The device has been specified for the worst-case scenario—when both inputs are in phase. Under this condition, the drivers simultaneously draw current from the charge pump, leading to a slight loss in headroom of Vss. In typical stereo audio applications, the left and right signals have differences in both magnitude and phase, subsequently leading to an increase in the maximum attainable output power. Figure 4 shows the two extreme cases for in and out of phase. In reality, the available power lies between these extremes.

### Powering Other Circuits from a Negative Supply

An additional benefit of the MAX4409 is the internally generated, negative supply voltage (PVss). This voltage is used by the MAX4409 to provide the ground-referenced output level. It can, however, also be used to power other devices within a design. Current draw from this negative supply (PVss) should be limited to 5mA; exceeding this affects the operation of the headphone

driver. The negative supply voltage appears on the PVss pin. A typical application is a negative supply to adjust the contrast of LCD modules.

When considering the use of PVss in this manner, note that the charge-pump voltage at PVss is roughly proportional to -VDD and is not a regulated voltage. The charge-pump output impedance plot appears in the *Typical Operating Characteristics*.

# **Component Selection** *Gain-Setting Resistors*

External feedback components set the gain of the MAX4409. Resistors RF and RIN (see *Typical Application Circuit*) set the gain of each amplifier as follows:

$$A_{V} = -\left(\frac{R_{F}}{R_{IN}}\right)$$

Choose feedback resistor values of  $10k\Omega$ . Values other than  $10k\Omega$  increase  $V_{OS}$  due to the input bias current, which in turn increases the amount of DC current flow to the load. Resistors RIN, R2, RF, and R1 must be of equal value for best results. Use high-tolerance resistors for best matching and CMRR. For example, the worst-case CMRR attributed to a 1% resistor mismatch is -34dB. This is the worst case, and typical resistors do not affect CMRR as drastically. The effect of resistor mismatch is shown in Figure 5. If all resistors match exactly, then any voltage applied to node A should be duplicated on OUT so no net differential voltage appears between node A (normally the HP jack socket GND) and OUT. For resistors with a tolerance of n%, the worst mismatch is found when RIN and R1 are at +n%, and RF and R2 are at -n%. If all four resistors are nominally the same value, then 2n% of the voltage at A appears between A and OUT.

Packaged resistor arrays can provide well-matched components for this type of application. Although their absolute tolerance is not well controlled, the internal matching of resistors can be very good. At higher frequencies, the rejection is usually limited by PC board layout; care should be taken to make sure any stray capacitance due to PC board traces on node N1 matches those on node N2. Ultimately, CMRR performance is limited by the amplifier itself (see *Electrical Characteristics*).

#### Compensation Capacitor

The stability of the MAX4409 is affected by the value of the feedback resistor (R<sub>F</sub>). The combination of R<sub>F</sub> and the input and parasitic trace capacitance introduces an additional pole. Adding a capacitor in parallel with R<sub>F</sub> compensates for this pole. Under typical conditions with proper layout, the device is stable without the



Figure 4. Output Power vs. THD+N with Inputs In/Out of Phase



Figure 5. Common-Mode Sense Equivalent Circuit

additional capacitor.

#### Input Filtering

The input capacitor ( $C_{IN}$ ), in conjunction with  $R_{IN}$ , forms a highpass filter that removes the DC bias from an incoming signal (see *Typical Application Circuit*). The AC-coupling capacitor allows the amplifier to bias the signal to an optimum DC level. Assuming zero-source impedance, the -3dB point of the highpass filter is given by:

$$f_{-3dB} = \frac{1}{2\pi R_{IN} C_{INI}}$$

Table 1. Suggested Capacitor Manufacturers

| SUPPLIER    | PHONE        | FAX          | WEBSITE               |
|-------------|--------------|--------------|-----------------------|
| Taiyo Yuden | 800-348-2496 | 847-925-0899 | www.t-yuden.com       |
| TDK         | 847-803-6100 | 847-390-4405 | www.component.tdk.com |

Note: Please indicate you are using the MAX4409 when contacting these component suppliers.

Choose  $R_{\text{IN}}$  according to the *Gain-Setting Resistors* section. Choose the  $C_{\text{IN}}$  such that  $f_{\text{-3dB}}$  is well below the lowest frequency of interest. Setting  $f_{\text{-3dB}}$  too high affects the low-frequency response of the amplifier. Use capacitors whose dielectrics have low-voltage coefficients, such as tantalum or aluminum electrolytic. Capacitors with high-voltage coefficients, such as ceramics, may result in increased distortion at low frequencies.

#### Charge-Pump Capacitor Selection

Use capacitors with an ESR less than  $100m\Omega$  for optimum performance. Low-ESR ceramic capacitors minimize the output resistance of the charge pump. For best performance over the extended temperature range, select capacitors with an X7R dielectric. Table 1 lists suggested manufacturers.

#### Flying Capacitor (C1)

The value of the flying capacitor (C1) affects the load regulation and output resistance of the charge pump. A C1 value that is too small degrades the device's ability to provide sufficient current drive, which leads to a loss of output voltage. Increasing the value of C1 improves load regulation and reduces the charge-pump output resistance to an extent. See the Output Power vs. Charge-Pump Capacitance and Load Resistance graph in the *Typical Operating Characteristics*. Above 2.2µF, the on-resistance of the switches and the ESR of C1 and C2 dominate.

#### Output Capacitor (C2)

The output capacitor value and ESR directly affect the ripple at PVss. Increasing the value of C2 reduces output ripple. Likewise, decreasing the ESR of C2 reduces both ripple and output resistance. Lower capacitance values can be used in systems with low maximum output power levels. See the Output Power vs. Charge-Pump Capacitance and Load Resistance graph in the Typical Operating Characteristics.

#### Power-Supply Bypass Capacitor

The power-supply bypass capacitor (C3) lowers the output impedance of the power supply, and reduces the impact of the MAX4409's charge-pump switching transients. Bypass PV<sub>DD</sub> with C3, the same value as C1, and place it physically close to the PV<sub>DD</sub> and PGND pins.

#### **Common-Mode Noise Rejection**

Figure 6 shows a theoretical connection between two devices, for example, a notebook computer (transmitter, on the left) and an amplifier (receiver, on the right). The application includes the headphone socket used as a line output to a home hi-fi system, for example. In the upper diagram, any difference between the two GND references (represented by V<sub>NOISE</sub>) causes current to flow through the screen of cable between the two devices. This can cause noise pickup at the receiver due to the potential divider action of the audio screen cable impedance and the GND wiring of the amplifier.

Introducing impedance between the jack socket and GND of the notebook helps (as shown in the lower diagram). This has the following effect:

- Current flow (from GND potential differences) in the cable screen is reduced, which is a safety issue.
- It allows the MAX4409 differential sensing to reduce the GND noise seen by the receiver (amplifier).

The other side effect is the differential HP jack sensing corrects the headphone crosstalk (from introducing the resistance on the jack GND return). Only one channel is depicted in Figure 6.

Figure 6 has some example numbers for resistance, but the audio designer has control over only one series resistance applied to the headphone jack return. Note that this resistance can be bypassed for ESD purposes at frequencies much higher than audio if required. The upper limit for this added resistance is the amount of output swing the headphone amplifier tolerates when driving low-impedance loads. Any headphone return current appears as a voltage across this resistor.

#### Layout and Grounding

Proper layout and grounding are essential for optimum performance. Connect PGND and SGND together at a single point on the PC board. Connect all components associated with the charge pump (C2 and C3) to the PGND plane. Connect PVDD and SVDD together at the device. Connect PVSs and SVss together at the device. Bypassing of both supplies is accomplished by charge-pump capacitors C2 and C3 (see *Typical* 

Application Circuit). Place capacitors C2 and C3 as close to the device as possible. Route PGND and all traces that carry switching transients away from SGND and the traces and components in the audio signal path.

Ensure that the COM traces have the same trace length and width as the amplifier input and feedback traces. Route COM traces away from noisy signal paths. The thin QFN package features an exposed paddle that improves thermal efficiency of the package. However, the MAX4409 does not require additional heatsinking. Ensure that the exposed paddle is isolated from GND or V<sub>DD</sub>. **Do not connect the exposed paddle to GND or V<sub>DD</sub>.** 



Figure 6. Common-Mode Noise Rejection

## **Typical Application Circuit**



## System Diagram



## Pin Configurations



## \_Chip Information

TRANSISTOR COUNT: 4295

PROCESS: BiCMOS

## **Package Information**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.



|               | COMMON DIMENSIONS |           |       |          |           |          |                                 |        |                          |      |        |        |         |      |      |
|---------------|-------------------|-----------|-------|----------|-----------|----------|---------------------------------|--------|--------------------------|------|--------|--------|---------|------|------|
| PKG           | 18                | 2L 4×     | 4     | 16       | L 4x      | 4        | 20                              | )L 4×  | 4                        | 2,   | L 4×   | 4      | 28L 4×4 |      |      |
| REF.          | MIN.              | NDM.      | MAX.  | MIN.     | NDM.      | MAX.     | MIN.                            | NDM.   | MAX.                     | MIN. | NDM.   | MAX.   | MIN.    | NDM. | MAX  |
| Α             | 0.70              | 0.75      | 0.80  | 0.70     | 0.75      | 0.80     | 0.70                            | 0.75   | 0.80                     | 0.70 | 0.75   | 0.80   | 0.70    | 0.75 | 0.8  |
| A1            | 0.0               | 0.02      | 0.05  | 0.0      | 0.02      | 0.05     | 0.0                             | 0.02   | 0.05                     | 0.0  | 0.02   | 0.05   | 0.0     | 0.02 | 0.0  |
| A2            | 0.20 REF          |           | 0     | 0.20 REF |           | 0.20 REF |                                 | 0      | 20 RE                    | F    | 0.     | .20 RE | F       |      |      |
| b             | 0.25              | 0.30      | 0.35  | 0.25     | 0.30      | 0.35     | 0.20                            | 0.25   | 0.30                     | 0.18 | 0.23   | 0.30   | 0.15    | 0.20 | 0,2  |
| D             | 3.90              | 4.00      | 4.10  | 3.90     | 4.00      | 4.10     | 3.90                            | 4.00   | 4.10                     | 3.90 | 4.00   | 4.10   | 3.90    | 4.00 | 4.10 |
| E             | 3.90              | 4.00      | 4.10  | 3.90     | 4.00      | 4.10     | 3.90                            | 4.00   | 4.10                     | 3.90 | 4.00   | 4.10   | 3.90    | 4.00 | 4.10 |
| e             |                   | 0.80 BSC. |       | 0.       | 0.65 BSC. |          | 5 BSC. 0.50 BSC. 0.50 BSC. 0.40 |        | A.50 BSC. 0.50 BSC. 0.44 |      | .40 BS | c.     |         |      |      |
| k             | 0.25              | -         | -     | 0.25     | -         | -        | 0.25                            | -      | -                        | 0.25 | -      | -      | 0.25    | -    | -    |
| L             | 0.45              | 0.55      | 0.65  | 0.45     | 0.55      | 0.65     | 0.45                            | 0.55   | 0.65                     | 0.30 | 0.40   | 0.50   | 0.30    | 0.40 | 0.5  |
| N             | 12 16 20          |           | 12 16 |          | 16        |          | 16                              |        | 20 24                    |      |        | 28     |         |      |      |
| ND            |                   | 3         |       |          | 4         |          | 5 6                             |        | 6                        |      |        | 7      |         |      |      |
| NE            |                   | 3         |       |          | 4         |          | 5 6                             |        |                          |      | 7      |        |         |      |      |
| Jedec<br>Var. |                   | WGGB      |       |          | WGGC      |          | _                               | WGGD-: | 1                        |      | WGGD-  | 2      |         | WGGE |      |

| PKG.    |      | DS   |      | E2        |      |      |  |
|---------|------|------|------|-----------|------|------|--|
| CODES   | MIN. | NOM. | MAX. | MAX. MIN. |      | MAX. |  |
| T1244-3 | 1.95 | 2.10 | 2.25 | 1.95      | 2.10 | 2,25 |  |
| T1244-4 | 1.95 | 2.10 | 2.25 | 1.95      | 2.10 | 2.25 |  |
| T1644-3 | 1.95 | 2.10 | 2.25 | 1.95      | 2.10 | 2.25 |  |
| T1644-4 | 1.95 | 2.10 | 2.25 | 1.95      | 2.10 | 2.25 |  |
| T2044-2 | 1.95 | 2.10 | 2.25 | 1.95      | 2.10 | 2,25 |  |
| T2044-3 | 1.95 | 2.10 | 2.25 | 1.95      | 2.10 | 2,25 |  |
| T2444-2 | 1.95 | 2.10 | 2.25 | 1.95      | 2.10 | 2.25 |  |
| T2444-3 | 2.45 | 2.60 | 2.63 | 2.45      | 2.60 | 2.63 |  |
| T2444-4 | 2.45 | 2.60 | 2.63 | 2.45      | 2.60 | 2.63 |  |
| T2844-1 | 2.50 | 2.60 | 2.70 | 2.50      | 2.60 | 2.70 |  |

- NOTES

  1. DIMENSIDNING & TOLERANCING CONFORM TO ASME Y14.5M-1994.
  2. ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES.
  3. N IS THE TOTAL NUMBER OF TERMINALS.
  3. IN IS THE TOTAL NUMBER OF TERMINAL. NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED VITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED VITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE.

  3. DIMENSION & APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25mm AND 0.30mm FROM TERMINAL TIP.

  4. DIMENSION & APPLIES TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY.

  7. DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION.

  4. COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS VELL AS THE TERMINALS.

  9. DRAVING CONFORMS TO JEDEC MOZEO, EXCEPT FOR TE2444-9, 7.2444-4 AND T2844-1.

  10. COPLANARITY SHALL NOT EXCEED OLOMM.

  12. VARPAGE SHALL NOT EXCEED OLOMM.

  13. LEAD CENTERLINES TO BE AT TRUE POSITION AS DEFINED BY BASIC DIMENSION 'e', ±0.05.

  14. NUMBER OF LEADS SHOWN ARE FOR LEADED (-) & POFFREE (+) PACKAGE CODES.

-DRAWING NOT TO SCALE-



### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.



# **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                                     | PAGES<br>CHANGED      |
|--------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 0                  | 4/03             | Initial release                                                                                                                                 | _                     |
| 1                  | 6/04             | Replaced 5mm x 5mm TQFN package information with 4mm x 4mm TQFN package information                                                             | 1, 18                 |
| 2                  | 11/07            | Replaced Continuous Power Dissipation in Absolute Maximum Ratings section, changed EC table notes, updated Pin Description and Package Outlines | 1, 2, 3, 8, 9, 18, 19 |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.