## Current Mode PWM Controller <br> NCP12711

The NCP12711 is a fixed-frequency peak-current-mode PWM controller containing all of the features necessary for implementing single-ended power converter topologies. The device operates from 4 V to 45 V without auxiliary winding and within its thermal capabilities. The controller contains a programmable oscillator capable of operating from 100 kHz to 1 MHz and integrates slope compensation to prevent subharmonic oscillations. The controller includes a programmable soft-start, input voltage UVLO protection, and an over-power protection (OPP) circuit which limits the total power capability of the circuit as the input voltage increases. The UVLO pin also features a shutdown comparator which allows for an external signal to disable switching and brings the controller into a low quiescent state. An onboard op-amp allows the implementation of primary-side regulated converters or non-isolated dc-dc converters.

The NCP12711 contains a suite of protection features including cycle-by-cycle peak-current limiting with smooth frequency increase and a timer-based overload protection. All protection features place the device into a low quiescent fault mode with a 1-s auto-recovery period to allow for system recovery if the fault condition is removed.

## Common General Features

- Wide $\mathrm{V}_{\mathrm{cc}}$ Input Range (4-45 V)
- Internal 7.5-V Regulator
- Current-Mode Control with Adjustable Slope Compensation
- 0\% Duty Ratio Operation in No-Load Condition
- Internal Over Power Protection
- Single Resistor Programmable Oscillator - 100 kHz to 1 MHz
- Adjustable Soft-Start on Peak Current and Frequency
- Programmable Input Voltage UVLO with Hysteresis
- Shutdown Threshold for External Disable
- Overload Protection with 30 ms Overload Timer
- Internal Operational Amplifier
- Fault Auto-recovery Mode with 1-s Auto-recovery Period
- $\pm 1$ A Source / Sink Gate Driver


## Typical Applications

- Single-ended Flyback and Forward Converters for Electric Vehicles
- 4-45 V Input DC/DC Controller for Auxiliary Power



## ORDERING INFORMATION

| Device | Package | Shipping ${ }^{\dagger}$ |
| :---: | :---: | :---: |
| NCP12711ADNR2G | MSOP10, 3×3 <br> (Pb-Free) | $2,500 /$ Tape <br> \& Reel |

$\dagger$ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.


Figure 1. Low-Dissipation Wide-Range Application Non-Isolated Converter


Figure 2. Primary-Side-Regulated Wide-Range-Application Isolated Converter


Figure 3. Block Diagram

## NCP12711

## PIN DESCRIPTION

| DFNW10 | Pin Name | Pin Description |
| :---: | :---: | :---: |
| 1 | UVLO | The UVLO pin is the input to the standby and UVLO comparators. A resistor divider between the power supply input voltage and ground is connected to the UVLO pin to set the input voltage level at which the controller will be enabled. UVLO hysteresis is set by a $5-\mu \mathrm{A}$ pull-down current source. An externally-supplied pull-down signal can also be used to disable the controller. The UVLO pin is also used to determine the over-power protection amount. |
| 2 | FB | The FB pin senses the voltage to be regulated via a resistive divider. A passive network connected between this pin and COMP allows to set poles and zeroes as suggested by the compensation strategy. |
| 3 | SS | A capacitor on this pin sets the soft-start sequence during which the peak current setpoint is gradually increased as well as the switching frequency. |
| 4 | RT | The RT pin sets the oscillator frequency in the controller. This pin requires a resistor to ground closely located to the controller. Typical $R_{T}$ resistor values are in the range of $10 \mathrm{k} \Omega-150 \mathrm{k} \Omega$. |
| 5 | COMP | This is the op-amp output pin, loaded by the $\mathrm{R}_{\mathrm{FB}}$ resistance. |
| 6 | CS | The CS pin is the current sense input for the PWM and current limit comparators. An external low-pass filter is recommended for improved noise immunity. The external filter resistor is also used to determine the amount of compensation ramp added to the current sense information. |
| 7 | GND | This pin is the controller ground. |
| 8 | DRV | The DRV pin is a high current output used to drive the external MOSFET gate. DRV has source and sink capability of 1 A . |
| 9 | VCC | The VCC pin provides bias to the controller via a linear regulator. An external decoupling capacitor to ground in the range of $1-10 \mu \mathrm{~F}$ is recommended. An auxiliary winding can help turn off the regulator and improve power dissipation in wide input range applications. |
| 10 | VIN | This is the controller supply input. If kept below $\mathrm{V}_{\mathrm{CC}(\mathrm{OVP})}$ it can be safely connected to VCC. |

## MAXIMUM RATINGS

| Symbol | Rating | Value | Unit |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {in(MAX }}$ | Supply Voltage (Continuous) | -0.3 to 45 | V |
| $\mathrm{I}_{\mathrm{CC}}^{(\text {max }}$ ) | $\begin{aligned} & \text { Supply Current } \\ & \mathrm{V}_{\text {in }}=12 \mathrm{~V} \\ & \mathrm{~V}_{\text {in }}=45 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 35 \\ & 10 \end{aligned}$ | mA |
| $\mathrm{V}_{\text {CC(MAX }}$ | VCC pin | -0.3 to 30 | V |
| $\mathrm{V}_{\text {DRV(MAX) }}$ | DRV Voltage (Note 1) | -0.3 V to $\mathrm{V}_{\mathrm{DRV} \text { (high) }}$ | V |
| I DRV(MAX) | DRV Current (Peak) | 1.25 | A |
| $\mathrm{V}_{\text {SIG(MAX) }}$ | Max Voltage on Signal Pins <br> $\mathrm{V}_{\mathrm{Vcc}}>5.5 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{Vcc}}<5.5 \mathrm{~V}$ | $\begin{gathered} -0.3 \text { to } 5.5 \\ -0.3 \text { to } \mathrm{V}_{\mathrm{Vcc}} \end{gathered}$ | V |
| $\mathrm{I}_{\text {SIG(MAX) }}$ | Max Current on Signal Pins | 10 | mA |
| $\mathrm{R}_{\theta \mathrm{JJ}-\mathrm{A}}$ | Thermal Resistance Junction-to-Air | 139 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{\text {өJ-T }}$ | Junction-to-Top Thermal Characterization Parameter | 5.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{\text {өJ-B }}$ | Junction-to-Board Thermal Characterization Parameter | 68.4 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{T}_{\text {JMAX }}$ | Maximum Junction Temperature | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature Range | -55 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{J}$ | Operating Temperature Range | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |
|  | ESD Capability (Notes 2, 3) Human Body Model per JEDEC Standard JESD22-A114E. Charge Device Model per JEDEC Standard JESD22-C101E. | $\begin{array}{r} 2000 \\ 1000 \\ \hline \end{array}$ | V |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Maximum driver voltage is limited by the driver clamp voltage, $\mathrm{V}_{\mathrm{DRV} \text { (high) }}$, when $\mathrm{V}_{\mathrm{CC}}$ exceeds the driver clamp voltage. Otherwise, the maximum driver voltage is $\mathrm{V}_{\mathrm{CC}}$.
2. This device series contains ESD protection and exceeds the following tests:

Human Body Model 2000 V per JEDEC Standard JESD22-A114E
Charge Device Model 1000 V per JEDEC Standard JESD22-C101E
3. This device contains latch-up protection and has been tested per JEDEC JESD78D, Class I and exceeds $\pm 100 \mathrm{~mA}$.

RECOMMENDED OPERATING CONDITIONS

| Symbol | Rating | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\text {in }}$ | Supply Voltage | $4.5-40$ | V |
| $\mathrm{~T}_{J}$ | Operating Temperature Range | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

ELECTRICAL CHARACTERISTICS $\left(\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{COMP}}=\right.$ open, $\mathrm{C}_{\mathrm{DRV}}=1 \mathrm{nF}, \mathrm{R}_{\mathrm{T}}=53.6 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{CS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0$ Open, $V_{U V L O}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=0 \mathrm{~V}$, for typical values $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$, for min/max values, $\mathrm{T}_{J}$ is $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$, unless otherwise noted)

| Symbol | Characteristics | Test Condition | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## SUPPLY CIRCUIT

|  | Supply Voltage |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC} \text { (reg) }}$ | $\mathrm{V}_{\text {cc }}$ Regulation Level | $\mathrm{I}_{\mathrm{CC}}=-5 \mathrm{~mA}$ | 7.0 | 7.5 | 8.0 | V |
| $\mathrm{V}_{\text {in(STR) }}$ | Start-up Level (Part Switches) | $\mathrm{V}_{\text {in }}$ increasing | 3.5 | 3.7 | 3.95 | V |
| $\mathrm{V}_{\text {in(MIN }}$ ) | Minimum Operating Voltage | $V_{\text {in }}$ decreasing | 3.3 | 3.5 | 3.75 | V |
| $\mathrm{V}_{\mathrm{CC}}$ (reset) | Reset Voltage (All Faults Clear) | $\mathrm{V}_{\text {CC }}$ decreasing | 3.0 | 3.3 | 3.6 | V |
| $\mathrm{V}_{\text {IN(hys) }}$ | Hysteresis between $\mathrm{V}_{\text {in(STR) }}$ and $\mathrm{V}_{\text {in(MIN) }}$ |  | - | 200 | - | mV |
| $\mathrm{I}_{\text {start }}$ | Start-up Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {CC(reg }}-0.2 \mathrm{~V}$ | 15 | 20 | - | mA |
| $\operatorname{IVIN}(\mathrm{LIM})$ | Start-up Current with V ${ }_{\text {cc }}=0 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{cc}}$ pin shorted to ground | - | 2.5 | - | mA |
| $\mathrm{V}_{\mathrm{CC}(\mathrm{SC})}$ | $\mathrm{V}_{\text {CC }}$ Threshold for Non-Short Circuit Detection |  | - | 0.2 | - | V |
| $\mathrm{I}_{\mathrm{Vin} \text { (off) }}$ | Start-up Circuit Off-State Leakage Current | $\mathrm{V}_{\text {in }}=45 \mathrm{~V}$ | - | - | 95 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{CC}(\mathrm{OVP})}$ | Supply Over-Voltage Protection |  | 25 | 27 | 29 | V |
| VCC(OVP_HYS) | Hysteresis on Supply OVP |  | - | 100 | - | mV |
| tvccovp(DLY) | VCC OVP Detection Filter Delay |  | - | 7 | - | $\mu \mathrm{S}$ |
|  | Supply Current |  |  |  |  |  |
| ICC(ShDN) | SHDN (VCC Pin) | $\mathrm{V}_{\text {UVLO }}=0 \mathrm{~V}$ | - | 60 | 120 | $\mu \mathrm{A}$ |
| $1 \mathrm{lcC}(\mathrm{STBY})$ | STBY (VCC Pin) | $\mathrm{V}_{\text {UVLO }}=0.4 \mathrm{~V}$ | - | 340 | 650 | $\mu \mathrm{A}$ |
| Icc(SHDNVI) | SHDN (VIN and VCC Pins Shorted) | $\mathrm{V}_{\text {UVLO }}=0 \mathrm{~V}$ | - | 104 | 170 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CC}}(\mathrm{STBYVI})$ | STBY (VIN and VCC Pins Shorted) | $V_{U V L O}=0.4 \mathrm{~V}$ | - | 380 | 700 | $\mu \mathrm{A}$ |
| ICC(EN) | Enable | $\mathrm{C}_{\text {DRV }}=$ Open, $\mathrm{V}_{\text {comp }}=2 \mathrm{~V}$ | - | - | 4 | mA |
| ICC(FLT) | Fault | $\mathrm{V}_{\mathrm{CS}}=0 \mathrm{~V}$ | - | - | 500 | $\mu \mathrm{A}$ |

## CURRENT SENSE

| $\mathrm{V}_{\text {CS(LIM) }}$ | Current Limit Comparator Threshold |  | 237 | 250 | 263 | mV |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {CS(DLY) }}$ | Propagation Delay From Current Sense Limit to DRV Low | Step $\mathrm{V}_{\text {CS }}$ from $0-0.35 \mathrm{~V}$ | - | 25 | 75 | ns |
| $\mathrm{V}_{\text {SCP(LIM) }}$ | Short Circuit Protection (SCP) Current Limit Threshold |  | - | 325 | - | mV |
| $\mathrm{t}_{\text {SCP( }}$ (LIY) | Propagation Delay From Short Circuit Limit to DRV Low | Step $\mathrm{V}_{\text {CS }}$ from $0-0.44 \mathrm{~V}$ | - | 25 | 75 | ns |
| $\mathrm{t}_{\mathrm{on}, \mathrm{min}}$ | Minimum On-time Duration |  | - | 135 | 170 | ns |
| $\mathrm{N}_{\text {SCP }}$ | Short Circuit Counter | $\mathrm{V}_{\mathrm{CS}}=1 \mathrm{~V}$ | - | 4 | - |  |
| $\mathrm{t}_{\text {LEB }}(\mathrm{CS})$ | CS Leading Edge Blanking (LEB) |  | 60 | 110 | 155 | ns |
| $\mathrm{t}_{\text {LEB }}$ (SCP) | SCP Leading Edge Blanking |  | 35 | 60 | 90 | ns |
| $\mathrm{R}_{\text {PD(LEB) }}$ | CS LEB Pull-down Resistance |  | - | 27 | 55 | $\Omega$ |
| $\mathrm{t}_{\text {CS(OVLD }}$ | Overload Timer Duration | $\mathrm{V}_{\mathrm{CS}}>0.25 \mathrm{~V}$ | 22.5 | 28.5 | 34.5 | ms |
| $\mathrm{V}_{\text {CS(skip) }}$ | CS Skip Threshold in \% of the Max CS Level | $0 \%$ duty ratio $V_{\text {COMP }}<325 \mathrm{mV}$ | - | 0 | - | \% |
| $V_{\text {ramp }}$ | Compensation Ramp Peak Level |  | 1.55 | 1.8 | 2.05 | V |
| $\mathrm{R}_{\text {ramp }}$ | Internal Ramp Resistance to CS Pin |  | 15 | 21 | 27 | k $\Omega$ |

ELECTRICAL CHARACTERISTICS $\left(\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{COMP}}=o p e n, \mathrm{C}_{\mathrm{DRV}}=1 \mathrm{nF}, \mathrm{R}_{\mathrm{T}}=53.6 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{CS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\right.$ Open, $V_{U V L O}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=0 \mathrm{~V}$, for typical values $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$, for min/max values, $\mathrm{T}_{J}$ is $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$, unless otherwise noted) (continued)

| Symbol | Characteristics | Test Condition | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## COMP SECTION

| KPWM | PWM to COMP Gain Through Resistor Divider | $\mathrm{V}_{\mathrm{COMP}}=1.25 \mathrm{~V} / 2.9 \mathrm{~V}$ | 7.6 | 8.0 | 8.4 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PWM (Dly) }}$ | Propagation Delay to DRV Low (Note 6) | $\begin{aligned} & \mathrm{V}_{\text {CoMP }}=2 \mathrm{~V}, \\ & \text { Step } \mathrm{V}_{\mathrm{CS}} 0-0.35 \mathrm{~V} \end{aligned}$ | - | 25 | 75 | ns |
| $\mathrm{V}_{\text {offskip }}$ | Internal Feedback Offset |  | 0.3 | 0.64 | 0.91 | V |
| $\mathrm{V}_{\text {COMP(skip) }}$ | 0\% Duty Ratio Level - 0-A Setpoint and No DRV | $\mathrm{V}_{\text {COMP }}$ is decreasing | - | 325 | - | mV |
| $\mathrm{V}_{\text {COMP(skip_hys) }}$ | Voltage Hysteresis between Skip and Skip_out Level | $\mathrm{V}_{\text {COMP }}$ is increasing | - | 5 | - | mV |
| $\mathrm{R}_{\mathrm{FB}}$ | Internal Pull-Up Resistance |  | 4 | 5 | 6 | k $\Omega$ |
| $\mathrm{V}_{\text {COMP(open) }}$ | COMP Open Pin Voltage | $\mathrm{V}_{\mathrm{cc}}=3.6 \mathrm{~V}$ | 3.15 | 3.45 | - | V |
| $\mathrm{I}_{\text {COMP }}$ | COMP Output Current | $\mathrm{V}_{\text {COMP }}=0$ | 0.84 | 1 | 1.2 | mA |
| $\mathrm{D}_{\text {MAX }}$ | Maximum Duty Ratio Limit (Note 6) | $\mathrm{V}_{\text {COMP }}=$ Open | 86 | 90 | 94 | \% |
| $\mathrm{D}_{\text {MIN }}$ | Minimum Duty Ratio (Note 6) | $\mathrm{V}_{\text {COMP }}=0$ | - | - | 0 | \% |

OPERATIONAL AMPLIFIER SECTION

| $\mathrm{V}_{\text {ref }}$ | Voltage Feedback Input | $\begin{aligned} & \mathrm{T}_{J}=25^{\circ} \mathrm{C} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{J}<125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 2.45 \\ & 2.42 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 2.55 \\ & 2.58 \end{aligned}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IB | Input Bias Current | $\mathrm{V}_{\mathrm{FB}}=3 \mathrm{~V}$ | - | 0.01 | - | $\mu \mathrm{A}$ |
| $\mathrm{A}_{\mathrm{OL}}$ | Open-Loop Voltage Gain | $\mathrm{V}_{\text {COMP }}=2$ to 4 V | - | 90 | - | dB |
| BW | Unity Gain Bandwidth ( $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ ) |  | - | 1 | - | MHz |
| PSRR | Power Supply Rejection Ratio |  | - | 60 | - | dB |
| Iops | Output Current (Output Resistance is $\mathrm{R}_{\text {FB }}$ ) Sink | $\left(\mathrm{V}_{\mathrm{COMP}}=0.35 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=2.7 \mathrm{~V}\right)$ | - | 10 | - | mA |
| $V_{\text {Oth }}$ <br> $V_{\text {OtL }}$ | Output Voltage Swing High State Low State | COMP is open, $\mathrm{V}_{\mathrm{FB}}=2.3 \mathrm{~V}$ COMP is open, $\mathrm{V}_{\mathrm{FB}}=2.7 \mathrm{~V}$ | - | $\begin{gathered} 4.8 \\ 0.03 \end{gathered}$ | 0.15 | V |

SOFT START

| $\mathrm{V}_{\text {SS }}$ (open) | Soft-Start Open Pin Voltage | $\mathrm{V}_{\mathrm{cc}}=3.6 \mathrm{~V}$ | 2.80 | 3.35 | - | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {SS(end) }}$ | Soft-Start End Threshold |  | 1.85 | 2.00 | 2.15 | V |
| Iss | Soft-Start Current | $0<\mathrm{V}_{\text {SS }}<\mathrm{V}_{\text {SS }}$ (end) | 12 | 15 | 18 | $\mu \mathrm{A}$ |
| $\mathrm{K}_{\text {SS }}$ | Soft-Start to CS Divider |  | - | 8 | - |  |
| $\mathrm{R}_{\text {SS(DIS) }}$ | Soft-Start Discharge Resistance |  | - | - | 100 | $\Omega$ |
| $\mathrm{f}_{\text {SW(SS }}$ | Minimum Frequency for $\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$ | Clamp frequency | 20 | 30 | - | kHz |

OSCILLATOR

| $\mathrm{f}_{\text {OSC1 }}$ | Oscillator Frequency 1 | $\mathrm{R}_{\mathrm{T}}=53.6 \mathrm{k} \Omega$ | 185 | 200 | 215 | kHz |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{f}_{\text {OSC2 }}$ | Oscillator Frequency 2 | $\mathrm{R}_{\mathrm{T}}=130 \mathrm{k} \Omega$ | 90 | 100 | 110 | kHz |
| $\mathrm{f}_{\text {OSC3 }}$ | Oscillator Frequency 3 | $\mathrm{R}_{\mathrm{T}}=18.7 \mathrm{k} \Omega$ | 450 | 500 | 550 | kHz |
| $\mathrm{f}_{\text {OSC4 }}$ | Oscillator Frequency 4 | $\mathrm{R}_{\mathrm{T}}=8.66 \mathrm{k} \Omega$ | - | 1000 | - | kHz |

UNDER-VOLTAGE LOCKOUT

| $\mathrm{V}_{\text {STBY(th) }}$ | Standby Threshold | $\mathrm{V}_{\text {UVLO }}$ increasing | 0.3 | 0.35 | 0.4 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {RST(th) }}$ | Reset Threshold | $V_{\text {UVLO }}$ decreasing | 0.25 | 0.3 | 0.35 | V |
| $\mathrm{V}_{\text {STBY(HYS) }}$ | Standby Hysteresis | $\mathrm{V}_{\text {UVLO }}$ decreasing | - | 50 | - | mV |
| $\mathrm{t}_{\text {STBY (DLY) }}$ | Standby Detection RC Filter |  | - | 7 | - | $\mu \mathrm{s}$ |
| V UVLO(th) | UVLO Threshold | V UVLO increasing | 0.49 | 0.5 | 0.51 | V |
| luvLo(HYS) | UVLO Hysteresis Current |  | 4.5 | 5 | 5.5 | $\mu \mathrm{A}$ |
| tuvLo(DLY) | UVLO Detection Delay Filter | $\mathrm{V}_{\text {UVLO }}=\mathrm{V}_{\text {UVLO }}(\mathrm{th})-50 \mathrm{mV}$ | - | 1.1 | - | $\mu \mathrm{s}$ |

ELECTRICAL CHARACTERISTICS $\left(\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{COMP}}=o p e n, \mathrm{C}_{\mathrm{DRV}}=1 \mathrm{nF}, \mathrm{R}_{\mathrm{T}}=53.6 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{CS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\right.$ Open, $\mathrm{V}_{\mathrm{UVLO}}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=0 \mathrm{~V}$, for typical values $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$, for min/max values, $\mathrm{T}_{J}$ is $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$, unless otherwise noted) (continued)

| Symbol | Characteristics | Test Condition | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

UNDER-VOLTAGE LOCKOUT

| tuvLO(EN) | Enable Filter Delay | $\mathrm{V}_{\text {UVLO }}$ increasing | - | 5 | - | $\mu \mathrm{S}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

OVER-POWER PROTECTION

| $\mathrm{V}_{\text {OPP(START })}$ | UVLO Voltage Above Which OPP Applied |  | - | 1 |
| :---: | :--- | :--- | :---: | :---: |
| OPP $_{\text {red }}$ | Maximum Peak Current Reduction | $V_{\text {UVLO }}=4 \mathrm{~V}$ | $\mathrm{~V}_{\mathrm{CS}}=\mathrm{V}_{\mathrm{CS}(\mathrm{LIM})}\left(1-\right.$ OPP $\left._{\text {red }}\right)$ | - |
| OPP $_{\text {clp }}$ | Internal Peak Reduction Clamp on UVLO | - | 15 | - |
| $\mathrm{V}_{\mathrm{OPP}(0 \%)}$ | COMP Threshold Voltage Above Which OPP is Applied |  | - | 1.4 |
| $\mathrm{~V}_{\mathrm{OPP}(100 \%)}$ | COMP Threshold Voltage for 100\% OPP | - | V |  |

GATE DRIVE

| $t_{\text {DRV(rise) }}$ | DRV Rise Time | $\begin{aligned} & \mathrm{V}_{\mathrm{DRV}}=1.2 \mathrm{~V} \text { to } 10.8 \mathrm{~V}, \mathrm{C}_{\mathrm{DRV}} \\ & =1 \mathrm{nF} \end{aligned}$ | 6 | 10 | 16 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {DRV(fall) }}$ | DRV Fall Time | $\begin{aligned} & V_{\text {DRV }}=10.8 \mathrm{~V} \text { to } 1.2 \mathrm{~V}, \mathrm{C}_{\mathrm{DRV}} \\ & =1 \mathrm{nF} \end{aligned}$ | 6 | 10 | 16 | ns |
| IDRV(SRC) | DRV Source Current | $V_{\text {DRV }}=6 \mathrm{~V}$, Note 8 | - | 0.9 | - | A |
| I DRV(SNK) | DRV Sink Current | $\mathrm{V}_{\text {DRV }}=6 \mathrm{~V}$, Note 8 | - | 1.0 | - | A |
| $\mathrm{V}_{\text {DRV }}$ (clamp) | DRV Clamp Voltage | $\mathrm{V}_{\mathrm{CC}}=20 \mathrm{~V}, \mathrm{R}_{\mathrm{DRV}}=10 \mathrm{k} \Omega$ | 8 | 10 | 12 | V |
| $\mathrm{V}_{\text {DRV(MIN })}$ | Minimum DRV Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}(\mathrm{reg})}+100 \mathrm{mV}, \\ & \mathrm{R}_{\mathrm{DRV}}=10 \mathrm{k} \Omega \end{aligned}$ | 6 | - | - | V |

## FAULT PROTECTION

| $\mathrm{t}_{\mathrm{AR}}$ | Auto-recovery Timer |  | 0.8 | 1 |
| :---: | :--- | :--- | :--- | :--- |

THERMAL SHUTDOWN

| $\mathrm{T}_{\text {SHDN }}$ | Thermal Shutdown |  | 150 | 165 | 180 | ${ }^{\circ} \mathrm{C}$ |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {SHDN(hys) }}$ | Thermal Shutdown Hysteresis |  | - | 25 | - | ${ }^{\circ} \mathrm{C}$ |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.
4. Disabling of overload timer refers to not acknowledging overload as a fault. The device will continue to switch indefinitely without going to fault mode.
5. Disabling Slope compensation means that no compensation ramp is applied.
6. Electrical characteristics apply to both COMP Architectures
7. OPP Current Gain disabled means that no OPP current is injected out of the CS pin
8. Guaranteed by design

TYPICAL CHARACTERISTICS


Figure 4. $\mathbf{V}_{\mathbf{C C}(\text { REG })} \mathbf{v s}$. Temperature


Figure 6. $\mathrm{V}_{\text {in(MIN) }}$ vs. Temperature


Figure 8. $I_{\text {start }}$ vs. Temperature


Figure 5. $\mathrm{V}_{\text {in(STR) }}$ vs. Temperature


Figure 7. $\mathrm{V}_{\mathrm{CC}(\text { reset })}$ vs. Temperature


Figure 9. $\mathrm{I}_{\text {vin(off) }}$ vs. Temperature

TYPICAL CHARACTERISTICS (continued)


Figure 10. $\mathbf{V}_{\mathrm{CC}(\mathrm{OVP})}$ vs. Temperature


Figure 12. $\mathrm{I}_{\mathrm{CC}(\mathrm{STBY})}$ vs. Temperature


Figure 14. $\mathrm{I}_{\mathrm{CC}\left(\mathrm{STBY}_{-} \mathrm{VI}\right)}$ vs. Temperature


Figure 11. $\mathrm{I}_{\mathrm{CC}(\mathrm{SHDN})}$ vs. Temperature


Figure 13. ICC(SHDN_vI) vs. Temperature


Figure 15. $\mathrm{I}_{\mathrm{CC}(E N)}$ vs. Temperature


Figure 16. $\mathbf{V}_{\mathbf{c s}(\mathrm{lim})}$ vs. Temperature


Figure 18. $\mathrm{V}_{\text {SCP(LIM) }}$ vs. Temperature


Figure 20. $\mathbf{V}_{\text {ramp }}$ vs. Temperature


Figure 17. $\mathrm{t}_{\mathrm{CS}(\mathrm{DLY})}$ vs. Temperature


Figure 19. $\mathrm{t}_{\mathrm{LEB}(\mathrm{CS})}$ vs. Temperature


Figure 21. R $_{\text {ramp }}$ vs. Temperature

TYPICAL CHARACTERISTICS (continued)


Figure 22. $\mathrm{V}_{\text {offskip }}$ vs. Temperature


Figure 24. $\mathrm{D}_{\mathrm{MAX}}$ vs. Temperature


Figure 26. $\mathrm{f}_{\mathrm{osc} 1}$ vs. Temperature


Figure 23. R $_{\text {FB }}$ vs. Temperature


Figure 25. $\mathbf{V}_{\text {ref }}$ vs. Temperature


Figure 27. $\mathbf{f}_{\mathrm{osc} 2}$ vs. Temperature

TYPICAL CHARACTERISTICS (continued)


Figure 28. $\mathrm{f}_{\mathrm{osc} 3}$ vs. Temperature


Figure 30. $\mathbf{V}_{\mathbf{R S T}(\text { th })} \mathbf{v s}$. Temperature


Figure 32. OPP $_{\text {red }}$ vs. Temperature


Figure 29. $\mathbf{V}_{\mathbf{S T B Y}(\mathrm{th})} \mathbf{v s}$. Temperature


Figure 31. $\mathrm{V}_{\text {UVLO(th) }}$ vs. Temperature


Figure 33. $\mathrm{V}_{\mathrm{DRV} \text { (clamp) }}$ vs. Temperature

## APPLICATION INFORMATION

NCP12711 implements a standard current-mode architecture where the switch-off event is dictated by the peak current setpoint. This component represents the ideal candidate where low part-count and cost effectiveness are key design parameters, particularly in dc-dc converters modules and open-frame power supplies. NCP12711 brings all the necessary components normally needed in today modern power supply designs.

- Current-mode operation with internal slope compensation: implementing peak current mode control at a fixed operating frequency, the NCP12711 includes an externally-adjustable slope compensation scheme. By sizing a single resistance connected in series with the CS pin, the designer has the ability to tailor the compensation level exactly to his needs.
- $0 \%$ duty ratio operation: the loop can program a $0-\mathrm{A}$ peak current setpoint when it imposes 640 mV on the error amplifier COMP pin. It means, the width of the DRV pulse is a minimum $t_{\text {on }}$ (LEB + propagation delay). If $V_{\text {out }}$ keeps increasing in this situation, the regulation is lost and the IC goes to skip mode with no DRV pulse. It ensures that the IC will safely skip cycles at minimum $t_{o n}$ during light load, preventing output runaway while keeping output ripple at a minimum.
- Internal regulator: the part includes an internal regulator powering the device from 4 to 45 V without the need to resort to an auxiliary winding. When power dissipation is at stake, it is possible to lift the VCC pin up via an auxiliary winding and permanently disable the regulator.
- Input voltage monitoring: the UVLO pin observes the input voltage through a resistive divider. This pin serves two purposes: a) it ensures the converter operates within the range it has been designed for and $b$ ) it routes this information to a power-limiting path for over-power protection (OPP).
- Internal OPP: the part internally buffers the UVLO voltage and reduces the maximum peak current setpoint at high input line. Please note that the OPP current starts from $0 \%$ when the UVLO voltage is 1.0 V , a low-line condition. It helps pass maximum power at the lowest input voltage despite some compensation at high line. OPP is also disabled during the start-up sequence or in light-load operation.
- Internal soft-start: a soft-start precludes the main power switch from being stressed upon start up and it reduces output voltage overshoots. In this controller, the soft-start can be adjusted by a simple capacitor to ground. Beside peak current smooth increase brought by this mechanism, the switching frequency starts from a low $30-\mathrm{kHz}$ value
and increases along the soft-start sequence. Soft-start is activated when a new startup sequence occurs or during an auto-recovery hiccup.
- On-board op-amp: an op-amp allows the implementation of non-isolated dc-dc converters but also isolated versions in which the rectified auxiliary voltage is used for regulation.
- $V_{c c} O V P:$ an OVP protects the circuit against $V_{c c}$ runaways. The fault must be present at least $7 \mu \mathrm{~s}$ to be validated. This OVP is auto-recovery.
- Short-circuit protection: short-circuit and especially over-load protections are difficult to implement when a strong leakage inductance between auxiliary and power windings affects the transformer (the auxiliary winding level does not properly collapse in presence of an output short). In this controller, every time the internal $0.25-\mathrm{V}$ maximum peak current limit is activated (or less when OPP is active), an error flag is asserted and a time period starts, thanks to the programmable timer. When the timer has elapsed, the controller enters an auto-recovery mode with a $1-\mathrm{s}$ recurrence.
- Winding or diode short circuit protection: in case the secondary-side winding (or even the rectifying diode) is shorted, the primary-side current can grow very quickly with possibly-lethal conditions in the converter. An extra comparator with a smaller LEB monitors if the peak current exceeds $25 \%$ of the maximum value $\left(250 \mathrm{mV} / \mathrm{R}_{\text {sense }}\right)$ four consecutive times. At the end of this sequence, the converter enters auto-recovery mode.


## Supplying the Controller

The component integrates a start-up current source supplied from the VIN pin and capable of sourcing up to 20 mA typically to the VCC pin. When $V_{c c}$ reaches the regulation level of 7.5 V , the startup is a linear regulator which can continue to supply and regulate $\mathrm{V}_{\mathrm{cc}}$ at 7.5 V . The recommended VCC capacitance to ensure stability of the regulator is $1-10 \mu \mathrm{~F}$. This source is a dual-current type meaning that if for any reason the $V_{c c}$ is shorted to ground, the current is safely limited to 2.5 mA , preventing any lethal runaway at a high input voltage. When the short circuit is released and $V_{c c}$ exceeds a certain voltage level ( 200 mV typical), the source is back to its $20-\mathrm{mA}$ setpoint. The $20-\mathrm{mA}$ are typically specified for a $12-\mathrm{V}$ level on the VIN pin but the part will deliver current as soon as a bias appears on the part. Figure 34 shows a simulated start-up sequence with VIN plateauing at 4 V for some time before taking off towards 15 V . The driving pulses follow the voltage and are clamped at the $7.5-\mathrm{V}$ voltage later on.


Figure 34. The LDO is Activated During the Start-up Sequence and Powers the Controller

As the LDO supplies the controller, it sees the average current absorbed by the controller. This current is approximately made of $I_{C C(E N)}$ plus the MOSFET driving current leading to a total current equal to:

$$
\begin{equation*}
\mathrm{I}_{\mathrm{LDO}} \approx \mathrm{I}_{\mathrm{CC}(E \mathrm{~N})}+\mathrm{I}_{\mathrm{DRV}} \approx \mathrm{I}_{\mathrm{CC}(E \mathrm{~N})}+\mathrm{f}_{\mathrm{sw}} \mathrm{Q}_{\mathrm{G}} \tag{eq.1}
\end{equation*}
$$

Assume you have selected a MOSFET featuring a $35-\mathrm{nC}$ total gate charge $Q_{G}$ and operate it at 250 kHz . The average current flowing in the LDO will be:
$\mathrm{I}_{\mathrm{LDO}} \approx 4 \mathrm{~m}+250 \mathrm{k} \cdot 35 \mathrm{n} \approx 12.8 \mathrm{~mA}$
(eq. 2)
This current multiplied by the maximum voltage at the VIN pin will define the controller average power dissipation:

$$
\begin{equation*}
\mathrm{P}_{\mathrm{LDO}}=\mathrm{I}_{\mathrm{LDO}} \mathrm{~V}_{\mathrm{VIN}} \tag{eq.3}
\end{equation*}
$$

If we assume a $R_{\theta J-A}$ of $130^{\circ} \mathrm{C} / \mathrm{W}$ when the part is soldered on a wide copper area, then the maximum VIN voltage at a $50^{\circ} \mathrm{C}$ ambient temperature will be:

$$
\begin{equation*}
V_{i n, \max }<\frac{T_{j}-T_{A}}{R_{\theta J-A} I_{L D O}} \tag{eq.4}
\end{equation*}
$$

Assume a junction temperature limit of $110^{\circ} \mathrm{C}$ and a maximum ambient of $60^{\circ} \mathrm{C}$, then the maximum bias voltage for this circuit while the LDO is permanently activated would be:

$$
\begin{equation*}
V_{\mathrm{in}, \max }<\frac{110-60}{130 \times 12.8 \mathrm{~m}} \approx 30 \mathrm{~V} \tag{eq.5}
\end{equation*}
$$

Beyond this value, risks exist to damage the die by excessive power dissipation. To benefit from the full voltage range up to 45 V , it is recommended to a) reduce the dissipated power by lowering $f_{s w}$ and adopting a low- $Q_{G}$ power MOSFET and/or b) add an auxiliary winding to the transformer and use the LDO as a simple one-shot start-up source (Figure 35).


Figure 35. The LDO Can Be Associated with an Auxiliary Winding and Be Turned Off in Normal Operation

## Protecting the VCC Pin

The VCC pin is protected by an over-voltage detection circuitry which immediately reacts as soon as the bias on this pin exceeds 27 V typically ( 25 V minimum). When the fault happens and lasts more than $7 \mu \mathrm{~s}$, all pulses are immediately stopped and the circuit remains silent for 1 s . It resumes operation via a soft-start sequence and goes back to normal mode if the fault has gone. This function is there to protect the controller in case you would accidentally supply it with a large voltage on the auxiliary winding for instance if the control loop fails. In some low-voltage applications, you can directly supply the controller from the input rail by shorting the VIN and VCC pins together (Figure 36).


Figure 36. For Low-voltage Applications, it is Possible to Connect the VIN and VCC Pins Together. The OVP on the VCC Pin Remains Active and will Stop Pulses if the Input Rail Exceeds 27 V .

The short circuit between the pins bypasses the LDO and the whole circuit is fed by the input rail. Make sure the input rail voltage always remain below the OVP voltage otherwise the controller will stop working. In the example, the $25-\mathrm{V}$ limit corresponds to the minimum of the OVP specification.

## Monitoring the Input Voltage

It is important to check that the converter operates within an authorized input voltage range. For that purpose, the UVLO pin permanently monitors a scaled-down image of the input rail and turns the IC on or off accordingly. A simplified view of the internal circuitry is shown in Figure 37.


Figure 37. A Comparator Turns The IC On or Off Depending the VIN Pin Bias Level

The turn-on and -off voltages can be obtained using the following formulas:

$$
\begin{align*}
& \mathrm{V}_{\mathrm{on}}=\left[\mathrm{V}_{\mathrm{UV}(\mathrm{th})}+\left(\mathrm{R}_{\mathrm{UVLO} 1} \| \mathrm{R}_{\mathrm{UVLO} 2}+\mathrm{R}_{\mathrm{HYS}}\right) \mathrm{I}_{\mathrm{UV}(\mathrm{HYS})}\right] \frac{\mathrm{R}_{\mathrm{UVLO} 1}+\mathrm{R}_{\mathrm{UVLO} 2}}{R_{\mathrm{UVLO} 2}}  \tag{eq.6}\\
& V_{\text {off }}=\left(V_{\mathrm{UVLO}(\mathrm{th})}-V_{\mathrm{UVLO}(H Y S)}\right) \frac{R_{\mathrm{UVLO} 1}+R_{\mathrm{UVLO} 2}}{R_{\mathrm{UVLO} 2}} \tag{eq.7}
\end{align*}
$$

From these expressions, resistors setting the turn-on and -off levels are determined with the below equations in which $R_{U V L O 2}$ is arbitrarily fixed:

$$
\begin{align*}
& R_{\mathrm{UVLO}(\mathrm{HYS})}=\frac{\left(\mathrm{V}_{\mathrm{UVLO}(\text { th) }}-\mathrm{V}_{\mathrm{UVLO}(\mathrm{HYS})}\right) \mathrm{V}_{\text {on }}+\mathrm{I}_{\mathrm{UVLO}(\mathrm{HYS})} \mathrm{R}_{\mathrm{UVLO2}}\left(\mathrm{~V}_{\mathrm{UVLO}(\text { (h) })}-\mathrm{V}_{\mathrm{UVLO}(\mathrm{hys})}\right)-\mathrm{V}_{\text {off }}\left(\mathrm{V}_{\mathrm{UVLO}(\mathrm{th})}+\mathrm{I}_{\mathrm{UVLO}(\mathrm{HYS})} \mathrm{R}_{\mathrm{UVLO2}}\right)}{\mathrm{I}_{\mathrm{UVLO}(\mathrm{HYS})} \mathrm{V}_{\text {off }}} \text { (eq. 8) } \\
& R_{\mathrm{UVLO} 1}=\frac{\mathrm{R}_{\mathrm{UVLO2}}\left(\mathrm{~V}_{\text {off }}-\mathrm{V}_{\mathrm{UVLO}(\mathrm{th})}+\mathrm{V}_{\mathrm{UVLO}(\mathrm{HYS})}\right)}{\mathrm{V}_{\mathrm{UVLO}(\mathrm{th})}-\mathrm{V}_{\mathrm{UVLO}(\mathrm{HYS})}} \tag{eq.9}
\end{align*}
$$

As an example, if $R_{U V L O 2}=10 \mathrm{k} \Omega$ and you select an $8-\mathrm{V}$ turn-on voltage with a $6-\mathrm{V}$ turn-off level, then $R_{H Y S}=20 \mathrm{k} \Omega$ and $R_{U V L O 1}=114 \mathrm{k} \Omega$. The Excel sheet posted on the NCP12711 landing page automates the calculation of these resistors. As a final note, once the resistive divider is determined, it is important to verify that the maximum voltage on the UVLO pin does not approach or exceed its $5.5-\mathrm{V}$ maximum rating at the maximum input voltage. Should it be the case, you will have to install a 4.7-V Zener
diode at the UVLO pin to keep the pin voltage within its safe operating area.

## Limiting the Power Excursion at High Input Voltage

It is a well-known phenomenon that the maximum power delivered by a flyback converter varies with the input voltage. Assuming a wide input range design, your converter can potentially exhibit more current for the output diode at high line than at low line with detrimental effects for
reliability. This is because the converter is designed to deliver its nominal power at the lowest input voltage. Transition to DCM and propagation delays are the reason why the power capability changes with the input voltage.


Figure 38. The Maximum Peak Current Reduces with the Input Voltage and Reaches $85 \%$ of its Nominal Value at the Highest Input Voltage

NCP12711 embarks an over-power protection (OPP) scheme which reduces the maximum peak current setpoint when the UVLO voltage varies from 1 V (low line) to 4 V where the OPP is no longer active. The peak setpoint will reduce by $15 \%$ when the UVLO hits 4 V (Figure 38). An option exists to turn OPP permanently off, please contact sales for that purpose.

## Soft-Start Sequence

To limit the stress on primary- and secondary-sides, the NCP12711 incorporates a soft-start circuitry which smoothly increases the peak current setpoint cycle-by-cycle but also sweeps the switching frequency. The converter starts with an almost $0-$ A setpoint at a $30-\mathrm{kHz}$ frequency and increases this value up to the nominal selection. A capacitor is charged by a $15-\mu \mathrm{A}$ current source up to 2 V where the sequence has ended. The capacitor is thus selected based on the wanted soft-start duration:

$$
\begin{equation*}
C_{S S}=\frac{I_{\mathrm{SS}} \mathrm{t}_{\mathrm{SS}}}{\mathrm{~V}_{\mathrm{SS}(\text { end })}}=\frac{15 \mu \times 10 \mathrm{~m}}{2}=75 \mathrm{nF} \tag{eq.10}
\end{equation*}
$$



Figure 39. The Peak Current is Smoothly Ramped Up as Well as the Switching Frequency Which Starts from a Low 30 kHz

Figure 39 shows a typical start-up sequence highlighting current and frequency variations during this sequence. Please note the different time scale for the frequency plot.

The frequency sweep ensures the lowest possible stress at power up and is especially interesting when secondary-side synchronous rectification is used: in absence of output voltage, the MOSFET body diode plays the rectifier role until the control circuit takes the lead when sufficiently powered. In absence of a smooth frequency ramp-up,
violent voltage spikes can appear across the synchronous MOSFET and may destroy it. A slow frequency increase ensures a limited stress until the synchronous circuit is fully operational.

## Feedback and Current Sense

The controller hosts an operational amplifier (op-amp) useful for either non-isolated dc-dc or primary-side-operated isolated flyback converters. The
output of this op-amp controls the peak current setpoint via a resistive divider associated with a series diode as shown in Figure 40. The voltage-to-peak-current-setpoint division ratio is 8 with a maximum value $V_{C S(L I M)}$ clamped at 250 mV . The maximum inductor current without active OPP is therefore defined as:

In which $t_{\text {prop }}$ represents the maximum propagation delay from the detection of the over-current event to the effective MOSFET gate pulldown. The IC contributes up to 75 ns to this figure but if you add a gate resistance, this number can grow significantly.

$$
\begin{equation*}
\mathrm{I}_{\mathrm{L}, \max }=\frac{\mathrm{V}_{\mathrm{CS}(\mathrm{LIM})}}{\mathrm{R}_{\text {sense }}}+\frac{\mathrm{V}_{\text {in }}}{\mathrm{L}_{\mathrm{p}}} \mathrm{t}_{\text {prop }} \tag{eq.11}
\end{equation*}
$$



Figure 40. The Series Diode Introduces an Offset Making Sure Skip Cycle Occurs at a 0\% Duty Ratio

In a current-mode controller, the minimum on-time duration is set by the propagation delay and the leading-edge blanking duration. The sum of both variables gives the minimum $t_{o n}$. When the load current is getting lighter, the op-amp pulls the COMP pin down in an attempt to reduce the peak current setpoint. The voltage on the COMP decreases until the minimum on-time is reached. With the NCP12711, this minimum $t_{o n}$ is around 135 ns and despite a COMP pin going further down, it cannot be reduced. Thus, there is always a little bit of energy that is transmitted cycle by cycle from the primary to the secondary side. An output voltage runaway in a flyback converter is therefore possible in a no-load condition. To avoid this situation, a diode drop ( $\approx 640 \mathrm{mV}$ ) is inserted with the feedback voltage setting the peak current. For the maximum peak value, the COMP pin will be biased at the following level:

$$
\begin{equation*}
\mathrm{V}_{\mathrm{COMP}}=\mathrm{V}_{\mathrm{CS}(\mathrm{LIM})} \times \mathrm{k}_{\mathrm{PWM}}+\mathrm{V}_{\mathrm{f}}=0.25 \times 8+0.64=2.64 \mathrm{~V} \tag{eq.12}
\end{equation*}
$$

On the opposite, the minimum current will be reached when $V_{\text {COMP }}$ falls below 0.64 V . The dynamic on the COMP pin can therefore be depicted by the graph shown in Figure 41 with simulation data. At power up, the loop asks for the maximum peak current and regulates when the target is met. Considering a light-load condition, the loop will reduce the setpoint to a minimum so as to keep $V_{\text {out }}$ in
regulation. The output pulses can reduce down to the smallest possible ones and equal LEB plus propagation delay, including the MOSFET turn-off time. If the loop asks for less than this value, the peak current is frozen to this minimum value:

$$
\begin{equation*}
\mathrm{I}_{\mathrm{p}, \text { min }}=\frac{\mathrm{V}_{\text {in }}}{\mathrm{L}_{\mathrm{p}}}\left(\mathrm{t}_{\mathrm{LEB}}+\mathrm{t}_{\text {prop }}\right) \tag{eq.13}
\end{equation*}
$$

Assuming a $5-\mu \mathrm{H}$ primary inductance $L_{p}$ with a $40-\mathrm{V}$ input voltage and a $150-$ ns pulse duration, the peak current cannot be below 1.2 A. If the load keeps decreasing, an output voltage runaway can happen as peak current can no longer be reduced: regulation is lost. To avoid an over-voltage situation, the controller hosts a skip cycle comparator which shuts pulses off when the feedback is out of its normal dynamic range. When $V_{C O M P}$ keeps going down in an attempt to regulate (with no action of course), it reaches 325 mV and all pulses are stopped. As $V_{\text {out }}$ is now falling in lack of pulses, the COMP pin slightly goes up again and authorizes pulses until COMP goes low. This is skip cycle operation. Unlike other controller where skip is programmed at $10-15 \%$ peak current, here it only activates when the regulation is lost. Thus, if you do not want to see skip cycle in your application, either install a dummy output load (a bleeder) or reduce the output resistance of the feedback divider so that it draws enough current to maintain $V_{\text {COMP }}$ above 640 mV .


Figure 41. The COMP Pin Swings between 2.64 V and 0.64 V for a 0-A Peak Setpoint. Skip Cycle Operation Happens when the Loop Fails to Regulate at the Lowest Possible Peak Current Setpoint.

## Slope Compensation

Current-mode power supplies are prone to sub-harmonic oscillations. This is because the inner current-loop gain crossover frequency is too high and there is no phase margin at this point. The condition happens when the converter operates in continuous conduction mode (CCM) with a duty ratio approaching $50 \%$. A simple cure for these sub-harmonic oscillations is to inject a compensation ramp $S_{e}$ which will reduce the current-loop gain. It can be done in several ways but the simplest one is to sum the ramp with the current sense information. NCP12711 integrates an artificial ramp derived from the oscillator. Once buffered, it biases the CS pin via a $20-\mathrm{k} \Omega$ resistor (Figure 42 ) only during the on-time. Inserting a resistance in series with the sensed voltage offers a simple means to adjust the compensation effort. If you do not want compensation, simply reduce this resistance or suppress it provided your PCB layout is clean.


Figure 42. You Can Easily Adjust the Slope Compensation Level you Need by Inserting a Resistance in Series with the CS Pin

To determine the value of $R_{\text {comp }}$, you first need to determine the primary-side inductor current downslope $S_{f}$. Once scaled to volts per second via the sense resistance, we have:

$$
\begin{equation*}
S_{f}=\frac{V_{\text {out }}+V_{f}}{N L_{p}} R_{\text {sense }} \tag{eq.14}
\end{equation*}
$$

In which $V_{f}$ is the secondary-side rectifier drop, $N$ is the 1: $N$ transformer turns ratio, $L_{p}$ the primary-side inductance and $R_{\text {sense }}$ the current sensing resistance. The compensation slope is given in the data-sheet and depends on the selected switching period:

$$
\begin{equation*}
\mathrm{S}_{\mathrm{e}}=\frac{\mathrm{V}_{\mathrm{ramp}}}{\mathrm{D}_{\max } T_{\mathrm{sw}}} \tag{eq.15}
\end{equation*}
$$

Now, compute the division ratio value between $S_{e}$, the existing ramp level and what you want to inject. If we select a compensation level equal to $50 \%$ of the inductor downslope current, then the division ratio equals:

$$
\text { divratio }=\frac{0.5 \times S_{f}}{S_{e}}=\frac{0.5 \cdot D_{\max } R_{\text {sence }} T_{\text {sw }}\left(V_{\text {out }}+V_{f}\right)}{L_{p} N V_{\text {ramp }}}
$$

Then, the resistance to add in series with the CS pin is simply:

$$
\begin{equation*}
\mathrm{R}_{\mathrm{comp}}=\text { divratio } \times \mathrm{R}_{\mathrm{ramp}} \tag{eq.17}
\end{equation*}
$$

Assume the following data: $L_{p}=5 \mu \mathrm{H}, R_{\text {sense }}=0.03 \Omega$, $D_{\text {max }}=90 \%, F_{S w}=100 \mathrm{kHz}, R_{\text {ramp }}=20 \mathrm{k} \Omega, N=1.25$ and $V_{\text {ramp }}=1.9 \mathrm{~V}$. Applying the above formulas to a $5-\mathrm{V}$ converter leads to a compensation resistance value of $1.4 \mathrm{k} \Omega$ :

$$
\begin{aligned}
& \mathrm{V}_{\text {out }}:=5 \mathrm{~V} \quad \mathrm{~N}_{\text {turns }}:=1.25 \\
& \mathrm{~L}_{\mathrm{p}}:=5 \mu \mathrm{H} \quad \mathrm{R}_{\text {ramp }}:=20 \mathrm{k} \Omega \quad \mathrm{R}_{\text {sense }}:=0.03 \Omega \\
& \mathrm{~V}_{\text {ramp }}:=1.9 \mathrm{~V} \quad \mathrm{~T}_{\mathrm{sw}}:=\frac{1}{\mathrm{~F}_{\mathrm{sw}}} \quad \mathrm{~V}_{\mathrm{f}}:=0.5 \mathrm{~V} \\
& \mathrm{~S}_{\mathrm{e}}:=\frac{\mathrm{V}_{\text {ramp }}}{\mathrm{T}_{\mathrm{sw}}}=0.19 \frac{\mathrm{~V}}{\mu \mathrm{~s}} \\
& \mathrm{~F}_{\mathrm{sw}}:=100 \mathrm{kHz} \quad \mathrm{k}_{\text {comp }}:=50 \% \\
& \text { divratio }:=\frac{\mathrm{k}_{\mathrm{f}}:=\frac{\mathrm{V}_{\text {out }}+\mathrm{V}_{\mathrm{f}}}{\mathrm{~N}_{\text {turns }} \cdot \mathrm{L}_{\mathrm{p}}} \cdot \mathrm{R}_{\text {sense }}=0.026 \frac{\mathrm{~V}}{\mu \mathrm{~s}}}{\mathrm{~S}_{\mathrm{e}}}=0.069 \\
& \mathrm{R}_{\text {comp }}:=\mathrm{R}_{\text {ramp }} \cdot \text { divratio }=1.389 \times 10^{3} \Omega \\
& \frac{\mathrm{k}_{\text {comp }} \cdot \mathrm{R}_{\text {sense }} \cdot \mathrm{T}_{\mathrm{sw}} \cdot\left(\mathrm{~V}_{\text {out }}+\mathrm{V}_{\mathrm{f}}\right)}{\mathrm{L}_{\mathrm{p}} \cdot \mathrm{~N}_{\text {turns }} \cdot \mathrm{V}_{\text {ramp }}} \cdot \mathrm{R}_{\text {ramp }}=1.389 \mathrm{k} \Omega
\end{aligned}
$$

Figure 43. The Compensation Resistance is Easily Determined with a few Calculation Steps

## Short Circuit Protection

If the loop asks for the maximum power, the peak-current setpoint is clamped to 250 mV (no OPP). When this happens, the controller arms an error flag signaling a fault condition. This naturally occurs during the start-up sequence until the converter regulates and resets the flag. A fault timer of 30 ms starts every time the error flag is asserted. When the timer reaches completion, all pulses are stopped and the part remains silent for 1 s . If the auxiliary winding disappears during the $1-$ s off-mode, the LDO takes over and supplies the part. At the end of the 1-s period, a fresh start-up sequence takes place with soft-start and frequency sweep. If the fault has disappeared, the converter
recovers and resumes operation. If the fault is still present, a new 1-s off-mode takes place and the converter keeps ticking as long as the fault remains. Figure 44 describes a start-up sequence leading to a regulated output and suddenly followed by an output short circuit. The error flag is asserted immediately and the timer starts counting. During this time, the peak current is pushed to the maximum value. When the timer has elapsed, all pulses stop and the $1-\mathrm{s}$ off-time period starts. Then the power supply attempts to resume operations (not shown). The overload timer is set to 30 ms but longer periods of time are available upon request to the factory. Please contact your sales person for more information.


Figure 44. The Circuit Auto-recovers from a Short Circuit or an Overload Situation

In case the peak current measured at the CS pin largely exceeds the $250-\mathrm{mV}$ voltage setpoint, a second over-current comparator trips. This second comparator benefits from a smaller LEB duration ( 60 ns versus 110 ns ) and reacts in case the sensed voltage exceeds the $250-\mathrm{mV}$
limit by $25 \%$ : $\mathrm{V}_{\mathrm{SCP}(\mathrm{LIM})}$. When such an event occurs, e.g. when the secondary diode fails shorted, the controller counts 4 consecutive events and stops all pulses immediately. The part then waits 1 s before attempting to restart. The internal circuitry appears in Figure 45.


Figure 45. If the Current Sense Pin Exceeds the Maximum Cycle-by-cycle Limit by 25\%, a Counter Records the Event and Stops All Pulses after 4 Consecutive Events

## Operational Amplifier

The on-board op-amp exhibits a gain-bandwidth product (GBW) of 1.4 MHz with a low-frequency pole located at 53 Hz . It features an open-drain configuration loaded by the internal $5-\mathrm{k} \Omega$ pull-up resistor. With this circuit, it is possible to implement a type 2 compensator hosting a pole at the origin, one zero and one pole. Such configuration is shown in Figure 46 with its typical ac response in the right side. The type 2 lends itself well to stabilizing current-mode dc-dc converters. The characteristics of such compensator are described by the following transfer functions:

$$
\begin{equation*}
G(s)=-G_{0} \frac{1+\frac{\omega_{z}}{s}}{1+\frac{s}{\omega_{p}}} \tag{eq.18}
\end{equation*}
$$



In which:
$\mathrm{G}_{0}=\frac{\mathrm{R}_{2}}{\mathrm{R}_{1}} \frac{\mathrm{C}_{1}}{\mathrm{C}_{1}+\mathrm{C}_{2}} \approx \frac{\mathrm{R}_{2}}{\mathrm{R}_{1}}$
$\omega_{z}=\frac{1}{R_{2} C_{1}}$
(eq. 20)
$\omega_{\mathrm{p}}=\frac{1}{\mathrm{R}_{2} \frac{\mathrm{C}_{1} \mathrm{C}_{2}}{\mathrm{C}_{1}+\mathrm{C}_{2}}} \approx \frac{1}{\mathrm{R}_{2} \mathrm{C}_{1}}$
Approximated formulas are valid when we have $C_{2} \ll C_{1}$.


Figure 46. The On-board op-amp Lets you Realize a Type 2 Compensator which is Adequate for Stabilizing Current-mode dc-dc Converters

The op-amp own characteristic can be neglected if the selected crossover frequency is moderate, around the kHz for instance. However, if you plan to extend crossover at 10 kHz or so, then it is important to verify the compensator response once the op-amp characteristic is accounted for especially if a high gain is required at crossover. A separate application note covers a compensation exercise in details.

NCP12711 lends itself well to opto-isolated applications also. Just ground the feedback pin and connect the opto-coupler collector to the COMP pin with a capacitor for the pole generation together with $R_{F B}$.


Figure 47. If you Tie the FB Pin to Ground, then an Opto-isolator Can Pull the COMP Pin Down for Regulation Purposes

## Oscillator

The oscillator lets you select a switching frequency from 100 kHz up to 1 MHz . By pulling the $R_{t}$ pin to ground via a resistance, it is possible to select the switching frequency. The curve from Figure 48 links the switching frequency with the resistance value. An approximate formula lets you also determine the resistance as follows:

$$
\begin{equation*}
\mathrm{R}_{\mathrm{t}} \approx \frac{8.9 \cdot 10^{9}}{\mathrm{~F}_{\mathrm{sw}}-30 \mathrm{k}} \tag{eq.22}
\end{equation*}
$$

Assuming a wanted $100-\mathrm{kHz}$ operation, you would select a resistance of

$$
\begin{equation*}
\mathrm{R}_{\mathrm{t}}=\frac{8.9 \cdot 10^{9}}{100 \mathrm{k}-30 \mathrm{k}} \approx 127 \mathrm{k} \Omega \tag{eq.23}
\end{equation*}
$$

A quick experiment on the prototype will let you know if you need to keep or slightly adjust this value. The following array suggest values for some typical switching frequencies:

Table 1.

| Frequency (kHz) | $\mathbf{R}_{\mathbf{t}} \mathbf{( k \mathbf { \Omega } )}$ |
| :---: | :---: |
| 100 | 127 |
| 150 | 74.2 |
| 200 | 52.4 |
| 250 | 40.5 |
| 300 | 33 |
| 350 | 27.8 |
| 400 | 24 |

For stability reasons, it is usually not recommended to decouple the $R_{t}$ pin with a capacitor.


Figure 48. You Can Extract the $R_{t}$ Resistance Value from the Graph or Compute it with the Approximate Expression

## NCP12711

## Application Circuits

The NCP12711 can be used in a variety of applications. Figure 49 represents a $100-\mathrm{kHz}$ flyback converter
regulating the auxiliary winding at 12 V . This is a wide-range application since the board operates from a 4-V input voltage up to 45 V . the precision


Figure 49. 4.5-45 V Input Voltage Isolated Flyback Converter Delivering $12 \mathrm{~V} / 1 \mathrm{~A}$

Figure 50 represents a $5-\mathrm{V} / 2-\mathrm{A}$ application circuit operated from a $4.5-$ to $-10-\mathrm{V}$ input source, a typical industrial board-mounted module. A synchronous rectifier
ensures a good overall efficiency. There is no auxiliary winding on this board.


Figure 50. 4.5 - 10 V 5-V/2-A Opto-isolated dc-dc Flyback Module

## NCP12711

Considering NCP12711 for a non-isolated dc-dc converter such as a SEPIC or a boost is an option as shown in the below figure:


Figure 51. Here an Example of a 250-kHz-operated 12-W Boost Converterc delivers 12 V
Finally, it is also possible to use the NCP12711 as a high-side controller, for instance to build a
primary-side-regulated flyback converter operated without an auxiliary winding:


Figure 52. A 100-kHz-operated 12-W Flyback Converter Delivering 12 V without Auxiliary Winding
With a $12-\mathrm{V}$ output, the reflected voltage imposes a maximum input voltage limited to 38 V . It can be increased if $\mathrm{V}_{\text {out }}$ takes on a lower value.


RECOMMENDED SOLDERING FOOTPRINT＊

＊For additional information on our Pb －Free strategy and soldering details，please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual，SOLDERRM／D．

NOTES：
DIMENSIONS AND TOLERANCING PER ASME Y14．5M， 1994
2．CONTROLLING DIMENSIONS：MILLIMETERS．
3．DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.10 MM IN EXCESS OF MAXIMUM MATERIAL CONDITION
4．DIMENSION D DOES NOT INCLUDE MOLD FLASH
PROTRUSIONS，OR GATE BURRS．MOLD FLASH， PROTRUSIONS，OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE．DIMENSION E DOES NOT INCLUDE INTER LEAD FLASH OR PROTRUSION．INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0．25 MM PER SIDE． DIMENSIONS D AND E ARE DETERMINED AT DATUM F
5．DATUMS A AND B TO BE DETERMINED AT DATUM F．
6．A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY．

| DIM | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: |
|  | MIN | NOM | MAX |
| A | --- | --- | 1.10 |
| A1 | 0.00 | 0.05 | 0.15 |
| A2 | 0.75 | 0.85 | 0.95 |
| b | 0.17 | --- | 0.27 |
| c | 0.13 | --- | 0.23 |
| D | 2.90 | 3.00 | 3.10 |
| E | 4.75 | 4.90 | 5.05 |
| E1 | 2.90 | 3.00 | 3.10 |
| e | 0.50 BSC |  |  |
| L | 0.40 | 0.70 | 0.80 |
| L1 | 0.95 REF |  |  |
| L2 | 0.25 BSC |  |  |
| $\boldsymbol{\theta}$ | $0^{\circ}$ | --- |  |

GENERIC MARKING DIAGRAM＊
${ }^{10}$ H月 日月


| XXXX | $=$ Specific Device Code |
| :--- | :--- |
| A | $=$ Assembly Location |
| Y | $=$ Year |
| W | $=$ Work Week |
| － | $=$ Pb－Free Package |

（Note：Microdot may be in either location）
＊This information is generic．Please refer to device data sheet for actual part marking． Pb－Free indicator，＂G＂or microdot＂$\quad$＂， may or may not be present and may be in either location．Some products may not follow the Generic Marking．

| DOCUMENT NUMBER： | 98AON34098E | Electronic versions are uncontrolled except when accessed directly from the Document Repository． <br> Printed versions are uncontrolled except when stamped＂CONTROLLED COPY＂in red． |
| ---: | :--- | :--- | :--- |
| DESCRIPTION： | MSOP10，3X3 | PAGE 1 OF 1 |

ON Semiconductor and（iN）are trademarks of Semiconductor Components Industries，LLC dba ON Semiconductor or its subsidiaries in the United States and／or other countries． ON Semiconductor reserves the right to make changes without further notice to any products herein．ON Semiconductor makes no warranty，representation or guarantee regarding the suitability of its products for any particular purpose，nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit，and specifically disclaims any and all liability，including without limitation special，consequential or incidental damages．ON Semiconductor does not convey any license under its patent rights nor the rights of others．
onsemi, OnSeMi., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that onsemi was negligent regarding the design or manufacture of the part. onsemi is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com
onsemi Website: www.onsemi.com

