

GreenChip dual synchronous rectifier controller

Rev. 1 — 9 September 2022

**Product data sheet** 

## **1** General description

The TEA2096T is a new synchronous rectifier (SR) controller IC for switched-mode power supplies. It incorporates an adaptive gate drive method for maximum efficiency at any load.

The TEA2096T is a dedicated controller IC for synchronous rectification on the secondary side of resonant converters. It has two driver stages for driving the SR MOSFETs, which rectify the outputs of the central tap secondary transformer windings. The two gate driver stages have their own sensing inputs and operate independently.

The TEA2096T is optimized for efficient operation with very low-ohmic MOSFETs and switching at high frequencies.

The TEA2096T is fabricated in a silicon-on-insulator (SOI) process.

## 2 Features and benefits

## 2.1 Efficiency features

- · Adaptive gate drive for maximum efficiency at any load
- Supply current in energy save operation of 80  $\mu A$
- Regulation level of -29 mV for driving low-ohmic MOSFETs

### 2.2 Application features

- Drain sense voltage to 200 V
- Wide supply voltage range from 4.5 V to 38 V
- Dual synchronous rectification for LLC resonant
- Supports 5 V operation with logic level SR MOSFETs
- · Differential inputs for sensing the drain and source voltages of each SR MOSFET
- SO8 package

### 2.3 Control features

- SR control without minimum on-time
- Adaptive gate drive for fast turn-off at the end of conduction
- Undervoltage lockout (UVLO) protection with active gate pull-down
- Interlock function to prevent simultaneous conduction of the external MOSFETs
- Supports 1 MHz switching frequency



## 3 Applications

The TEA2096T is intended for resonant power supplies. In such applications, it can drive two external synchronous rectifier MOSFETs for the rectification of the voltages on the two secondary windings of the transformer. These MOSFETs replace diodes. It can be used in all power supplies requiring high efficiency:

- Adapters
- Power supplies for desktop PC and all-in-one PC
- Power supplies for television
- Power supplies for servers
- Power supplies for industrial applications

## 4 Ordering information

#### Table 1. Ordering information

| Type number | Package |                                                           |         |  |  |  |
|-------------|---------|-----------------------------------------------------------|---------|--|--|--|
|             | Name    | Description                                               | Version |  |  |  |
| TEA2096T/1  | SO8     | plastic small outline package; 8 leads; body width 3.9 mm | SOT96-1 |  |  |  |

## 5 Marking

| Table 2. Marking |              |
|------------------|--------------|
| Type number      | Marking code |
| TEA2096T/1       | TEA2096      |

GreenChip dual synchronous rectifier controller

## 6 Block diagram



## 7 Pinning information

## 7.1 Pinning



## 7.2 Pin description

| Symbol          | Pin | Description                                       |
|-----------------|-----|---------------------------------------------------|
| GDB             | 1   | gate drive output MOSFET B                        |
| GND             | 2   | ground                                            |
| DSB             | 3   | drain sense input for synchronous timing MOSFET B |
| SSB             | 4   | source sense input MOSFET B                       |
| SSA             | 5   | source sense input MOSFET A                       |
| DSA             | 6   | drain sense input for synchronous timing MOSFET A |
| V <sub>CC</sub> | 7   | supply voltage                                    |
| GDA             | 8   | gate drive output MOSFET A                        |

#### Table 3. Pin description

## 8 Functional description

## 8.1 Introduction

The TEA2096T is a controller IC for synchronous rectification. It is perfectly suited to be used in resonant applications. It can drive two synchronous rectifier MOSFETs on the secondary side of the central tap transformer winding. <u>Figure 3</u> shows a typical configuration.



### 8.2 Start-up and undervoltage lockout (V<sub>CC</sub> pin)

When the voltage on the V<sub>CC</sub> pin exceeds V<sub>start</sub>, the IC leaves the UVLO state and activates the SR circuitry. When the voltage drops to below V<sub>stop</sub>, the IC reenters the UVLO state. The SR MOSFET gate driver outputs are actively kept low. For proper operation, the V<sub>CC</sub> pin must be decoupled with an extra capacitor (not only with C<sub>out</sub>) between the V<sub>CC</sub> pin and the GND pin. To reduce inductance effects because of high gate driver currents, the extra capacitor must be connected as close as possible to the IC.

## 8.3 Drain sense (DSA and DSB pins)

The drain sense pins are input pins capable of handling input voltages up to 200 V. At positive drain sense voltages, the gate driver is in off-mode with pulled-down gate driver pins (pins GDA or GDB). At negative drain sense voltages, the IC enables the SR through sensing the drain source differential voltage.

## 8.4 Synchronous rectification (SR; DSA, SSA, DSB, and SSB pins)

The IC senses the voltage difference between the drain sense (pins DSA and DSB) and the source sense (pins SSA and SSB) connections. The drain source differential voltage of the SR MOSFET is used to drive the gate of the SR MOSFET.

When this absolute voltage difference is higher than  $V_{act(drv)}$ , the corresponding gate driver output turns on the external SR MOSFET. When the external SR MOSFET is switched on, the absolute voltage difference between the drain and the source sense connections drops to below  $V_{act(drv)}$ . The regulation phase follows the turn-on phase.

In the regulation phase, the IC regulates the difference between the drain and the source sense inputs to an absolute level ( $V_{reg(drv)}$ ). When the absolute difference is higher than  $V_{reg(drv)}$ , the gate driver output increases the gate voltage of the external SR MOSFET until the  $V_{reg(drv)}$  level is reached. The SR MOSFET does not switch off at low currents. The IC operates without minimum on-time.

When the absolute difference is lower than  $V_{deact(drv)}$ , the gate driver output decreases the gate voltage of the external SR MOSFET. The voltage waveform on the gate of the SR MOSFET follows the waveform of the current through the SR MOSFET. When the current through the external SR MOSFET reaches zero, the SR MOSFET is quickly switched off.

After the SR MOSFET switch-off, the drain voltage increases. For a drain voltage above  $V_{swoff}$ , a low ohmic gate pull-down of  $R_{pd(G)}$  keeps the gate of the SR MOSFET switched off.

#### GreenChip dual synchronous rectifier controller



### 8.5 Gate driver (GDA and GDB pins)

The gate driver circuit charges the gate of the external SR MOSFET during the rising part of the current. The driver circuit discharges the gate during the falling part of the current. The gate driver has a source capability of typically  $I_{source}$  and a sink capability of typically  $I_{sink}$ . The source and sink capability allow a fast turn-on and a fast turn-off of the external SR MOSFET.

The maximum driver output voltage is limited to  $V_{G(\text{max})}$ . This high output voltage drives all MOSFET brands to the minimum on-state resistance.

In applications where the IC is supplied with 5 V, the maximum output voltage of the driver is limited to 5 V. Logic level SR MOSFETs can be used.

During start-up conditions ( $V_{CC} < V_{start}$ ) and UVLO, the driver output voltage is actively pulled low.

### 8.6 Source sense connection (SSA and SSB pins)

The IC is equipped with additional source sense pins (SSA and SSB). These pins are used for the measurement of the SR MOSFET drain-to-source voltage. The source sense input must be connected as close as possible to the source pin of the external SR MOSFET. It minimizes errors caused by voltage difference on PCB tracks because of parasitic inductance in combination with large dl/dt values.

#### 8.7 Interlock function

The TEA2096T incorporates an interlock function. The interlock function avoids the turnon of both gate driver outputs at the same time.

After turn-off of one gate driver output, the IC waits typically 200 ns  $(t_{d(interlock)})$  before turning on the other gate driver output.

#### **Limiting values** 9

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                 | Parameter               | Conditions                       |     | Min  | Max   | Unit |
|------------------------|-------------------------|----------------------------------|-----|------|-------|------|
| Voltages               |                         |                                  |     |      |       |      |
| V <sub>CC</sub>        | supply voltage          |                                  |     | -0.4 | +38   | V    |
| V <sub>sense(D)A</sub> | drain sense voltage A   | DC                               |     | -0.8 | +200  | V    |
| V <sub>sense(D)B</sub> | drain sense voltage B   | DC                               |     | -0.8 | +200  | V    |
| V <sub>sense(S)A</sub> | source sense voltage A  | DC                               |     | -0.4 | +0.4  | V    |
| V <sub>sense(S)B</sub> | source sense voltage B  | DC                               |     | -0.4 | +0.4  | V    |
| V <sub>GDA</sub>       | voltage on pin GDA      | DC                               | [1] | -0.4 | +12.0 | V    |
| V <sub>GDB</sub>       | voltage on pin GDB      | DC                               | [1] | -0.4 | +12.0 | V    |
| General                |                         |                                  | 1   |      | _1    |      |
| f <sub>max</sub>       | maximum frequency       | if not limited by T <sub>j</sub> |     | -    | 1     | MHz  |
| T <sub>stg</sub>       | storage temperature     |                                  |     | -55  | +150  | °C   |
| Tj                     | junction temperature    |                                  |     | -40  | +150  | °C   |
| Electrostati           | c discharge (ESD)       |                                  | 1   |      | 1     |      |
| V <sub>ESD</sub>       | electrostatic discharge | human body model (HBM)           | [2] | -    | 2000  | V    |
|                        | voltage                 | charged device model<br>(CDM)    | [3] | -    | 500   | V    |

Output pin; not to be voltage driven. [1]

Human body model: Equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor. Charged device model: Equivalent to charging the IC and discharging each pin over a 1  $\Omega$  resistor. [2] [3]

## 10 Recommended operating conditions

#### Table 5. Recommended operating conditions

| Symbol          | Parameter            | Conditions | Min  | Мах  | Unit |
|-----------------|----------------------|------------|------|------|------|
| V <sub>CC</sub> | supply voltage       |            | 4.75 | 38   | V    |
| Tj              | junction temperature |            | -40  | +125 | °C   |

## **11** Thermal characteristics

#### Table 6. Thermal characteristics

| Symbol               | Parameter                                   | Conditions                                            | Тур | Unit |
|----------------------|---------------------------------------------|-------------------------------------------------------|-----|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | SO8 package; PCB 1 layer;<br>35 μm Cu; 60 mm x 125 mm | 135 | K/W  |
| R <sub>th(j-c)</sub> | thermal resistance from junction to case    | SO8 package                                           | 50  | K/W  |

## **12** Characteristics

#### Table 7. Characteristics

 $T_{amb}$  = 25 °C;  $V_{CC}$  = 12 V;  $C_{GDA}/C_{GDB}$  = 10 nF (capacitors between GDA and GND and between GDB and GND). All voltages are measured with respect to ground (pin 2). Currents are positive when flowing into the IC, unless otherwise specified.

| Symbol                     | Parameter                              | Conditions                                                                                                                                                                                                                                                                       | Min  | Тур  | Мах  | Unit |
|----------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Supply vol                 | tage management (pin V <sub>CC</sub> ) |                                                                                                                                                                                                                                                                                  |      |      |      |      |
| V <sub>start</sub>         | start voltage                          |                                                                                                                                                                                                                                                                                  | 4.3  | 4.5  | 4.7  | V    |
| V <sub>stop</sub>          | stop voltage                           |                                                                                                                                                                                                                                                                                  | 4.0  | 4.2  | 4.4  | V    |
| I <sub>CC(oper)</sub>      | operating supply current               | energy-save                                                                                                                                                                                                                                                                      | 60   | 80   | 100  | μA   |
|                            |                                        | normal operation (without gate charge)                                                                                                                                                                                                                                           | 0.6  | 0.8  | 1.1  | mA   |
| t <sub>act(es)</sub>       | energy save mode activation time       |                                                                                                                                                                                                                                                                                  | 85   | 110  | 135  | μs   |
| Synchrono                  | ous rectification sense input (pins D  | SA, SSA, DSB, and SSB)                                                                                                                                                                                                                                                           |      |      |      |      |
| V <sub>act(drv)</sub>      | driver activation voltage              | V <sub>sense(S)A</sub> /V <sub>sense(S)B</sub> = 0 V                                                                                                                                                                                                                             | -450 | -400 | -350 | mV   |
| V <sub>reg(drv)</sub>      | driver regulation voltage              | V <sub>sense(S)A</sub> /V <sub>sense(S)B</sub> = 0 V                                                                                                                                                                                                                             | -36  | -29  | -23  | mV   |
| V <sub>swoff</sub>         | switch-off voltage                     | V <sub>sense(S)A</sub> /V <sub>sense(S)B</sub> = 0 V                                                                                                                                                                                                                             | 60   | 150  | 200  | mV   |
| t <sub>d(act)(drv)</sub>   | driver activation delay time           | $\label{eq:Vsense(S)A} \begin{array}{l} V_{sense(S)A}/V_{sense(S)B} = 0 \ V; \\ \text{normal operation;} \\ \text{time from step on } V_{DSA}/V_{DSB} \ (2 \ V \ to \\ -0.5 \ V) \ \text{to rising of } V_{GDA}/V_{GDB} \ \text{at } 10 \ \% \\ \text{of end value} \end{array}$ | -    | 80   | -    | ns   |
| t <sub>d(deact)(drv)</sub> | driver deactivation delay time         | $V_{\text{sense(S)A}}/V_{\text{sense(S)B}} = 0 \text{ V};$<br>normal operation;<br>time from step on V <sub>DSA</sub> /V <sub>DSB</sub> (-0.5 V<br>to 2 V) to falling of V <sub>GDA</sub> /V <sub>GDB</sub> at 90 %<br>of begin value                                            | -    | 40   | -    | ns   |
| t <sub>d</sub>             | delay time                             | interlock delay time                                                                                                                                                                                                                                                             | -    | 200  | -    | ns   |
| Gate drive                 | r (pins GDA and GDB)                   |                                                                                                                                                                                                                                                                                  |      |      |      |      |
| I <sub>source</sub>        | source current                         | peak current at V <sub>DS</sub> = $-0.5$ V;<br>V <sub>G</sub> = 0 V                                                                                                                                                                                                              | -    | -0.3 | -    | A    |
| l <sub>sink</sub>          | sink current                           | regulation current at $V_{DS}$ = 0 V;<br>V <sub>G</sub> = 5 V                                                                                                                                                                                                                    | -    | 1    | -    | A    |
|                            |                                        | peak current at V <sub>DS</sub> = 0.25 V; V <sub>G</sub> = 5 V                                                                                                                                                                                                                   | -    | 2    | -    | A    |
| R <sub>pd(G)</sub>         | gate pull-down resistance              | V <sub>DS</sub> = 12 V; I <sub>G</sub> = 100 mA                                                                                                                                                                                                                                  | 2    | 2.5  | 3    | Ω    |
| V <sub>G(max)</sub>        | maximum gate voltage                   | $V_{GDA}/V_{GDB}$ at $V_{CC}$ = 5 V                                                                                                                                                                                                                                              | 4.98 | 4.99 | 5    | V    |
|                            |                                        | $V_{GDA}/V_{GDB}$ at $V_{CC}$ = 12 V                                                                                                                                                                                                                                             | 10.4 | 10.7 | 11.0 | V    |
|                            |                                        | $V_{GDA}/V_{GDB}$ at $V_{CC}$ = 38 V                                                                                                                                                                                                                                             | 10.6 | 10.9 | 11.2 | V    |

TEA2096T Product data sheet

## **13** Application information

A resonant switched mode power supply with the TEA2096T consists of a primary side half-bridge, a transformer, a resonant capacitor, and an output stage. To obtain low conduction loss rectification, SR MOSFETs are used in the output stage. The TEA2096T controls these SR MOSFETs.

The gate drive voltage for the SR switch is derived from the voltage difference between the corresponding drain sense and source sense pins.

Special attention must be paid to the connection of the drain sense and source sense pins. The voltages measured on these pins are used for gate drive voltage. Wrong measurement results in a less efficient gate drive because the gate voltage is either too low or too high. The connections to these pins must not interfere with the power wiring. The power wiring conducts currents with high dl/dt values. It can easily cause measurement errors resulting from induced voltages due to parasitic inductances. The separate source-sense pins enable the direct sensing of the source voltage of the external MOSFETs. Using the current carrying power ground tracks is not allowed.

For output voltages below 38 V, the  $V_{CC}$  pin can be connected to  $V_{out}$  directly.

For output voltages exceeding 38 V, the  $V_{CC}$  voltage can be generated via a linear or a discrete regulator (see Figure 6). Or it can be generated via a dedicated supply (see Figure 7).

### 13.1 Resonant application



TEA2096T Product data sheet

## 13.2 Application with a discrete V<sub>CC</sub> supply

With the addition of a small signal MOS transistor, a disable/enable input can be added to the application with a discrete  $V_{CC}$  supply. The transistor pulls down the  $V_{CC}$  supply and disables the SR operation in situations where synchronous rectification is not desired.



## 13.3 Application with dedicated V<sub>CC</sub> supply



## 14 Package outline

|                                                           | 5110 5                     | mail c                                           | outiine                                                  | e paci                                                                                                     | kage;                                                               | 8 lead                                                        | s; bo                                                                                       | dy wi                                         | dth 3.                                                        | 9 mm                                                                          |                    |                           |                                          |                          |                          |                          | S                   | SOT96         |
|-----------------------------------------------------------|----------------------------|--------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------|---------------------------|------------------------------------------|--------------------------|--------------------------|--------------------------|---------------------|---------------|
|                                                           |                            |                                                  |                                                          | ■                                                                                                          | D                                                                   |                                                               | ► <u> </u>                                                                                  |                                               | c                                                             |                                                                               |                    | - E                       |                                          |                          |                          | (b) A                    |                     |               |
|                                                           |                            |                                                  | 8                                                        |                                                                                                            |                                                                     |                                                               | 5                                                                                           |                                               |                                                               | <b>+</b>                                                                      |                    |                           | <b>t</b> Q                               |                          |                          |                          |                     |               |
|                                                           |                            |                                                  |                                                          | pin 1 in                                                                                                   | dex                                                                 |                                                               |                                                                                             |                                               |                                                               | $ \begin{array}{c} A_{2} \\ A_{1} \\ \Psi \end{array} \\ \hline \end{array} $ |                    |                           |                                          | (A <sub>3</sub> )        | Α<br> <br> <br>• θ       |                          |                     |               |
|                                                           |                            |                                                  | 1                                                        | ► e                                                                                                        |                                                                     |                                                               | 4<br> ∉<br>bp                                                                               | → w (M)                                       |                                                               |                                                                               |                    | detail                    | IX                                       |                          |                          |                          |                     |               |
|                                                           |                            |                                                  | _                                                        | e                                                                                                          | ₩  <br>-                                                            |                                                               | 0<br>0                                                                                      |                                               | 2.5<br>scale                                                  |                                                                               | 5 mm               |                           | IX                                       |                          |                          |                          |                     |               |
| DIMENS                                                    | Α                          |                                                  | ension                                                   | ► e                                                                                                        |                                                                     | rom the                                                       | 0<br>origina                                                                                | ıl mm di                                      | scale                                                         |                                                                               | 5 mm               | 1                         | Q                                        | v                        | w                        | y                        | z <sup>(1)</sup>    | θ             |
|                                                           | A<br>max.                  | <b>A</b> <sub>1</sub><br>0.25                    | eension:<br>A <sub>2</sub><br>1.45                       | s are de                                                                                                   | <b>b</b> <sub>p</sub><br>0.49                                       | rom the<br>c                                                  | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | I mm di<br>E <sup>(2)</sup><br>4.0            | scale<br>mensio                                               | Н <sub>Е</sub><br>6.2                                                         | L                  | Lp<br>1.0                 | <b>Q</b><br>0.7                          | -                        |                          | <b>y</b><br>0.1          | 0.7                 |               |
| UNIT                                                      | Α                          | <b>A</b> 1                                       | <b>A</b> 2<br>1.45<br>1.25<br>0.057                      | ► e                                                                                                        | <b>b</b> <sub>p</sub><br>0.49<br>0.36<br>0.019                      | rom the                                                       | 0<br>origina<br>D <sup>(1)</sup>                                                            | I mm di<br>E <sup>(2)</sup>                   | scale<br>mensio                                               | HE                                                                            | <br>               | Lp                        | <b>Q</b><br>0.7<br>0.6<br>0.028          | <b>v</b><br>0.25<br>0.01 | <b>w</b><br>0.25<br>0.01 | <b>y</b><br>0.1<br>0.004 | _                   | θ<br>8°<br>0° |
| UNIT<br>mm<br>inches<br>Notes<br>1. Plastic               | A<br>max.<br>1.75<br>0.069 | A <sub>1</sub><br>0.25<br>0.10<br>0.010<br>0.004 | <b>A</b> 2<br>1.45<br>1.25<br>0.057<br>0.049<br>sions of | <ul> <li>e</li> <li>s are de</li> <li>A<sub>3</sub></li> <li>0.25</li> <li>0.01</li> <li>0.15 m</li> </ul> | <b>b</b> <sub>p</sub><br>0.49<br>0.36<br>0.019<br>0.014<br>m (0.006 | rom the<br>c<br>0.25<br>0.19<br>0.0100                        | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | I mm di<br>E(2)<br>4.0<br>3.8<br>0.16<br>0.15 | scale<br>mensio<br>e<br>1.27<br>0.05                          | H <sub>E</sub><br>6.2<br>5.8<br>0.244<br>0.228                                | L<br>1.05<br>0.041 | Lp<br>1.0<br>0.4<br>0.039 | <b>Q</b><br>0.7<br>0.6<br>0.028          | 0.25                     | 0.25                     | 0.1                      | 0.7<br>0.3<br>0.028 | 8°            |
| UNIT<br>mm<br>inches<br>Notes<br>1. Plastic<br>2. Plastic | A<br>max.<br>1.75<br>0.069 | A <sub>1</sub><br>0.25<br>0.10<br>0.010<br>0.004 | <b>A</b> 2<br>1.45<br>1.25<br>0.057<br>0.049<br>sions of | <ul> <li>e</li> <li>s are de</li> <li>A<sub>3</sub></li> <li>0.25</li> <li>0.01</li> <li>0.15 m</li> </ul> | <b>b</b> <sub>p</sub><br>0.49<br>0.36<br>0.019<br>0.014<br>m (0.006 | rom the<br>c<br>0.25<br>0.19<br>0.0100<br>0.0075<br>6 inch) m | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                          | I mm di<br>E(2)<br>4.0<br>3.8<br>0.16<br>0.15 | scale<br>mensio<br>e<br>1.27<br>0.05<br>de are no<br>e are no | H <sub>E</sub><br>6.2<br>5.8<br>0.244<br>0.228                                | L<br>1.05<br>0.041 | Lp<br>1.0<br>0.4<br>0.039 | <b>Q</b><br>0.7<br>0.6<br>0.028<br>0.024 | 0.25                     | 0.25<br>0.01<br>PEAN     | 0.1                      | 0.7<br>0.3<br>0.028 | 8°<br>0°      |

## **15 Abbreviations**

| Table 8. Abbreviations |                                                   |  |  |  |  |  |
|------------------------|---------------------------------------------------|--|--|--|--|--|
| Acronym                | Description                                       |  |  |  |  |  |
| CDM                    | charged device model                              |  |  |  |  |  |
| ESD                    | electrostatic discharge                           |  |  |  |  |  |
| НВМ                    | human body model                                  |  |  |  |  |  |
| MM                     | machine model                                     |  |  |  |  |  |
| MOSFET                 | metal-oxide-semiconductor field-effect transistor |  |  |  |  |  |
| SOI                    | silicon-on-insulator                              |  |  |  |  |  |
| SR                     | synchronous rectification                         |  |  |  |  |  |
| UVLO                   | undervoltage lockout                              |  |  |  |  |  |

## 16 Revision history

#### Table 9. Revision history

| Document ID  | Release date | Data sheet status  | Change notice | Supersedes |
|--------------|--------------|--------------------|---------------|------------|
| TEA2096T v.1 | 20220909     | Product data sheet | -             | -          |

## 17 Legal information

### 17.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <u>http://www.nxp.com</u>.

## 17.2 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

All information provided in this document is subject to legal disclaimers.

TEA2096T

16 / 18

#### GreenChip dual synchronous rectifier controller

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be

provided by NXP. NXP has a Product Security Incident Response Team (PSIRT) (reachable at <u>PSIRT@nxp.com</u>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

## 17.4 Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

**GreenChip** — is a trademark of NXP B.V.

TEA2096T

## GreenChip dual synchronous rectifier controller

## Contents

| 1    | General description                      | 1  |
|------|------------------------------------------|----|
| 2    | Features and benefits                    | 1  |
| 2.1  | Efficiency features                      | 1  |
| 2.2  | Application features                     | 1  |
| 2.3  | Control features                         | 1  |
| 3    | Applications                             | 2  |
| 4    | Ordering information                     | 2  |
| 5    | Marking                                  | 2  |
| 6    | Block diagram                            | 3  |
| 7    | Pinning information                      | 4  |
| 7.1  | Pinning                                  |    |
| 7.2  | Pin description                          |    |
| 8    | Functional description                   | 5  |
| 8.1  | Introduction                             | 5  |
| 8.2  | Start-up and undervoltage lockout (VCC   |    |
|      | pin)                                     |    |
| 8.3  | Drain sense (DSA and DSB pins)           | 5  |
| 8.4  | Synchronous rectification (SR; DSA, SSA, |    |
|      | DSB, and SSB pins)                       |    |
| 8.5  | Gate driver (GDA and GDB pins)           | 7  |
| 8.6  | Source sense connection (SSA and SSB     |    |
|      | pins)                                    |    |
| 8.7  | Interlock function                       |    |
| 9    | Limiting values                          |    |
| 10   | Recommended operating conditions         |    |
| 11   | Thermal characteristics                  |    |
| 12   | Characteristics                          |    |
| 13   | Application information                  |    |
| 13.1 | Resonant application                     |    |
| 13.2 | Application with a discrete VCC supply   |    |
| 13.3 | Application with dedicated VCC supply    |    |
| 14   | Package outline                          |    |
| 15   | Abbreviations                            |    |
| 16   | Revision history                         |    |
| 17   | Legal information                        | 16 |
|      |                                          |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© 2022 NXP B.V.

All rights reserved.

For more information, please visit: http://www.nxp.com

Date of release: 9 September 2022 Document identifier: TEA2096T