TOSHIBA Bi-CMOS Processor IC Silicon Monolithic # **TB62202AF,TB62202AFG** ## Dual-Stepping Motor Driver IC for OA Equipment Using PWM Chopper Type The TB62202AF/AFG is a dual-stepping motor driver driven by chopper micro-step pseudo sine wave. To drive two-phase stepping motors, Two pairs of 16-bit latch and shift registers are built in the IC. The IC is optimal for driving stepping motors at high efficiency and with low-torque ripple. The IC supports Mixed Decay mode for switching the attenuation ratio at chopping. The switching time for the attenuation ratio can be switched in four stages according to the load. ## **Features** - Two stepping motors driven by micro-step pseudo sine wave are controlled by a single driver IC - Monolithic Bi-CMOS IC - Low ON-resistance of Ron = 1.2 $\Omega$ (T<sub>j</sub> = 25°C @1.0 A: Typ.) - Two pairs of built-in 16-bit shift and latch registers - Two pairs of built-in 4-bit DA converters for micro steps - Built-in ISD, TSD, VDD and VM power monitor (reset) circuit for protection - Built-in charge pump circuit (two external capacitors) - 36-pin power flat package (HSOP36-P-450-0.65) - Output voltage: 40 V max - Output current: 1.0 A/phase max - Built-in Mixed Decay mode enables specification of four-stage attenuation ratio. (The attenuation ratio table can be overwritten externally.) - Chopping frequency can be set by external resistors and capacitors. High-speed chopping possible at 100 kHz or higher. Note: When using the IC, pay attention to thermal conditions. $\begin{tabular}{ll} \hline & These devices are easy damage by high static voltage. \\ \hline \end{tabular}$ In regards to this, please handle with care. Weight: 0.79 g (typ.) ## **Block Diagram** 1. Overview (Power lines: A/B unit (C/D unit is the same as A/B unit)) # 2. Logic unit A/B (C/D unit is the same as A/B unit) #### **Function** This circuit is used to input from the DATA pins micro-step current setting data and to transfer them to the subsequent stage. By switching the SETUP pin, the data in the mixed decay timing table can be overwritten. Note: The $\overline{\text{RESET}}$ and SETUP pins are pulled down in the IC by 10-k $\Omega$ resistor. When not using these pins, connect them to GND. Otherwise, malfunction may occur. # 3. Current feedback circuit and current setting circuit (A/B unit (C/D unit is the same as A/B unit) #### **Function** The current setting circuit is used to set the reference voltage of the output current using the micro-step current setting data input from the DATA pins. The current feedback circuit is used to output to the output control circuit the relation between the set current value and output current. This is done by comparing the reference voltage output to the current setting circuit with the potential difference generated when current flows through the current sense resistor connected between RS and VM. The chopping waveform generator circuit to which CR is connected is used to generate clock used as reference for the chopping frequency. Note 1: RS COMP 1: Compares the set current with the output current and outputs a signal when the output current reaches the set current. Note 2: RS COMP 2: Compares the set current with the output current at the end of Fast mode during chopping. Outputs a signal when the set current is below the output current. 4. Output control circuit, current feedback circuit and current setting circuit (A/B unit (C/D unit is the same as A/B unit) Note: The $\overline{\text{RESET}}$ pins is pulled down in the IC by 10-k $\Omega$ resistor. When not using the pin, connect it to GND. Otherwise, malfunction may occur. # 5. Output equivalent circuit (A/B unit (C/D unit is the same as A/B unit) # 6. Input equivalent circuit ## (1) Logic input circuit (CLK, DATA, STROBE) ## (2) Input circuit (RESET) # (3) V<sub>ref</sub> input circuit Note: $\overline{\text{RESET}}$ pin is pulled down. Do not use them open. When not using these pins, connect them to GND. # **Pin Assignment** Note: [Important] If this IC is inserted reverse, voltages exceeding the voltages of standard may be applied to some pins, causing damage. 8 Please confirm the pin assignment before mounting and using the IC. # **Pin Description** | Pin No. | Pin Symbol | Description | |-----------------|---------------------|----------------------------------------------------| | 1 | V <sub>M B</sub> | Voltage major for output B block | | 2 | OUT B | Output B pin | | 3 | R <sub>S B</sub> | Channel B current pin | | 4 | PGND | Power GND pin | | 5 | OUTB | Output B pin | | 6 | NC | Non connection | | 7 | C <sub>cp</sub> A | Capacitor pin for charge pump (Ccp1) | | 8 | CR | External C/R (osc) pin (sets chopping frequency) | | 9 | V <sub>REF AB</sub> | V <sub>ref</sub> input pin AB | | F <sub>IN</sub> | V <sub>SS</sub> | F <sub>IN</sub> (V <sub>SS</sub> ) : Logic GND pin | | 10 | V <sub>REF CD</sub> | Vref input pin CD | | 11 | NC | Non connection | | 12 | C <sub>cp</sub> B | Capacitor pin for charge pump (Ccp2) | | 13 | C <sub>cp</sub> C | Capacitor pin for charge pump (Ccp2) | | 14 | OUT D | Output $\overline{D}$ pin | | 15 | PGND | Power GND pin | | 16 | R <sub>S D</sub> | Channel D current pin | | 17 | OUT D | Output D pin | | 18 | V <sub>M D</sub> | Voltage major for output D block | | 19 | V <sub>M C</sub> | Voltage major for output C block | | 20 | OUT C | Output $\overline{C}$ pin | | 21 | R <sub>S C</sub> | Channel C current pin | | 22 | PGND | Power GND pin | | 23 | OUT C | Output C pin | | 24 | STROBE CD | CD STROBE (latch) signal input pin ( : LATCH) | | 25 | CLK CD | CD clock input pin | | 26 | DATA CD | CD serial data signal input pin | | 27 | V <sub>DD</sub> | Power pin for logic block | | F <sub>IN</sub> | V <sub>SS</sub> | F <sub>IN</sub> (V <sub>SS</sub> ) : Logic GND pin | | 28 | RESET | Output reset signal input pin (L : RESET) | | 29 | DATA AB | AB serial data signal input pin | | 30 | CLK AB | AB clock input pin | | 31 | STROBE AB | AB STROBE (latch) signal input pin ( : LATCH) | | 32 | OUT A | Output A pin | | 33 | PGND | Power GND pin | | 34 | R <sub>S A</sub> | Channel A current pin | | 35 | OUT A | Output A pin | | 36 | V <sub>M A</sub> | Voltage major for output A block | Note: How to handle GND pins All power GND pins and FIN (VSS: signal GND) pins must be grounded. Since FIN also functions as a heat sink, take the heat dissipation into consideration when designing the board. # **Signal Functions** # 1. Serial input signals (for A/B. C/D is the same as A/B) | Data No. | Name | Functions | | | | |----------|---------------------------|-------------------------------------------------------------------|--|--|--| | 0 LSB | TORQUE 0 | DATA No.0, 1 = HH: 100%, LH: 85% | | | | | 1 | TORQUE 1 | HL: 70%, LL: 50% | | | | | 2 | DECAY MODE B <sub>0</sub> | 00: DECAY MODE 0, 01: DECAY MODE 1 | | | | | 3 | DECAY MODE B <sub>1</sub> | 10: DECAY MODE 2, 11: DECAY MODE 3 | | | | | 4 | Current B <sub>0</sub> | | | | | | 5 | Current B <sub>1</sub> | Used for setting current. (LLLL = Output ALL OFF MODE) | | | | | 6 | Current B <sub>2</sub> | 4-bit current B data (Steps can be divided into 16 by 4-bit data) | | | | | 7 | Current B <sub>3</sub> | (Clops can as amesa mo 10 a) . an aana, | | | | | 8 | PHASE B | Phase information (H: OUT A: H, OUT $\overline{A}$ : L) | | | | | 9 | DECAY MODE A <sub>0</sub> | 00: DECAY MODE 0, 01: DECAY MODE 1 | | | | | 10 | DECAY MODE A <sub>1</sub> | 10: DECAY MODE 2, 11: DECAY MODE 3 | | | | | 11 | Current A <sub>0</sub> | | | | | | 12 | Current A <sub>1</sub> | Used for setting current.<br>(LLLL = Output ALL OFF MODE) | | | | | 13 | Current A <sub>2</sub> | 4-bit current A data (Steps can be divided into 16 by 4-bit data) | | | | | 14 | Current A <sub>3</sub> | ( | | | | | 15 MSB | PHASE A | Phase information (H:OUT A:H,OUT A:L) | | | | (Note 1) Note 1: Serial data input order Serial data are input in the order LSB (DATA 0) → MSB (DATA 15) ## **Role of Data** | Data Name | Number of Bits | Functions | |------------|----------------|-----------------------------------------------------------------------------| | TORQUE | 2 | Roughly regulates the current (four stages).<br>Common to A and B units. | | DECAY MODE | 2 × 2 phases | Selects Decay mode. A and B units are set separately. | | CURRENT | 4 × 2 phases | Sets a 4-bit micro-step electrical angle. A and B units are set separately. | | PHASE | 1 × 2 phases | Determines polarity (+ or –). A and B units are set separately. | ## 2. Serial input signal functions | | | | Input | | Action | | |-----|----------|------|-------|----------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------| | CLK | STROBE | DATA | RESET | VDDR<br>(Note 1) or<br>V <sub>MR</sub> | Operation of TSD/ISD | (Note 2) | | | × | × | Н | Н | L | No change in shift register. | | J_ | × | Н | Н | Н | L | H level is input to shift register. | | Į. | × | L | Н | Н | L | L level is input to shift register. | | × | <b>-</b> | × | Н | Н | L | Shift register data are latched. | | × | ۲ | × | Н | Н | L | Qn | | × | × | × | L | × | L | Output off, charge pump halted (S/R DATA CLR) | | × | × | × | × | L | L | Output off (S/R DATA CLR) Charge pump halted Mixed decay timing table cleared (only V <sub>DDR</sub> ) | | × | × | × | н | Н | н | Output off (S/R DATA HOLD) Charge pump halted Restored when RESET goes from Low to High | x: Don't Care Qn: Latched output level when STROBE is \_\_\_\_\_\_. Note 1: V<sub>DDR</sub> and V<sub>MR</sub> $\mbox{\bf H}$ when the operable range (3 V typical) or higher and $\mbox{\bf L}$ when lower. When one of $V_{DDR}$ or $V_{MR}$ is operating, the system resets (OR relationship). Note 2: High when TSD is in operation. When one of TSD or ISD is operating, the system resets (OR relationship). Note: Function of overcurrent protection circuit Until the RESET signal is input after ISD is triggered, the overcurrent protection circuit remains in operation. During ISD, the charge pump stays halted. When TSD and ISD are operating, the charge pump halts. #### 3. PHASE functions | Input | Function | |-------|----------------------------------------------| | Н | Positive polarity (A: H, $\overline{A}$ : L) | | L | Negative polarity (A: L, $\overline{A}$ : H) | # 4. DECAY mode X0, X1 functions | DECAY Mode X1 | DECAY Mode X0 | Function | |---------------|---------------|----------------------------------------------------------| | L | L | Decay Mode 0<br>(Initial value: SLOW DECAY MODE) | | L | Н | Decay Mode 1<br>(Initial value: MIXED DECAY MODE: 37.5%) | | Н | L | Decay Mode 2<br>(Initial value: MIXED DECAY MODE: 75%) | | Н | Н | Decay Mode 3<br>(Initial value: FAST DECAY MODE) | ## 5. TORQUE functions | TORQUE 0 | TORQUE 1 | Comparator Reference Voltage Ratio | |----------|----------|------------------------------------| | Н | Н | 100% | | L | Н | 85% | | Н | L | 70% | | L | L | 50% | # 6. Current AX (BX) functions | Step | Set Angle | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | В3 | B <sub>2</sub> | B <sub>1</sub> | В0 | |------|-----------|----------------|----------------|----------------|----------------|----|----------------|----------------|----| | 16 | 90.0 | Н | Н | Н | Н | L | L | L | L | | 15 | 84.4 | Н | Н | Н | Н | L | L | L | Н | | 14 | 78.8 | Н | Н | Н | L | L | L | Н | L | | 13 | 73.1 | Н | Н | L | Н | L | L | Н | Н | | 12 | 67.5 | Н | Н | L | L | L | Н | L | L | | 11 | 61.2 | Н | L | Н | Н | L | Н | L | Н | | 10 | 56.3 | Н | L | Н | L | L | Н | Н | L | | 9 | 50.6 | Н | L | L | Н | L | Н | Н | Н | | 8 | 45.0 | Н | L | L | L | Н | L | L | L | | 7 | 39.4 | L | Н | Н | Н | Н | L | L | Н | | 6 | 33.8 | L | Н | Н | L | Н | L | Н | L | | 5 | 28.1 | L | Н | L | Н | Н | L | Н | Н | | 4 | 22.5 | L | Н | L | L | Н | Н | L | L | | 3 | 16.9 | L | L | Н | Н | Н | Н | L | Н | | 2 | 11.3 | L | L | Н | L | Н | Н | Н | L | | 1 | 5.6 | L | L | L | Н | Н | Н | Н | Н | | 0 | 0.0 | L | L | L | L | Н | Н | Н | Н | By inputting the above current data (A: 4-bit, B: 4-bit), 17-microstep drive is possible. For 1 step fixed to 90 degrees, see the section on output current vector line (85 page). ## 7. Serial data input setting Note: Data input to the DATA pin are 16-bit serial data. Data are transferred from DATA 0 (Torque 0) to DATA 15 (Phase A). Data are input and transferred at the following timings. At CLK falling edge: data input At CLK rising edge: data transfer After data are transferred, all data are latched on the rising edge of the STROBE signal. As long as STROBE is not rising, the signal can be either Low or High during data transfer. # **Maximum Ratings (Ta = 25°C)** | Characteristics | Symbol | Rating | Unit | | |--------------------------------------------|------------------|--------------------------|---------|----------| | Logic supply voltage | $V_{DD}$ | 7 | V | 1 | | Output voltage | V <sub>M</sub> | 40 | V | 1 | | Output current | lout | 1.5 | A/phase | (Note 1) | | Current detect pin voltage | V <sub>RS</sub> | V <sub>M</sub> ± 4.5 | V | | | Charge pump pin maximum voltage (CCP1 pin) | V <sub>H</sub> | V <sub>M</sub> + 7.0 | V | | | Logic input voltage | V <sub>IN</sub> | to V <sub>DD</sub> + 0.4 | V | 1 | | Dower dissipation | D- | 1.4 | W | (Note 2) | | Power dissipation | P <sub>D</sub> | 3.2 | W | (Note 3) | | Operating temperature | T <sub>opr</sub> | -40 to 85 | °C | 1 | | Storage temperature | T <sub>stg</sub> | -50 to 150 | °C | 1 | | Junction temperature | Tj | 150 | °C | 1 | Note 1: Perform thermal calculations for the maximum current value under normal conditions. Use the IC at 1.2 A or less per phase. Note 2: Input 7 V or less as V<sub>IN</sub>. Note 3: Measured for the IC only. ( $Ta = 25^{\circ}C$ ) Note 4: Measured when mounted on the board. ( $Ta = 25^{\circ}C$ ) Ta: IC ambient temperature T<sub>opr</sub>: IC ambient temperature when starting operation $T_j$ : IC chip temperature during operation $T_j$ (max) is controlled by TSD (thermal shut down circuit) # Recommended Operating Conditions (Ta = 0 to 85°C) | Characteristics | Symbol | Test Condition | Min | Тур. | Max | Unit | |----------------------------|----------------------|------------------------------------------------------|-----|------|-----------------|------| | Power supply voltage | $V_{DD}$ | _ | 4.5 | 5.0 | 5.5 | V | | Output voltage | V <sub>M</sub> | V <sub>DD</sub> = 5.0 V | 20 | 24 | 34 | V | | Output current | I <sub>OUT (1)</sub> | Ta = 25°C, per phase<br>(when one motor is driven) | _ | 0.6 | 0.9 | Α | | | I <sub>OUT (2)</sub> | Ta = 25°C, per phase<br>(when two motors are driven) | _ | 0.6 | 0.9 | Α | | Logic input voltage | V <sub>IN</sub> | _ | GND | _ | $V_{DD}$ | V | | Clock frequency | f <sub>CLK</sub> | V <sub>DD</sub> = 5.0 V | 1.0 | 6.25 | 25 | MHz | | Chopping frequency | f <sub>chop</sub> | V <sub>DD</sub> = 5.0 V | 40 | 100 | 150 | KHz | | Reference voltage | V <sub>ref</sub> | V <sub>M</sub> = 24 V, T <sub>orque</sub> = 100% | 2.0 | 3.0 | V <sub>DD</sub> | V | | Current detect pin voltage | V <sub>RS</sub> | V <sub>DD</sub> = 5.0 V | 0 | ±1.0 | ±1.5 | V | Note: Use the maximum junction temperature (T<sub>i</sub>) at 120°C or less # Electrical Characteristics 1 (Unless otherwise specified, Ta = 25°C, $V_{DD}$ = 5 V, $V_{M}$ = 24 V) | Characteris | tics | Symbol | bol Test Circuit Test Condition Min Typ. Max | | Unit | | | | |----------------------------------------|---------------------|----------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------| | Input voltage | High | V <sub>IN (H)</sub> | 1 | CLK, RESET , STROBE, DATA pins | 2.0 | V <sub>DD</sub> | V <sub>DD</sub><br>+ 0.4 | .4 V | | input voltage | Low | V <sub>IN (L)</sub> | | CER, RESET, STROBE, DATA PINS | GND<br>- 0.4 | 2.0 V <sub>DD</sub> V <sub>D</sub> GND O -0.4 GND O -0.4 I 11 70 - 3.0 6 - 4.0 8 - 12 2 - 12 2 - 30 4 -400 1 -200 1 - 100 - 1 83 85 8 68 70 7 48 50 5 | 0.8 | | | Input current 1 | | I <sub>IN1 (H)</sub> | | CLK, STROBE, DATA pins | _ | _ | 1.0 | μА | | input current 1 | | I <sub>IN1 (L)</sub> | 2 | OLK, OTKOBE, DATA PINS | _ | _ | 1.0 | μΑ | | Input current 2 | | I <sub>IN2 (H)</sub> | | RESET , SETUP pins | _ | _ | 700 | μА | | input ouriont 2 | | I <sub>IN2 (L)</sub> | | recer, our or pine | _ | _ | 700 | μι | | Power dissipation (V | oo nin) | I <sub>DD1</sub> | 2 | $V_{DD} = 5 \text{ V } (S\underline{TROBE}, \overline{RESET}, DATA = L), RESET = L, Logic, output all off}$ | _ | 3.0 | 6.0 | mA | | rowei dissipation (v | סס אווי) | I <sub>DD2</sub> | 2 | Output OPEN, f <sub>CLK</sub> = 6.25 MHz<br>LOGIC ACTIVE, V <sub>DD</sub> = 5 V,<br>Charge pump = charged | _ | 4.0 | 8.0 | IIIA | | | | I <sub>M1</sub> | 3 | Output OPEN (STROBE, RESET, DATA = L), RESET = L, Logic, output all off Charge Pump = no operation | _ | 5.0 | 6.0 | | | Power dissipation (V <sub>M</sub> pin) | | I <sub>M2</sub> | 3 | Output OPEN, $f_{CLK} = 6.25$ MHz<br>LOGIC ACTIVE, $V_{DD} = 5$ V,<br>$V_{M} = 24$ V, Output off<br>Charge Pump = charged | _ | 12 | 20 | mA | | | | I <sub>M3</sub> | 4 | Output OPEN, $f_{CLK} = 6.25$ MHz LOGIC ACTIVE, 100 kHz chopping (emulation), Output OPEN, Charge Pump = charged Ccp1 = $0.22 \ \mu F$ , Ccp2 = $0.01 \mu f$ | _ | 30 | 40 | | | Output standby current | Upper | ГОН | | $V_{RS} = V_{M} = 24 \text{ V}, V_{out} = 0 \text{ V},$<br>RESET = H, DATA = ALL L | -400 | ı | ı | | | Output bias current | Upper | I <sub>OB</sub> | 5 | $V_{RS} = VM = 24 \text{ V}, V_{out} = 24 \text{ V},$<br>RESET = H, DATA = ALL L | -200 | ı | ı | μА | | Output leakage current | Lower | l <sub>OL</sub> | | $V_{RS} = V_{M} = C_{CpA} = V_{out} = 24 \text{ V},$<br>RESET = L | _ | _ | 1.0 | | | | High<br>(Reference) | V <sub>RS (H)</sub> | | $V_{ref} = 3.0 \text{ V},$<br>$V_{ref}$ (Gain) = 1/5.0<br>TORQUE = (H.H) = 100% set | - | 100 | ı | | | Comparator reference voltage | Mid High | V <sub>RS (MH)</sub> | 6 | V <sub>ref</sub> = 3.0 V, V <sub>ref</sub> (Gain) = 1/5.0<br>TORQUE = (H.L) = 85% set | 83 | 85 | 87 | % | | ratio | Mid Low | V <sub>RS (ML)</sub> | | $V_{ref} = 3.0 \text{ V}, V_{ref} \text{ (Gain)} = 1/5.0 $<br>TORQUE = (L.H) = 70% set | 68 | 70 | 72 | | | | LOw | V <sub>RS (L)</sub> | | $V_{ref} = 3.0 \text{ V}, V_{ref} \text{ (Gain)} = 1/5.0 $<br>TORQUE = (L.L) = 50% set | 48 | 50 | 52 | | | Output current differential | | $\Delta l_{out1}$ | 7 | Differences between output current channels I <sub>out</sub> = 1000 mA | -5 | _ | 5 | % | | Output current setting | g differential | Δl <sub>out2</sub> | 7 | I <sub>out</sub> = 1000 mA | -5 | _ | 5 | % | | RS pin current | | IRS | 8 | $\frac{\text{VRS} = 24 \text{ V}, \text{ V}_{\text{M}} = 24 \text{ V},}{\text{RESET} = \text{L} (\text{RESET status})}$ | _ | _ | 10 | μΑ | | Characteristics | Symbol | Test<br>Circuit | Test Condition | Min | Тур. | Max | Unit | |----------------------------------------------|-------------------------|-----------------|-------------------------------------------------------------------------------------------------------|-----|------|-----|------| | Output transistor drain-source on-resistance | R <sub>ON (D-S) 1</sub> | | $I_{out}$ = 1.0 A, $V_{DD}$ = 5.0 V<br>T <sub>j</sub> = 25°C, Drain-source | _ | 1.1 | 1.3 | Ω | | | R <sub>ON (D-S) 1</sub> | 9 | $I_{out}$ = 1.0 A, $V_{DD}$ = 5.0 V<br>$T_j$ = 25°C, Source-drain | _ | 1.1 | 1.3 | | | | R <sub>ON (D-S) 2</sub> | | $I_{out} = 1.0 \text{ A}, V_{DD} = 5 \text{ V},$<br>$T_j = 105^{\circ}\text{C}, \text{ Drain-source}$ | _ | 1.4 | 1.6 | | | | R <sub>ON (D-S) 2</sub> | | $I_{out} = 1.0 \text{ A}, V_{DD} = 5 \text{ V},$<br>$T_j = 105^{\circ}\text{C}, \text{ Source-drain}$ | _ | 1.4 | 1.6 | | 16 2003-07-16 # Electrical Characteristics 2 (Unless otherwise specified, Ta = 25°C, $V_{DD} = 5$ V, $V_{M} = 24$ V) | Characteristics | Symbol | Test<br>Circuit | Test Condition | Min | Тур. | Max | Unit | |--------------------------------------------------|-----------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------|----------|------| | V <sub>ref</sub> input voltage | V <sub>ref</sub> | 10 | $V_M = 24$ V, $V_{DD} = 5$ V, RESET = H, Output on | 2.0 | | $V_{DD}$ | V | | V <sub>ref</sub> input current | I <sub>ref</sub> | 10 | $\overline{\text{RESET}} = \text{H, Output off} \\ V_{\text{M}} = 24 \text{ V, V}_{\text{DD}} = 5 \text{ V,} \\ V_{\text{ref}} = 3.0 \text{ V}$ | 0 | | 100 | μА | | V <sub>ref</sub> attenuation ratio | V <sub>ref</sub> (GAIN) | 6 | $\begin{split} & \underline{V_M = 24} \text{ V, } V_{DD} = 5 \text{ V,} \\ & \text{RESET} = \text{H, Output on,} \\ & V_{ref} = 2.0 \text{ to } V_{DD} - 1.0 \text{ V} \end{split}$ | 1/4.8 | 1/5.0 | 1/5.2 | _ | | TSD temperature | T <sub>j</sub> TSD (Note 1) | 11 | $V_{DD} = 5 \text{ V}, V_{M} = 24 \text{ V}$ | 130 | | 170 | °C | | TSD return temperature difference | ΔT <sub>j</sub> TSD | 11 | T <sub>j</sub> TSD = 130 to 170°C | _ | T <sub>j</sub> TSD<br>- 35 | _ | °C | | V <sub>DD</sub> return voltage | V <sub>DDR</sub> | 12 | V <sub>M</sub> = 24 V, RESET = H,<br>STROBE = H | 2.0 | _ | 4.0 | V | | V <sub>M</sub> return voltage | V <sub>MR</sub> | 13 | V <sub>DD</sub> = 5 V, RESET = H,<br>STROBE = H | 2.0 | _ | 4.0 | V | | Over current protected circuit operation current | I <sub>SD</sub><br>(Note 2) | 14 | $V_{DD} = 5V$ , $V_{M} = 24V$ , fchop = 100 kHz set | _ | 2.6 | _ | Α | #### Note 1: Thermal shut down (TSD) circuit When the IC junction temperature reaches the specified value and the TSD circuit is activated, the internal reset circuit is activated switching the outputs of both motors to off. When the temperature is set between 130 (min) to 170°C (max), the TSD circuit operates. When the TSD circuit is activated, the function data latched at that time are cleared. Output is halted until the reset is released. While the TSD circuit is in operation, the charge pump is halted. Even if the TSD circuit is activated and $\overline{RESET}$ goes $H \to L \to H$ instantaneously, the IC is not reset until the IC junction temperature drops 35°C (typ.) below the TSD operating temperature (hysteresis function). #### Note 2: Overcurrent protection circuit When current exceeding the specified value flows to the output, the internal reset circuit is activated switching the outputs of both shafts to off. When the ISD circuit is activated, the function data latched at that time are cleared. Until the RESET signal is input, the overcurrent protection circuit remains activated. During ISD, the charge pump halts. For failsafe operation, be sure to add a fuse to the power supply. # **Electrical Characteristics 3** (Ta = 25°C, $V_{DD}$ = 5 V, $V_{M}$ = 24 V, $I_{out}$ = 1.0 A) | Characteristics | SymboL | Test<br>Circuit | Test Condition | n | Min | Тур. | Max | Unit | |-----------------|--------|-----------------|-------------------------------|---|-----|------|-----|------| | Chopper current | Vector | | $\theta A = 90 \ (\theta 16)$ | | _ | 100 | _ | % | | | | | $\theta A = 84 \ (\theta 15)$ | | _ | 100 | _ | | | | | | $\theta A = 79 \ (\theta 14)$ | | 93 | 98 | _ | | | | | | $\theta A = 73 \ (\theta 13$ | | 91 | 96 | - | | | | | | $\theta A = 68 \ (\theta 12)$ | | 87 | 92 | 97 | | | | | | $\theta A = 62 (\theta 11)$ | | 83 | 88 | 93 | | | | | | $\theta A = 56 \ (\theta 10)$ | | 78 | 83 | 88 | | | | | | $\theta A = 51 \ (\theta 9)$ | | 72 | 77 | 82 | | | | | | $\theta A = 45 (\theta 8)$ | | 66 | 71 | 76 | | | | | | $\theta A = 40 \ (\theta 7)$ | | 58 | 63 | 68 | | | | | | $\theta A = 34 \ (\theta 6)$ | | 51 | 56 | 61 | | | | | | $\theta A = 28 \ (\theta 5)$ | | 42 | 47 | 52 | | | | | | $\theta A = 23 (\theta 4)$ | | 33 | 38 | 43 | | | | | | $\theta A = 17 \ (\theta 3)$ | | 24 | 29 | 34 | | | | | | $\theta A = 11 \ (\theta 2)$ | | 15 | 20 | 25 | | | | | | $\theta A = 6 (\theta 1)$ | | 5 | 10 | 15 | | | | | | $\theta A = 0 \ (\theta 0)$ | | _ | 0 | _ | | # AC Characteristics (Ta = 25°C, $V_{M}$ = 24 V, $V_{DD}$ = 5 V, 6.8 mH/5.7 $\Omega$ ) | Characteristics | SymboL | Test<br>Circuit | Test Condition | Min | Тур. | Max | Unit | |--------------------------------------------|--------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------|-----|------|-----|------| | Clock frequency | f <sub>CLK</sub> | 16 | _ | 1.0 | _ | 25 | MHz | | Minimum clock pulse width | t <sub>w (CLK)</sub> | 16 | _ | 40 | _ | _ | ns | | | twp (CLK) | | | 20 | _ | _ | | | | t <sub>wn (CLK)</sub> | | | 20 | _ | _ | | | Minimum STROBE pulse width | t <sub>STROBE</sub> | 16 | _ | 40 | _ | _ | ns | | | tSTROBE (H) | | | 20 | _ | _ | | | | tSTROBE (L) | | | 20 | _ | _ | | | Data setup time | t <sub>suSIN-CLK</sub> | - 16 | _ | 20 | | _ | - ns | | | t <sub>suST-CLK</sub> | | | 20 | | _ | | | Data hold time | thSIN-CLK | - 16 | _ | 20 | | _ | - ns | | | thCLK-ST | | | 20 | | _ | | | Output transistor switching characteristic | t <sub>r</sub> | - 18 | Output Load ; 6.8 mH/5.7 $\Omega$ | _ | 0.1 | _ | μs | | | t <sub>f</sub> | | | _ | 0.1 | _ | | | | t <sub>pLH</sub> (ST) | | STROBE (↑) to VOUT<br>Output Load; 6.8 mH/5.7 Ω | _ | 15 | _ | | | | t <sub>pHL</sub> (ST) | | | _ | 10 | _ | | | | t <sub>pLH</sub> (CR) | | CR to VOUT Output Load; 6.8 mH/5.7 $\Omega$ | _ | 1.2 | _ | | | | t <sub>pHL</sub> (CR) | | | _ | 2.5 | _ | | | Noise rejection dead band time | t <sub>BLNK</sub> | 19 | I <sub>out</sub> = 1.0 A | 200 | 300 | 400 | ns | | CR reference signal oscillation frequency | fCR | 20 | $C_{\rm OSC} = 560 \text{ pF}, R_{\rm OSC} = 3.6 \text{ k}\Omega$ | _ | 800 | _ | kHz | | Chopping frequency range | fchop (min)<br>fchop (typ.)<br>fchop (max) | 20 | Output active ( $I_{out} = 1.0 \text{ A}$ )<br>Step fixed, Ccp1 = 0.22 $\mu$ F,<br>Ccp2 = 0.01 $\mu$ F | 40 | 100 | 150 | kHz | | Chopping frequency | f <sub>chop</sub> | | Output active (I <sub>out</sub> = 1.0 A)<br>CR CLK = 800 kHz | _ | 100 | _ | kHz | | Charge pump rise time | tong | 21 | Ccp2 = 0.22μF, Ccp = 0.01 μF $V_M = 24$ V, $V_{DD} = 5$ V, RESET = L $\rightarrow$ H | _ | 2 | 4 | ms | # Test Waveforms (Timing waveforms and names) # **Test Waveforms (Timing waveforms and names)** #### **Calculation of Set Current** Determining RRS and Vref determines the set current value. $$I_{out}\left(Max\right) = \ \frac{1}{V_{ref}\left(GAIN\right)} \times V_{ref}\left(V\right) \times \ \frac{T_{orque}\left(T_{orque} = 100, 85, 70, 50\% \text{: input serial data}\right)}{R_{RS}\left(\Omega\right)}$$ 1/5.0 is $V_{ref}$ (gain): $V_{ref}$ attenuation ratio (typ.). For example, to input $V_{\text{ref}} = 3 \text{ V}$ and Torque = 100% and to output $I_{\text{out}} = 0.8 \text{ A}$ , $R_{RS} = 0.75 \Omega$ (0.5 W or more) is required. ## Formulas for Calculating CR Oscillation Frequency (Chopping reference frequency) The CR oscillation frequency and fchop can be calculated by the following formulas: $$f_{CR} = \frac{1}{\underline{KA} \times (C \times R \times \underline{KB} \times C)} [Hz]$$ KA (constant): 0.523 KB (constant): 600 $$f_{chop} = \frac{fCR}{8}$$ [Hz] Example : When $Cosc = 1,000 \ pF$ and $Rosc = 2.0 \ k\Omega$ are connected, $fCR = 735 \ kHz$ . At this time, the chopping frequency $f_{chop}$ is : $f_{chop} = f_{CR}/8 = 92$ kHz. Note: $f_{CR} = \frac{1}{t_{CR}}$ $$\underline{\underline{\text{CR}}} = \underline{\text{t (Charge)}} + \underline{\text{t (Dis-Charge)}}$$ CR oscillation CR charge CR distance cycle time time At this time, t (CR-discharge) is subject to the following condition: 600 ns > t (CR-discharge) > 400 ns. Be sure to set the CR value in accordance with this condition. #### **CR Circuit Constants** #### **OSC** circuit oscillation waveform The OSC circuit generates the chopping reference signal by charging and discharging the external capacitor Cosc through current supplied from the external resistor Rosc in the OSC block. Voltages E1 and E2 in the diagram are set by dividing the $V_{DD}$ by approximately 3/5 (E1) and 2/5 (E2). The actual current chopping time is 1/8 the CR frequency. ## [Important: Setting the CR Circuit Constants] The CR oscillation waveform is converted in the IC to the CLK waveform (CR-CLK signal) and used for control. If the CR waveform discharge time is set outside the range shown below, the operation of the IC is not guaranteed. Be sure to set the CR waveform discharge time within the following range. 600 ns > t (CR discharge) > 400 ns ### **IC Power Dissipation** IC power dissipation is classified into two: power consumed by transistors in the output block and power consumed by the logic block and the charge pump circuit. ### (1) Power consumed by the Power Transistor (calculated with $R_{on} = 1.3 \Omega$ ) In Charge mode, Fast Decay mode, or Slow Decay mode, power is consumed by the upper and lower transistors of the H bridges. The following expression expresses the power consumed by the transistors of a H bridge. $$P (out) = 2 (T_r) \times I_{out} (A) \times V_{DS} (V) = 2 \times I_{out}^2 \times R_{on} (1)$$ The average power dissipation for output under 4-bit micro step operation (phase difference between phases A and B is 90°) is determined by expression (1). Thus, power dissipation for output per unit is determined as follows (2) under the conditions below. ``` \begin{split} R_{\text{ON}} &= 1.3 \; \Omega \; (@1.0 \; A) \\ I_{\text{Out}} \; (\text{Peak} : \text{Max}) &= 0.6 \; A \\ V_{\text{M}} &= 24 \; V \\ V_{\text{DD}} &= 5 \; V \\ P \; (\text{out}) &= 2 \; (T_{\text{f}}) \times 0.6 \; (A)^2 \times 1.3 \; (\Omega) \\ &= 0.936 \; (W) \end{split} \tag{2} ``` ### (2) Power consumed by the logic block and IM The following standard values are used as power dissipation of the logic block and IM at operation. ``` I (LOGIC) = 2 mA (Typ.): /unit I (IM3) = 12.5 mA (Typ.): operation/unit I (IM1) = 6.0 mA (Typ.): stop/unit ``` The logic block is connected to V<sub>DD</sub> (5 V). IM (total of current consumed by the circuits connected to V<sub>M</sub> and current consumed by output switching) is connected to V<sub>M</sub> (24 V). Power dissipation is calculated as follows: #### (3) Thus, power dissipation for 1 unit (P) is determined as follows by (2) and (3) above. ``` P = P \text{ (out)} + P \text{ (Logic and IM)} = 1.246 \text{ (W)} ``` Power dissipation for 1 unit at standby is determined as follows: P (standby) = $$24$$ (V) × 0.006 (A) + 5 (V) × 0.002 (A) = $0.154$ (W) When one motor driving = 100 %, power dissipation is determined as follows: $$P (all) = 1.246 (W) + 0.154 (W) = 1.4 (W)$$ For thermal design on the board, evaluate by mounting the IC. ## MIXED DECAY Mode Waveforms (concept of mixed decay mode) NF is the point where the output current reaches the set current value. RNF is the timing for monitoring the set current. In Mixed Decay and Fast Decay modes, where the condition RNF (set current monitor signal) < (output current) applies, Charge mode is cancelled at the next chopping cycle (charge cancel circuit). Therefore, at the next chopping cycle, the IC enters Slow + Fast modes (Slow $\rightarrow$ Fast at MDT). ## Test Circuit (A/B unit only. C/D unit conforms to A/B unit.) # 1. V<sub>IN (H)</sub>, V<sub>IN (L)</sub> #### **Test method** $V_{IN}$ (H): Set $\overline{RESET}$ to High and vary the logic input voltage from 0 to 7 V. Monitor IDD and measure the change point ( $V_M = 24 \text{ V}$ ). VIN (L): Set $\overline{RESET}$ to High and vary the logic input voltage from 5 to 0 V. Monitor IDD and measure the change point. #### Setup data ## 2. I<sub>IN (H),</sub> I<sub>IN (L),</sub> I<sub>DD1</sub>, I<sub>DD2</sub> (A/B unit only. C/D unit conforms to A/B unit.) #### **Test method** IIN (H): Set $\overline{RESET}$ to High, set the the logic input voltage to 5 V, and measure the input current. IIN (H): Set RESET to High, set the the logic input voltage to 0 V, and measure the input current. IDD1: Apply VDD, input RESET, and measure IDD. $I_{\mathrm{DD2}}$ : Input 6.25 MHz clock and measure the current when the logic is operating. Set output to OPEN. #### Setup data 27 2003-07-16 ## 3. IM<sub>1</sub>, IM<sub>2</sub> (A/B unit only. C/D unit conforms to A/B unit.) #### **Test method** IM1: Set the logic block to non-active (DATA = all 0), $V_{DD} = 5$ V, $V_{M} = 24$ V, and output to open. Measure the current input from $V_{M}$ supply. $\overline{RESET} = L$ IM2: Set the logic block only to active (CLK = 6.25 MHz), $V_M = 24$ V, and output to open. Measure the current input from $V_M$ supply. $\overline{RESET} = H$ #### Setup data 28 2003-07-16 ## 4. IM<sub>3</sub> (A/B unit only. C/D unit conforms to A/B unit.) This is the IM current when all of the circuits, including the output transistors, in the IC are operating. The IM current includes the current dissipation in the charge pump circuit, output gate loss, and output predriver. Because the IM current (IM<sub>3</sub>) is input from the RS pin, which is also used for the output current, IM<sub>3</sub> cannot be measured by the normal testing methods. Use the method shown below. #### Setup data The serial data PHASE signal (both A and B) switch over to high or low. #### **Test method** Set output to open, change phase data from $1 \rightarrow 0 \rightarrow 1 \rightarrow 0$ and perform switching. When testing, input phase data at double the chopping frequency (if $f_{chop} = 100 \text{ kHz}$ , fDATA = 200 kHz) and measure the current value of VM supply. fDATA = 200 kHz means that the phase switches at 200 kHz. #### Number of switchings at phase switching #### Number of switchings at actual operation Number of switchings at actual operation = $2 \times$ number of switchings at phase switching. Therefore, switching the phase at $2 \times$ chopping cycle matches the number of switchings at actual operation with the number of switchings at phase switching, and allows the actual current dissipation, IM3, to be measured. ## 5. I<sub>OB</sub>, I<sub>OH</sub>, I<sub>OL</sub> (A/B unit only. C/D unit conforms to A/B unit.) #### **Test method** - IOH: With $V_M = 24$ V, $V_{DD} = 5$ V, and logic input all = 0 applied, set $\overline{RESET} = H$ , connect the output pins to GND, and measure the supply current. - IOB: With $V_M = 24$ V, $V_{DD} = 5$ V, and logic input all = 0 applied, set $\overline{RESET} = H$ , connect the output pins to $V_M$ , and measure the supply current. - IOL: With VM = 24 V, VDD = 5 V, and logic input all = 0 applied, set $\overline{RESET} = L$ , connect the output pins to GND, and measure the supply current. #### Setup data # 6. V<sub>RS</sub> (H to L), V<sub>ref</sub> (GAIN) (when measuring phase A) after measurement (A/B unit only. C/D unit conforms to A/B unit.) $V_{RS} \ (\text{H to L}) : \ Input \ torque \ data = 100\% \ (HH) \ and \ vary \ the \ voltage \ between \ V_M \ and \ R_S \ pins.$ Measure the voltage (V\_RS) when output changes from fixed Charge mode to another mode. Also measure V\_RS when torque \ data = 85% (HL), 70% (LH), or 50% (LL) \ as above and calculate the ratio using V\_RS \ value \ at 100% \ as \ reference. $V_{ref}$ (GAIN): $V_{ref}$ (GAIN) = $\frac{V_{RS}$ (\*) $V_{ref}$ (\*) $V_{RS}$ : when torque data = 100%) #### Setup data 32 2003-07-16 # 7. $\Delta I_{out1}$ , $\Delta I_{out2}$ (A/B unit only. C/D unit conforms to A/B unit.) With L load, perform chopping in Mixed Decay mode. Monitor the output current waveform and measure the various output currents at constant current operation. ## Setup data ## 8. IRS (when measuring phase A) (A/B unit only. C/D unit conforms to A/B unit) With L input to $\overline{RESET}$ , connect VM and RRS to the power supply, and measure the current input to the RS pin. (Either drop all the input pins to GND level or input all Low data to the DATA pin, then perform measurement. At that time, leave all other output pins open.) #### Setup data # 9. R<sub>ON (D-S)</sub>, R<sub>ON (S-D)</sub> when measuring output A (A/B unit only. C/D unit conforms to A/B unit.) Input the current setting data (HHHH signal) to the DATA pin and measure the voltage between $V_M$ and OUT when $I_{OUt} = 1000$ mA or the voltage between OUT and GND. Then, change the phase and repeat measurement. At that time, leave the output pins which are not measured open. #### Setup data (Vary the phase data during testing.) 35 2003-07-16 # 10. $V_{ref}$ , $I_{ref}$ (A/B unit only. C/D unit conforms to A/B unit.) $V_{ref}\!\!: \; Vary \; V_{ref} = 2 \; to \; V_{DD} - 1 \; V$ and confirm that output is on. $I_{ref}$ : When $V_{M}$ = 24 V and $V_{DD}$ = 5 V, apply the specified voltage of 3 V to the $V_{ref}$ and monitor the current flow value. 11. T<sub>j</sub>TSD, ∆T<sub>j</sub>TSD (Measure in an environment such as an constant temperature chamber where the temperature for the IC can be freely changed) (A/B unit only. C/D unit conforms to A/B unit.) $T_iTSD$ : Increase the ambient temperature. Measure the temperature when output stops. $\Delta T_j TSD$ : Gradually lower the temperature from the level when the TSD circuit was operating (output off). At that time, control the RESET input thus: $H \to L \to H \to L$ . Output will begin at a certain temperature level. $\Delta T_j TSD$ is the difference between the temperature at which output begins and the temperature at which TSD is triggered. #### Setup data 37 2003-07-16 ## 12. V<sub>DDR</sub> (A/B unit only. C/D unit conforms to A/B unit.) Monitor the output pins. Increase the $V_{DD}$ voltage from 0. Measure the $V_{DD}$ value when output starts. Next, decrease the $V_{DD}$ voltage and measure the $V_{DD}$ value when output stops. #### Setup data 38 2003-07-16 ## 13. V<sub>MR</sub> (A/B unit only. C/D unit conforms to A/B unit.) With the CLK signal and DATA (all High) input, increase the $V_M$ voltage from 0. Measure the $V_M$ value when output starts. Next, decrease the $V_{M}$ voltage and measure the $V_{M}$ value when output stops. #### Setup data 39 2003-07-16 ## 14. Overcurrent protector circuit (ISD) (To measure output A : ) (A/B unit only. C/D unit conforms to A/B unit.) Test method: To monitor operating current of the overcurrent protector circuit when output A is short-circuited to the power supply Input the current setting data (HHHH signal) to the DATA pin. If short-circuited to the supply, measure the lower output transistors. If short-circuited to ground, measure the upper output transistors (see how to measure RON). When measuring $R_{ON}$ , increase the current flow. There is a current value at which output is switched off and $R_{ON}$ cannot be measured. This value is the set current value for the overcurrent protector circuit. Make sure to leave open the output pins not being measured. Note that if the temperature changes, the value may fluctuate. Try to avoid applying power to the IC by one-shot measuring. #### Setup data (Example: The phase signal must be changed depending on the pin.) ## 15. Current vector (A/B unit only. C/D unit conforms to A/B unit.) Perform chopping in Mixed Decay mode with load L. Monitor the output current waveform and measure the output current at constant current operation. At this time, vary the 4-bit data for current setting and measure the current values. Using the set output current as 100%, calculate the output current ratio. 41 16. f<sub>CLK</sub>, t<sub>w</sub> (CLK), t<sub>wp</sub> (CLK), t<sub>wn</sub> (CLK), t<sub>susin-CLK</sub>, t<sub>hsus-CLK</sub>, t<sub>hsus</sub> Input any data at fCLK (max), perform chopping, and monitor the output waveform. For the measuring points, see the timing chart below. ### Setup data #### **Measuring points** ## 17. OSC-fast delay, OSC-charge delay (A/B unit only. C/D unit conforms to A/B unit.) Fix the output current value in Mixed Decay mode and turn the output on. Measure the time until the output switches from the CR pin waveform and the output voltage waveform. ### Setup data ## 18. $t_{pHL\ (ST)},\,t_{pLH\ (ST)},\,t_{r},\,t_{f}$ (A/B unit only. C/D unit conforms to A/B unit.) ### Setup data Switch PHASE every 130 $\mu s$ and measure the output pin voltage and the STROBE signal. ### [Oscilloscope waveform (example)] ### 19. t<sub>BRANK</sub> (A/B unit only. C/D unit conforms to A/B unit.) tBRANK is the dead time band for avoiding malfunction caused by noise. Apply sufficient differential voltage (when $V_{ref} = 3$ V, 0.6 V or higher) to $V_{M}$ -RS and apply duty. When the pulse width reaches a certain value, triggering feedback and changing the output. Check the value. #### Setup data ## 20. $f_{chop}$ (f<sub>chop</sub> (min), f<sub>chop</sub> (max)) (A/B unit only. C/D unit conforms to A/B unit.) Change the $R_{\rm OSC}$ and $C_{\rm OSC}$ values and measure the frequency on the CR pin using the oscilloscope. At this time, 1/8 of the frequency of the measured CR waveform is $f_{\rm chop}$ . ## Oscilloscope waveform (example) ## 21. t<sub>ONG</sub> (A/B unit only. C/D unit conforms to A/B unit.) Apply $V_M$ and $V_{DD}$ and change $\overline{RESET}$ from L to H. Measure the time until the CcpA pin becomes $V_M + V_{DD} \times 90\%$ . #### 22. Mixed decay timming (A/B unit only. C/D unit conforms to A/B unit.) With $V_{M} = 24$ V, $V_{DD} = 5$ V, $\overline{RESET} = H$ , change the SETUP pin from L to H and overwrite the MIXED DECAY TIMING TABLE. Then change the SETUP pin from H to L. With load L, perform chopping and monitor the output current waveform at that time. Confirm that the switching timing from Slow Decay Mode to Fast Decay Mode within an fchop cycle is the specified MIXED DECAY TIMING. (Depending on the load L value and the test environment, chopping may be performed every two cycles or there may be no Slow Decay Mode. If so, conditions, for example, load condition, may need to be changed. ## **Waveforms in Various Current Modes (Ideal Waveform)** ## **Normal MIXED DECAY MODE Waveform** ### When NF is after MIXED DECAY Timing ### In MIXED DECAY MODE, when the output current > the set current value #### **FAST DECAY MODE Waveform** # STROBE Signal, Internal CR CLK, and output Current Waveform (When STROBE Signal is input in SLOW DECAY MODE) When STROBE signal is input, the chopping counter (CR-CLK counter) is forced to reset at the next CR-CLK timing. Because of this, compared with a method in which the counter is not reset, response to the input data is faster. (The delay time, the theoretical value in the logic portion, is expected to be a one-cycle CR waveform: 1.25 $\mu$ S @100 kHz CHOPPING.) When the CR-CLK counter is reset due to STROBE signal input, CHARGE MODE is entered momentarily due to current comparison. Note: In FAST DECAY MODE, too, CHARGE MODE is entered momentarily due to current comparison. # STROBE Signal, Internal CR CLK, and output Current Waveform (When STROBE signal is input in CHARGE MODE) ## (When STROBE Signal is input in FAST DECAY MODE) 53 ## (When PHASE Signal is input) ## (When current point 0 control is included) ## (When FAST DECAY MODE is included during the sequence) ## (When SLOW DECAY MODE is included during the sequence) ## Current Modes (MIXED (= SLOW + FAST) Decay Mode Effect) • Sine wave in increasing (Slow Decay Mode (Charge + Slow + Fast) normally used) Sine wave in decreasing (When using MIXED DECAY Mode with large attenuation ratio (MDT%) at attenuation) • Sine wave in decreasing (When using MIXED DECAY Mode with small attenuation ratio (MDT%) at attenuation) Note: The above charts are schematics. The actual current transient responses are curves. ## **Output Transistor Operating Mode** ## **Output Transistor Operation Functions** | CLK | U <sub>1</sub> | U <sub>2</sub> | L <sub>1</sub> | L <sub>2</sub> | |--------|----------------|----------------|----------------|----------------| | CHARGE | ON | OFF | OFF | ON | | SLOW | OFF | OFF | ON | ON | | FAST | OFF | ON | ON | OFF | Note: The above table is an example where current flows in the direction of the arrows in the above figures. When the current flows in the opposite direction of the arrows, see the table below. | CLK | U <sub>1</sub> | U <sub>2</sub> | L <sub>1</sub> | L <sub>2</sub> | |--------|----------------|----------------|----------------|----------------| | CHARGE | OFF | ON | ON | OFF | | SLOW | OFF | OFF | ON | ON | | FAST | ON | OFF | OFF | ON | # Output Transistor Operating Mode 2 (Sequence of MIXED DECAY MODE) The constant current is controlled by changing mode from Charge $\rightarrow$ Slow $\rightarrow$ Fast. ## Current Discharge Path when Current Data = 0000 are input during operation In Slow Decay Mode, when all output transistors are forced to switch off, coil energy is discharged in the following MODES: Note: Parasitic diodes are located on dotted lines. In normal MIXED DECAY MODE, the current does not flow to the parasitic diodes. However, when signal 0000 is input during operation, the current flows to them. As shown in the figure at right, an output transistor has parasitic diodes. To discharge energy from the coil, each transistor is switched on allowing current to flow in the reverse direction to that in normal operation. As a result, the parasitic diodes are not used. If all the output transistors are forced to switch off, the energy of the coil is discharged via the parasitic diodes. ## PD-Ta (Package Power Dissipation) - ① $R_{th (j-a)}$ IC only (96°C/W) - ② When mounted on the board $(38^{\circ}\text{C/W})$ Board size $(100 \times 200 \times 1.6 \text{ mm})$ - ※ R<sub>th (j-c)</sub>: 8.5°C/W #### **Power Supply Sequence (Recommended)** - Note 1: If the $V_{DD}$ drops to the level of the $V_{DDR}$ or below while the specified voltage is input to the $V_M$ pin, the IC is internally reset. This is a protective measure against malfunction. Likewise, if the $V_M$ drops to the level of the $V_{MR}$ or below while regulation voltage is input to the $V_{DD}$ , the IC is internally reset as a protective measure against malfunction. To avoid malfunction, when turning on $V_M$ or $V_{DD}$ , we recommend you input the $\overline{RESET}$ signal at the above timing. - It takes time for the output control charge pump circuit to stabilize. Wait up to $t_{\mbox{ONG}}$ time after power on before driving the motors. - Note 2: When the $V_M$ value is between 3.3 to 5.5 V, the internal reset is released, thus output may be on. In such a case, the charge pump cannot drive stably because of insufficient voltage. We recommend the RESET state be maintained until $V_M$ reaches 20 V or more. - Note 3: Since $V_{DD} = 0$ V and $V_{M} =$ voltage within the rating are applied, output is turned off by internal reset. At that time, a current of several mA flows due to the Pass between $V_{M}$ and $V_{DD}$ . ## Relationship between $V_{\mbox{\scriptsize M}}$ and $V_{\mbox{\scriptsize H}}$ VH is the voltage of the CcpA pin. It is the highest voltage in this IC (power supply for driving the upper gate of the H bridge). V charge Up is the voltage to boost V<sub>M</sub> to V<sub>H</sub>. Usually equivalent to V<sub>DD</sub>. ## **Operation of Charge Pump Circuit** #### Initial charging - (1) When RESET is released, $T_{r1}$ is turned ON and $T_{r2}$ turned OFF. Ccp2 is charged from Ccp2 via Di1 (This is the same as when TSD and ISD are operating and the IC is restored from Reset state.) - (2) T<sub>r1</sub> is turned OFF, T<sub>r2</sub> is turned ON, and Ccp1 is charged from Ccp2 via Di2. - (3) When the voltage difference between $V_M$ and $V_H$ (CcpA pin voltage = charge pump voltage) reaches $V_{DD}$ or higher, operation halts (Steady state : Because the capacitor is naturally discharged, the IC is continually charging to the capacitor). #### Actual operation - (4) Ccp1 charge is used at fchop switching and the VH potential drops. - (5) Charges up by (1) and (2) above. 65 ## **External Capacitors for Charge Pumps** When $V_{DD}$ = 5V, fchop = 100 kHz, and L = 10 mH is driven with $V_{M}$ = 24 V, $I_{out}$ = 1100 mA, the theoretical values for Ccp1 and Ccp2 are as shown below: Combine Ccp1 and Ccp2 as shown in the shaded area in the above graph. Select values 10: 1 or more for Ccp1: Ccp2. When making a setting, evaluate properly and set values with a margin. 66 ## **Charge Pump Rise Time** $t_{ONG}$ : Time taken for capacitor Ccp2 (charging capacitor) to fill up Ccp1 (capacitor used to save charge) to $V_{M}$ + $V_{DD}$ after a reset is released. The internal IC cannot drive the gates correctly until the voltage of Ccp1 reaches $V_M + V_{DD}$ . Be sure to wait for toNG or longer before driving the motors. Basically, the larger the Ccp1 capacitance, the longer the initial charge-up time but the smaller the voltage fluctuation. The smaller the Ccp1 capacitance, the shorter the initial charge-up time but the larger the voltage fluctuation. 67 Depending on the combination of capacitors (especially with small capacitance), voltage may not be sufficiently boosted. Thus, use the capacitors under the capacitor combination conditions (Ccp1 = $0.22~\mu F$ , Ccp2 = $0.01~\mu F$ ) recommended by Toshiba. ## Operating Time for Overcurrent Protector Circuit (ISD non-sensitivity time and ISD operating time) A non-sensitivity time is set for the overcurrent protector circuit to avoid misdetection of overcurrent due to spike current at irr or switching. The non-sensitivity time synchronizes with the frequency of the CR for setting the chopping frequency. The non-sensitivity time is set as follows: Non-sensitivity time = $4 \times CR$ cycle The time required for the ISD to actually operate after the non-sensitivity time is as follows: Minimum: $5 \times CR$ cycle Maximum: $8 \times CR$ cycle Therefore, from the time overcurrent flows to the output transistors to the time output halts is as follows. Note that ideally, the operating time is the operating time when overcurrent flows. Depending on the output control mode timing, the overcurrent protector circuit may not be triggered. Therefore, to ensure safe operation, add a fuse to the VM power supply for protection. The fuse capacity would vary according to the use conditions. However, select a fuse whose capacity avoids any operating problems and does not exceed the power dissipation for the IC. ## **Application Operation Input Data (Example: 2-Phase Excitation Mode)** | | TORQUE<br>0 | TORQUE<br>1 | DECAY<br>B <sub>0</sub> | DECAY<br>B <sub>1</sub> | B <sub>0</sub> | B <sub>1</sub> | B <sub>2</sub> | В3 | PHASE B | DECAY A | DECAY<br>A <sub>0</sub> | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | PHASE A | |-----|-------------|-------------|-------------------------|-------------------------|----------------|----------------|----------------|----|---------|---------|-------------------------|----------------|----------------|----------------|----------------|---------| | Bit | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | 2 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | 3 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | | 4 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | Data are input on the rising edge of CLK. Every input of a data string (16-bit) requires input of the Strobe signal. For the input conditions, see page 9, Functions. We recommend Mixed Decay mode (37.5%) as Decay mode. Set torque to 100%. ## Output current waveform of 2-phase excitation sine wave Note: We recommended 2-phase excitation drive in 37.5% Mixed Decay mode. Please refer to the caution of 2-phase excitation mode on next page. 69 ## **Application Operation Input Data (Example: 1-2 Phase Excitation Mode Typ.A)** | | TORQUE<br>0 | TORQUE<br>1 | DECAY<br>B <sub>0</sub> | DECAY<br>B <sub>1</sub> | B <sub>0</sub> | B <sub>1</sub> | B <sub>2</sub> | В3 | PHASE B | DECAY<br>A <sub>0</sub> | DECAY<br>A <sub>1</sub> | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | PHASE A | |-----|-------------|-------------|-------------------------|-------------------------|----------------|----------------|----------------|----|---------|-------------------------|-------------------------|----------------|----------------|----------------|----------------|---------| | Bit | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | 2 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | 3 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | 4 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | 5 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | | 6 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | | 7 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | | 8 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | Data are input on the rising edge of CLK. Every input of a data string (16-bit) requires input of the Strobe signal. For the input conditions, see page 10, Functions. We recommend Mixed Decay Mode (37.5%) as Decay Mode. Set torque to 100%. When using this excitation mode, high efficiency can be achieved by setting the phase data to 10% (-10%). Set current values in the order $+100\% \rightarrow -10\% \rightarrow -100\% \rightarrow +10\%$ . ## Output Current Waveform of 1-2 Phase Excitation Sine Wave (Typ. A) #### Points for Control that Includes Current of 0% In modes other than 2-Phase Excitation mode (from 1-2 Phase Excitation mode to 4W1-2 Phase Excitation mode), when the current is controlled to 0%, the TB62201F's output transistors are all turned off. At the time, the coil's energy returns to the power supply through the parasitic diodes. If the same current is applied several times and is within the rated current, then: the power consumed by the on-resistance when current flows to the output MOS will be less than the power consumed when current is applied to the parasitic diodes. Therefore, when controlling the current, rather than setting 0%, set the current to the next step beyond 0% (the minimum step in the reverse direction) for better power dissipation results. However, if the 0% (actually 10%) current cycle is long, the power dissipation may be greater than in Off mode because of the need for constant-current control. Therefore, Toshiba recommend setting the current according to the actual operating pattern. (1-2 Phase Excitation mode is the most effective.) #### Flyback diode mode The coil's energy returns through the parasitic diodes. Because $V_{DS} < V_F$ , the power dissipation is large. #### Non-flyback diode mode The coil's energy returns through the MOS, which is turned on. Then the coil is charged to a level of 10%. The power dissipation is smaller than when the energy is returned via the parasitic diode. (However, the longer the $\pm 10\%$ rated current control time, the longer the period of current dissipation.) ## **Application Operation Input Data (Example: 1-2 Phase Excitation mode Typ.B)** | | TORQUE<br>0 | TORQUE<br>1 | MDMB | DECAY<br>B | B <sub>0</sub> | B <sub>1</sub> | B <sub>2</sub> | В3 | PHASE<br>B | MDM A | DECAY<br>A | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | PHASE<br>A | |-----|-------------|-------------|------|------------|----------------|----------------|----------------|----|------------|-------|------------|----------------|----------------|----------------|----------------|------------| | Bit | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | 2 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | | 3 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | 4 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | | 5 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | 6 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | 7 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | Data are input on the rising edge of CLK. Every input of a data string (16-bit) requires input of the Strobe signal. For the input conditions, see page 10, Functions. We recommend Mixed Decay Mode (37.5%) as Decay Mode. Set torque to 100%. Same as 1-2 phase excitation (typ. A) in the previous section, power dissipation can be reduced by changing 0% level to 10% or -10%. ## **Output Current Waveform of 1-2 Phase Excitation Sine Wave (Typ. B)** # Application Operation Input Data (Example: 4-bit micro steps) (4-bit micro steps = W1-2 phase excitation drive) | | TORQUE<br>0 | TORQUE<br>1 | DECAY<br>B <sub>0</sub> | DECAY<br>B <sub>1</sub> | B <sub>0</sub> | B <sub>1</sub> | В2 | В3 | PHASE<br>B | DECAY<br>A <sub>0</sub> | DECAY<br>A <sub>1</sub> | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | PHASE<br>A | |-----|-------------|-------------|-------------------------|-------------------------|----------------|----------------|----|----|------------|-------------------------|-------------------------|----------------|----------------|----------------|----------------|------------| | Bit | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | 2 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | | 3 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | | 4 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | | 5 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | 6 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | 7 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | | 8 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | | 9 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | | 10 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | 11 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | 12 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | | 13 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | | 14 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | 15 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | 16 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | | 17 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | | 18 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | 19 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | | 20 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | Data are input on the rising edge of CLK. Every input of a data string (16-bit) requires input of the Strobe signal. For the input conditions, see page 9, Functions. We recommend Slow Decay Mode in the ascending direction of the sine wave; Mixed Decay Mode (37.5%) in the descending direction. Set torque to 100%. ## **Output Current Waveform of Pseudo Sine Wave (4-bit micro steps)** **TOSHIBA** 5 micro-step from 0 to 90° drive is possible by combining Current DATA (AB & CD) and phase data. For input Current DATA at that time, see section on Current X in the list of the Functions. Depending on the load, the optimum condition changes for selecting MIXED DECAY MODE when the sine wave rises and falls. Select the appropriate MIXED DECAY TIMING according to the load. # Application Operation Input Data (Example: 3-bit micro steps) (3-bit micro steps = 2W1-2 phase excitation drive) | | TORQUE<br>0 | TORQUE<br>1 | DECAY<br>B <sub>0</sub> | DECAY<br>B <sub>1</sub> | B <sub>0</sub> | B <sub>1</sub> | В2 | В3 | PHASE<br>B | DECAY<br>A <sub>0</sub> | DECAY<br>A <sub>1</sub> | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | PHASE<br>A | |-----|-------------|-------------|-------------------------|-------------------------|----------------|----------------|----|----|------------|-------------------------|-------------------------|----------------|----------------|----------------|----------------|------------| | Bit | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | 2 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | | 3 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | | 4 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | | 5 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | | 6 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | | 7 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | | 8 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | | 9 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | 10 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | 11 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | | 12 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | | 13 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | | 14 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | | 15 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | | 16 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | | 17 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | | 18 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | 19 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | 20 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | | 21 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | | 22 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | | 23 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | | 24 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | | 25 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | 26 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | | 27 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | 28 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | | 29 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | | 30 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | | 31 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | | 32 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | 33 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | | 34 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | | 35 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | | 36 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | Data are input on the rising edge of CLK. Every input of a data string (16-bit) requires input of the Strobe signal. For the input conditions, see page 10, Functions. We recommend Slow Decay Mode in the ascending direction of the sine wave; Mixed Decay Mode (37.5%) in the descending direction. Set torque to 100%. ## **Output Current Waveform of Pseudo Sine Wave (3-bit micro steps)** 9 micro-step from 0 to 90° drive is possible by combining Current DATA (AB & CD) and phase data. For input Current DATA at that time, see section on Current X in the list of the Functions. Depending on the load, the optimum condition changes for selecting MIXED DECAY MODE when the sine wave rises and falls. Select the appropriate MIXED DECAY TIMING according to the load. 76 ## Application Operation Input Data (Example: 4-bit micro steps) | | TORQUE<br>0 | TORQUE<br>1 | DECAY<br>B <sub>0</sub> | DECAY<br>B <sub>1</sub> | B <sub>0</sub> | B <sub>1</sub> | В2 | В3 | PHASE<br>B | DECAY<br>A <sub>0</sub> | DECAY<br>A <sub>1</sub> | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | PHASE<br>A | |-----|-------------|-------------|-------------------------|-------------------------|----------------|----------------|----|----|------------|-------------------------|-------------------------|----------------|----------------|----------------|----------------|------------| | Bit | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | 2 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | | 3 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | | 4 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | | 5 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | | 6 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | 7 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | | 8 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | | 9 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | | 10 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | | 11 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | | 12 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | | 13 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | | 14 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | | 15 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | | 16 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | 17 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | 18 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | 19 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | 20 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | | 21 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | | 22 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | | 23 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | | 24 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | | 25 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | | 26 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | | 27 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | | 28 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | | 29 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | 30 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | | 31 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | | 32 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | | 33 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | | 34 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | | TORQUE<br>0 | TORQUE<br>1 | DECAY<br>B <sub>0</sub> | DECAY<br>B <sub>1</sub> | B <sub>0</sub> | B <sub>1</sub> | B <sub>2</sub> | В3 | PHASE<br>B | DECAY<br>A <sub>0</sub> | DECAY<br>A <sub>1</sub> | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | PHASE<br>A | |-----|-------------|-------------|-------------------------|-------------------------|----------------|----------------|----------------|----|------------|-------------------------|-------------------------|----------------|----------------|----------------|----------------|------------| | Bit | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | 35 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | 36 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | 37 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | | 38 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | | 39 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | | 40 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | | 41 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | | 42 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | | 43 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | | 44 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | | 45 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | | 46 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | | 47 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | 48 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | | 49 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | | 50 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | 51 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | 52 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | | 53 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | | 54 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | | 55 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | | 56 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | | 57 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | | 58 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | | 59 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | | 60 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | 61 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | | 62 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | | 63 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | | 64 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | | 65 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | | 66 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | | 67 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | 68 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | Data are input on the rising edge of CLK. Every input of a data string (16-bit) requires input of the Strobe signal. For the input conditions, see page 10, Functions. In the above input data example, Decay mode has a Mixed Decay mode (37.5%) setting for both the rising and falling directions of the sine wave, and a torque setting of 100%. 78 2003-07-16 ## 4W1-2 Output Current Waveform of Pseudo Sine Wave (4-bit micro steps) 17 micro-step from 0 to 90° drive is possible by combining Current DATA (AB & CD) and phase data. For input Current DATA at that time, see section on Current X in the list of the Functions. Depending on the load, the optimum condition changes for selecting MIXED DECAY MODE when the sine wave rises and falls. Select the appropriate MIXED DECAY TIMING according to the load. 79 ## **Output Current Vector Line** #### 4W-1-2 phase excitation (4-bit micro steps) For data to be input, see the function of Current AX (BX) in the list of Functions (10 page). ## Output Current Vector Line 2 (Each mode: except 4W1-2 phase) #### **Recommended Application Circuit** The values for the devices are all recommended values. For values under each input condition, see the above-mentioned recommended operating conditions. (Example: $f_{chop} = 96 \text{ kHz}$ , $CR: I_{out} = 0.6 \text{ (A)}$ , $LF: I_{out} = 0.6 \text{ (A)}$ ) Note: We recommend the user add bypass capacitors as required. Make sure as much as possible that GND wiring has only one contact point. Also, make sure that the VM pins are connected. For the data to be input, see the section on the recommended input data. Because there may be shorts between outputs, shorts to supply, or shorts to ground, be careful when designing output lines, $V_{DD}$ ( $V_{M}$ ) lines, and GND lines. ## **Package Dimensions** HSOP36-P-450-0.65 Unit: mm Weight: 079 g (typ.) #### **RESTRICTIONS ON PRODUCT USE** 030619EBA - The information contained herein is subject to change without notice. - The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of TOSHIBA or others. - TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.. - The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. - The products described in this document are subject to the foreign exchange and foreign trade laws. - TOSHIBA products should not be embedded to the downstream products which are prohibited to be produced and sold, under any law and regulations. 84