

## MAX17614

# 4.5V to 60V, 3A, Ideal Diode/Power Source Selector with Current Limit, UV, OV Protection

# **Product Highlights**

- Ideal Diode Operation
  - Fast Reverse Current-Blocking Protection(140ns)
  - Seamless Power Source Switchover
- Robust Protection Reduces System Downtime
  - Wide Input Supply Range: +4.5V to +60V
  - Hot Plug-in Tolerant without transient voltage suppressor (TVS) up to 35V Input Supply
  - Negative Input Tolerance to -65V
  - Low R<sub>ON</sub> 130mΩ (typ)
  - Thermal Shutdown Protection
  - Programmable Startup Blanking Time
  - Extended -40°C to +125°C Temperature Range
- Flexible Design Options Enable Reuse and Less Requalification
  - Adjustable Input Undervoltage Lockout (UVLO) and Overvoltage Lockout (OVLO) Thresholds
  - Programmable Forward-Current Limit: 0.15A to 0.3A with +3.6% and -3.3% Accuracy and 0.3A to 3A with ±3.3% Accuracy Over Full Temperature Range
  - Programmable Current Limit Fault Response: Autoretry, Continuous, and Latch-Off Modes
  - Built-in Fault Indication Signals: UVOV and FLAG
- Saves Board Space and Reduces External BOM Count
  - 20-Pin, 4mm x 4mm, TQFN-EP Package
  - Integrated Back-to-Back nFETs

## **Key Applications**

Small Total Solution Size

The MAX17614 with its integrated nFETs enables up to 40% smaller solution size in space-constrained equipment. Applications include ideal diode implementations and power source selectors where the end equipment needs to supply the load from more than one power source.

• Faster Response Times

Faster fault exit response times enable the MAX17614 to reduce output hold-up capacitor size up to 50% in Priority Power Source Selector applications, where the end equipment input supply transitions between a higher priority power source and a backup power source.

#### Tight Current Limit Accuracy

Battery-operated electronics as well as battery chargers need tight current limit accuracy to protect against overcurrent faults. The MAX17614 with its  $\pm 3.3\%$  tight current limit accuracy provides robust overcurrent protection in these applications.

## **Simplified Application Diagram**



## **Pin Description**



Ordering Information appears at end of data sheet.

## **Absolute Maximum Ratings**

| IN to GND                  | 70V to +65V                                           |
|----------------------------|-------------------------------------------------------|
| IN to OUT                  | 65V to +65V                                           |
| OUT to GND                 | -0.3V to +65V                                         |
| UVLO, OVLO to GND0.3       | 3V to (max(V <sub>IN</sub> , V <sub>OUT</sub> )+0.3)V |
| EN, CLMODE, TSTART to GND. | -0.3V to +6.0V                                        |
| UVOV, FLAG to GND          | -0.3V to +6.0V                                        |
| IN Current (DC)            |                                                       |

| SETI to GND ( <u>Note 1</u> )                                        | 0.3V to +1.6V                   |
|----------------------------------------------------------------------|---------------------------------|
| Continuous Power Dissipation (T <sub>A</sub> = +70°C<br>above +70°C) | c, derate 30.3mW/°C<br>2424.2mW |
| Operating Temperature Range ( <u>Note 2</u> )                        | 40°C to +125°C                  |
| Junction Temperature Range                                           | 40°C to +150°C                  |
| Storage Temperature Range                                            | 65°C to +150°C                  |
| Lead Temperature (Soldering, 10s)                                    | +300°C                          |

Note 1: The SETI pin is internally clamped. Forcing more than 5mA current into the pin can damage the device.

Note 2: Junction temperature greater than +125°C degrades operating life times.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability

## **Package Information**

| PACKAGE TYPE: 20 TQFN                                 |                  |  |  |  |
|-------------------------------------------------------|------------------|--|--|--|
| Package Code                                          | T2044+4C         |  |  |  |
| Outline Number                                        | <u>21-100172</u> |  |  |  |
| Land Pattern Number                                   | <u>90-0409</u>   |  |  |  |
| Thermal Resistance, Four Layer Board:                 |                  |  |  |  |
| Junction-to-Ambient (θ <sub>JA</sub> )                | 33°C/W           |  |  |  |
| Junction-to-Case Thermal Resistance ( $\theta_{JC}$ ) | 2°C/W            |  |  |  |

For the latest package outline information and land patterns (footprints), go to https://www.analog.com/en/designcenter/packaging-quality-symbols-footprints/package-index.html. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a fourlayer board. For detailed information on package thermal considerations, refer to https://www.analog.com/en/technicalarticles/thermal-characterization-of-ic-packages.html.

### Electrical Characteristics

 $(V_{IN} = V_{IN} = +4.5V \text{ to } +60V, V_{UVLO} = 1.8V, V_{OVLO} = 1V, R_{SETI} = 1.5k\Omega, C_{IN} = 1\mu F, C_{OUT} = 0.47\mu F, EN = TSTART = CLMODE = OUT$ =  $\overline{FLAG}$  = UVOV = Unconnected, T<sub>A</sub> = -40°C to +125°C, unless otherwise noted. Typical values are at V<sub>IN</sub> = +24V, T<sub>A</sub> = +25°C. All voltages are referred to GND, unless otherwise noted. (Note 3))

| PARAMETER                  | SYMBOL               | CONDITIONS                                    | MIN  | TYP  | MAX  | UNITS |
|----------------------------|----------------------|-----------------------------------------------|------|------|------|-------|
| IN Voltage Range           | V <sub>IN</sub>      |                                               | 4.5  |      | 60   | V     |
| Shutdown Input Current     | ISHDN                | V <sub>EN</sub> = 0V                          |      | 33   | 75   | μA    |
| Shutdown Output<br>Current | I <sub>OFF</sub>     | V <sub>EN</sub> = 0V, V <sub>OUT</sub> = 0V   | -10  |      |      | μA    |
| Reverse Input Current      | I <sub>IN_RVS</sub>  | V <sub>IN</sub> = -60V, V <sub>OUT</sub> = 0V | -100 | -58  |      | μA    |
| Supply Current             | I <sub>IN</sub>      | V <sub>IN</sub> = 24V                         |      | 1.02 | 1.35 | mA    |
| Internal Undervoltage      | V <sub>INT_UVR</sub> | V <sub>IN</sub> rising                        | 3.46 | 4.20 | 4.50 | N/    |
| Trip Level                 | V <sub>INT_UVF</sub> | V <sub>IN</sub> falling                       | 3.20 | 3.46 | 4.00 | V     |
|                            | V <sub>UVR</sub>     | V <sub>UVLO</sub> rising                      | 1.47 | 1.50 | 1.53 | N/    |
| UVLO Inresnoid             | V <sub>UVF</sub>     | V <sub>UVLO</sub> falling                     | 1.42 | 1.45 | 1.48 | V     |

 $(V_{IN} = V_{IN} = +4.5V \text{ to } +60V, V_{UVLO} = 1.8V, V_{OVLO} = 1V, R_{SETI} = 1.5k\Omega, C_{IN} = 1\mu\text{F}, C_{OUT} = 0.47\mu\text{F}, \text{EN} = \text{TSTART} = \text{CLMODE} = \text{OUT} = \overline{\text{FLAG}} = \text{UVOV} = \text{Unconnected}, T_{A} = -40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ , unless otherwise noted. Typical values are at  $V_{IN} = +24V$ ,  $T_{A} = +25^{\circ}\text{C}$ . All voltages are referred to GND, unless otherwise noted. (*Note 3*))

| PARAMETER                                                  | SYMBOL                  | CONDITIONS                                                                                       | MIN  | TYP  | MAX  | UNITS |  |
|------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------|------|------|------|-------|--|
|                                                            | V <sub>OVR</sub>        | V <sub>OVLO</sub> rising                                                                         | 1.47 | 1.50 | 1.53 |       |  |
| OVLO Threshold                                             | V <sub>OVF</sub>        | V <sub>OVLO</sub> falling                                                                        | 1.42 | 1.45 | 1.48 | V     |  |
| UVLO, OVLO Leakage<br>Current                              | I <sub>LEAK</sub>       | $V_{UVLO} = V_{OVLO} = 0$ to 2V                                                                  | -100 |      | +100 | nA    |  |
| OVLO Adjustment<br>Range                                   |                         | ( <u>Note 4</u> )                                                                                | 5.5  |      | 60   | V     |  |
| UVLO Adjustment<br>Range                                   |                         | ( <u>Note 4</u> )                                                                                | 4.5  |      | 59   | V     |  |
| INTERNAL FETS                                              |                         |                                                                                                  |      |      |      |       |  |
|                                                            |                         | I <sub>LOAD</sub> = 100mA, V <sub>IN</sub> > 8V, T <sub>J</sub> = +25°C                          |      | 130  | 155  |       |  |
| Internal FETs On-                                          | Ron                     | I <sub>LOAD</sub> = 100mA, V <sub>IN</sub> > 8V, T <sub>J</sub> = +85°C                          |      |      | 200  | m0    |  |
| Resistance                                                 | NON                     | $I_{LOAD}$ = 100mA, $V_{IN}$ > 8V, -40°C $\leq T_J \leq$ +125°C                                  |      |      | 230  | 11152 |  |
| Current Limit<br>Adjustment Range                          | I <sub>LIM</sub>        | ( <u>Note 5</u> )                                                                                | 0.15 |      | 3    | А     |  |
|                                                            |                         | 0.15A ≤ I <sub>LIM</sub> ≤ 0.3A ( <u>Note 7</u> )                                                | -3.3 |      | +3.6 | 0/    |  |
| Current Limit Accuracy                                     |                         | 0.3A ≤ I <sub>LIM</sub> ≤ 3A ( <u>Note 7</u> )                                                   | -3.3 |      | +3.3 | %     |  |
| Overcurrent Protection<br>Threshold                        | IOCP                    | ( <u>Note 6</u> )                                                                                | 4.0  | 8.5  | 15.0 | А     |  |
| FLAG Assertion Drop<br>Voltage Threshold                   | V <sub>FA</sub>         | Increase (V <sub>IN</sub> - V <sub>OUT</sub> ) drop until<br>FLAG asserts, V <sub>IN</sub> = 24V | 410  | 470  | 550  | mV    |  |
| Slow Reverse Current<br>Blocking Threshold                 | V <sub>RIBS</sub>       | (V <sub>IN</sub> - V <sub>OUT</sub> ) ( <u>Note 6</u> )                                          | -8.6 | -4.5 | -0.3 | mV    |  |
| Slow Reverse Current<br>Blocking Debounce<br>Blanking Time | <sup>t</sup> DEBRIB     | ( <u>Note 8</u> )                                                                                | 10   | 17   | 35   | μs    |  |
| Fast Reverse Current<br>Blocking Threshold                 | V <sub>RIBF</sub>       | (V <sub>IN</sub> - V <sub>OUT</sub> ) ( <u>Note 8</u> )                                          | -130 | -102 | -68  | mV    |  |
| Fast Reverse Current<br>Blocking Response<br>Time          | t <sub>RIB</sub>        | ( <u>Note 6</u> )                                                                                | 90   | 140  | 220  | ns    |  |
| Reverse Blocking Exit<br>Threshold                         | V <sub>RIB_RISING</sub> | (V <sub>IN</sub> - V <sub>OUT</sub> ) ( <u>Note 8</u> )                                          | 67   | 100  | 123  | mV    |  |
| Q1 Turn-On Time                                            | t <sub>Q1_ON</sub>      | $I_{LOAD} = 3A, \Delta V_{OUT} = 150 mV$                                                         |      | 8    |      | μs    |  |
| Reverse Blocking<br>Supply Current                         | I <sub>RBL</sub>        | Current into OUT when (V <sub>OUT</sub> - V <sub>IN</sub> ) > 130mV                              |      | 1.06 | 1.40 | mA    |  |
| SETI                                                       |                         | 1                                                                                                | T    |      |      |       |  |
| R <sub>SETI</sub> x I <sub>LIM</sub>                       | V <sub>RI</sub>         |                                                                                                  |      | 1.5  |      | V     |  |
| Current Mirror Output                                      |                         | 0.15A ≤ I <sub>IN</sub> ≤ 0.3A ( <u>Note 7</u> )                                                 | 2952 | 3032 | 3117 | Δ/Δ   |  |
| Ratio                                                      | SIRATIO                 | 0.3A ≤ I <sub>IN</sub> ≤ 3A ( <u>Note 7</u> )                                                    | 2964 | 3032 | 3128 | A/A   |  |
| Internal SETI Clamp                                        | V <sub>SETI_MAX</sub>   | 5mA into SETI                                                                                    | 1.6  |      | 2.2  | V     |  |
| SETI Leakage Current                                       |                         | V <sub>SETI</sub> = 1.6V                                                                         | -0.1 |      | +0.1 | μA    |  |
| LOGIC INPUT                                                |                         |                                                                                                  |      |      |      |       |  |
| EN Input Logic High                                        | V <sub>IH</sub>         |                                                                                                  | 1.4  |      |      | V     |  |
| EN Input Logic Low                                         | VIL                     |                                                                                                  |      |      | 0.4  | V     |  |

| $(V_{IN} = V_{IN} = +4.5V \text{ to } +60V, V_{UVLO} = 1.8V, V_{OVLO} = 1V, R_{SETI} = 1.5k\Omega, C_{IN} = 1\mu\text{F}, C_{OUT} = 0.47\mu\text{F}, EN = TSTART = CLMODE = OUT$ |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| = FLAG = UVOV = Unconnected, T <sub>A</sub> = -40°C to +125°C, unless otherwise noted. Typical values are at V <sub>IN</sub> = +24V, T <sub>A</sub> = +25°C. All                 |
| voltages are referred to GND, unless otherwise noted. (Note 3))                                                                                                                  |

| PARAMETER               | SYMBOL                         | CONDITIONS                                                                                                     | MIN  | TYP  | MAX  | UNITS |
|-------------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| EN Pull-Up Voltage      |                                | EN pin unconnected. V <sub>IN</sub> = 60V                                                                      |      | 1.4  | 2.0  | V     |
| EN Input Current        |                                | V <sub>EN</sub> = 5.5V                                                                                         |      | 13   | 40   | μA    |
| EN Pull-Up Current      |                                | V <sub>EN</sub> = 0.4V                                                                                         | 1.0  | 6.2  | 15.0 | μA    |
| CLMODE Input Logic      |                                |                                                                                                                | 20   | 42   | 49   | V     |
| High                    |                                |                                                                                                                | 2.0  | 7.2  | 4.5  | v     |
|                         |                                |                                                                                                                | 0.25 | 0.60 | 0.95 | V     |
| CLMODE Pull-Up Input    |                                |                                                                                                                | 0    | 10   | 10   |       |
| Current                 |                                |                                                                                                                | 0    | 10   | 12   | μΑ    |
| FLAG, UVOV OUTPUTs      | I                              |                                                                                                                |      |      |      |       |
| FLAG, UVOV Output       |                                | I <sub>SINK</sub> = 1mA                                                                                        |      |      | 0.4  | V     |
| FLAG UVOV Output        |                                | $V_{INI} = V_{FLAG} = V_{IIVOV} = 5V. FLAG and$                                                                |      |      |      |       |
| Leakage Current         |                                | UVOV pins are deasserted                                                                                       |      |      | 1    | μA    |
| TSTART STARTUP          |                                |                                                                                                                |      |      |      |       |
| TSTART Reference        | VTSTART-REF                    |                                                                                                                | 1.43 | 1.50 | 1.57 | V     |
| TSTART Output Current   | I <sub>START</sub>             |                                                                                                                | 4.5  | 5.0  | 5.5  | μA    |
| TSTART Internal Shunt   | Retart                         | Discharging Resistance                                                                                         |      |      | 200  | 0     |
| Discharge Resistance    | - START                        |                                                                                                                |      |      | 300  | 12    |
| TSTART Unconnecting     | <sup>t</sup> START-            |                                                                                                                |      | 100  |      |       |
| Check Time Interval     | D                              |                                                                                                                |      | 100  |      | μο    |
| TSTART Default Interval | <sup>t</sup> START-<br>DEFAULT |                                                                                                                | 90   | 100  | 110  | ms    |
| TIMING CHARACTERIS      | rics                           | •                                                                                                              |      |      |      |       |
|                         | too on our o                   | $I_{LOAD}$ = 3A, From $V_{OVLO}$ < $V_{OVF}$ to $I_{OUT}$                                                      |      | 10   | 26   |       |
| Q2 Turn-On Delav        | "Q2_ON_OVLO                    | = 95%. ( <u>Note 6</u> )                                                                                       |      | 18   | 20   | μs    |
|                         | <sup>t</sup> Q2_ON_UVLO        | I <sub>LOAD</sub> = 3A, From V <sub>UVLO</sub> > V <sub>UVR</sub> I <sub>OUT</sub> =<br>95%. ( <u>Note 6</u> ) |      | 1.15 | 1.80 | ms    |
| OVLO Rising Edge        | tovr dly                       | From $V_{OVLO} > V_{OVR}$ to $V_{OUT} = 90\%$ ;                                                                |      | 0.86 | 1.50 | μs    |
| LIVLO Falling Edge      | _                              | From $V_{LVLO} \leq V_{LVE}$ to $V_{OUT} = 90\%$ :                                                             |      |      |      | -     |
| Delay                   | <sup>t</sup> UVF_DLY           | $R_{LOAD} = 1k\Omega$ , $C_{LOAD} = 0pF$                                                                       |      | 10   |      | μs    |
| UVLO Rising Edge        |                                | From $V_{UVLO} > V_{UVR}$ to $V_{OUT} = 10\%$ ;                                                                |      | 0.77 |      | ma    |
| Delay                   | OVR_DLY                        | $R_{LOAD} = 1k\Omega, C_{LOAD} = 0pF$                                                                          |      | 0.77 |      | 1115  |
| Overcurrent Protection  | toop pro                       | $I_{\text{LIM}} = 3A, C_{\text{LOAD}} = 0\mu\text{F}, R_{\text{LOAD}}$ step                                    |      | 20   |      |       |
| Response Time           | 'OCP_RES                       | within 10% of current limit value                                                                              |      | 32   |      | μs    |
|                         |                                | From $(V_{IN} \cup V_{IR} < V_{IN} < V_{IN} \cup V_{IN})$ and                                                  |      |      |      |       |
| IN Debource Time        | tore                           | (EN = High) to $V_{OUT}$ = 10% of $V_{IN}$ .                                                                   | 0.75 | 1 25 | 2.00 | me    |
|                         | UEB                            | Elapses only at power-up. V <sub>IN</sub> = 24V.                                                               | 0.75 | 1.25 | 2.00 | 1115  |
| Current Limit Dealing   |                                | ( <u>Note 6</u> )                                                                                              |      |      |      |       |
|                         | 'BLANK                         | ( <u>Note 9</u> )                                                                                              | 18   | 20   | 22   | ms    |
| Current Limit Autoretry | tpetev                         | After blanking time from $I_{OUT} > I_{LIM}$ to                                                                | 900  | 1000 | 1100 | me    |
| Time                    | TRIKI                          | FLAG deasserted ( <u>Note 10</u> )                                                                             | 300  | 1000 | 1100 | 1115  |
| THERMAL PROTECTION      | V                              |                                                                                                                |      |      |      |       |

 $(V_{IN} = V_{IN} = +4.5V \text{ to } +60V, V_{UVLO} = 1.8V, V_{OVLO} = 1V, R_{SETI} = 1.5k\Omega, C_{IN} = 1\mu\text{F}, C_{OUT} = 0.47\mu\text{F}, \text{EN} = \text{TSTART} = \text{CLMODE} = \text{OUT} = \overline{\text{FLAG}} = \text{UVOV} = \text{Unconnected}, T_{A} = -40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ , unless otherwise noted. Typical values are at  $V_{IN} = +24V$ ,  $T_{A} = +25^{\circ}\text{C}$ . All voltages are referred to GND, unless otherwise noted. (*Note 3*))

| 0                              | ,                   |            |     |     |     |       |
|--------------------------------|---------------------|------------|-----|-----|-----|-------|
| PARAMETER                      | SYMBOL              | CONDITIONS | MIN | TYP | MAX | UNITS |
| Thermal Shutdown               | ТJ                  |            |     | 155 |     | °C    |
| Thermal Shutdown<br>Hysteresis | T <sub>J(HYS)</sub> |            |     | 15  |     | °C    |

Note 3: All devices are 100% production tested at T<sub>A</sub> = +25°C. Limits over the operating temperature range are guaranteed by design; not production tested.

Note 4: User settable. See the Input Overvoltage Lockout and Input Undervoltage Lockout sections for instructions.

Note 5: The current limit can be set below 150mA with a decreased accuracy.

**Note 6:** Guaranteed by design, not production tested.

**Note 7:** Production tested at 600mA. Guaranteed by design over entire range.

**Note 8:** Production tested at  $V_{IN}$  = 24V. Guaranteed by design for  $V_{IN}$  = 4.5V to 60V.

**Note 9:** During overload and short-circuit conditions, the power dissipation in the device increases. The device enters thermal shutdown protection if the junction temperature exceeds thermal shutdown threshold (T<sub>J</sub>).

Note 10: The ratio between autoretry time and blanking time is fixed and equal to 50.

## **Typical Operating Characteristics**



SHUTDOWN SUPPLY CURRENT **OVLO THRESHOLD vs. TEMPERATURE** SHUTDOWN REVERSE CURRENT INTO IN PIN vs. TEMPERATURE vs. TEMPERATURE toc12 1.70 50 -11 V<sub>IN</sub> = -24V V<sub>EN</sub> = 0V OUT = GND 45 1.65 SHUTDOWN REVERSE CURRENT (µA) (hu) V<sub>EN</sub> = 0V OUT = GND OVLO 40 -13 1.60 OVLO THRESHOLD (V) RISING SHUTDOWN SUPPLY CURRENT 35 1.55 -15 30 1.50 -17 25 1.45 20 -19 1.40 15 OVLO -21 1.35 FALLING 10 -23 5 1.30 0 1.25 -25 25 -25 50 75 100 125 -50 0 150 -50 -25 0 25 50 75 100 125 150 1.20 TEMPERATURE (°C) TEMPERATURE (°C) -50 -25 0 25 50 75 100 125 150 TEMPERATURE (°C) IN DEBOUNCE TIME vs. TEMPERATURE POWER-UP RESPONSE STARTUP TIME vs. C<sub>TSTART</sub> CAPACITOR 1.50 toc15 1,000 1.45 IN DEBOUNCE TIME (ms) 20V/div 100 VIN 1.40 STARTUP TIME (ms) 1.35 20V/div V<sub>OUT</sub> 10 1.30 1.25 VUVOV 5V/div 1 IIC 100mA/div 1.20 -50 -25 0 25 50 75 100 125 150 0 TEMPERATURE (°C) 2ms/div 10 100 1000 C<sub>TSTART</sub> (nF) CONDITIONS: UVOV IS PULLED UP TO 5V WITH A 10k RESISTOR REVERSE INPUT SUPPLY PROTECTION **REVERSE-BLOCKING RESPONSE** CURRENT-LIMIT RESPONSE toc16 oc18 20V/div VIN 24V 20V/div 40V 20V/div VIN  $V_{IN}$ 24V 20V/div V<sub>OUT</sub> 20V/div -60V V<sub>OUT</sub> I<sub>LIM</sub> = 1.5A, I<sub>LOAD</sub> = 100mA TO SHORT WITH SLOW CURRENT SLEW 5V/div 5V/div V<sub>FLAG</sub>  $V_{\mathsf{FLAG}}$ 20V/div VOUT I<sub>IC</sub> 1A/div RATE 1A/div  $I_{IC}$ I<sub>OU1</sub> 1A/div 4ms/div 4µs/div 100ms/div CONDITIONS: FLAG IS PULLED UP TO 5V WITH A 10k RESISTOR CONDITIONS: FLAG IS PULLED UP TO 5V WITH A 10k RESISTOR





# **Pin Configuration**

![](_page_9_Figure_2.jpeg)

MAX17614

# **Pin Descriptions**

| PIN     | NAME   | FUNCTION                                                                                                               |
|---------|--------|------------------------------------------------------------------------------------------------------------------------|
| 13      | INI    | Input Pins. Connect a low-ESR ceramic capacitor to enhance ESD protection. For Hot Plug-In                             |
| 1-0 111 |        | applications, see the <u>Applications Information</u> section.                                                         |
| 4 UVLO  |        | Input UVLO Adjustment. Connect UVLO to mid-point of a resistive potential divider from IN to GND to set                |
|         |        | the Input UVLO threshold.                                                                                              |
| 5       | OVLO   | Input OVLO Adjustment. Connect OVLO to mid-point of a resistor-divider from IN to GND to set the Input OVLO threshold. |
| 6       | CLMODE | Current-Limit Mode Selector. Connect CLMODE to GND for Continuous mode. Connect a $150k\Omega$ resistor                |
|         |        | between CLMODE and GND for Latch-off mode. Leave CLMODE unconnected for Autoretry mode.                                |
| _       | 0.571  | Overcurrent Limit Adjustment Pin and Current Monitoring Output. Connect a resistor from SETI to GND                    |
| 1       | SEII   | to set the overcurrent limit. See <u>Setting the Current Limit/Threshold (SETI)</u> section. Do not connect more       |
|         |        |                                                                                                                        |
| 8       | GND    | Ground.                                                                                                                |
| 9       | EN     | Active-High Enable Input. Internally pulled-up to 1.4V. Leave unconnected for always ON operation.                     |
|         |        | Open-Drain, Fault Indicator Output. UVOV goes high when:                                                               |
| 10      | UVOV   | Input voltage falls below UVLO falling threshold.                                                                      |
|         |        | Input voltage rises above OVLO rising threshold.                                                                       |
|         |        | Open-Drain, Fault Indicator Output. FLAG goes low when:                                                                |
|         | FLAG   | Overcurrent limit duration exceeds the blanking time during normal operation.                                          |
|         |        | • Output voltage does not reach $(V_{IN}-V_{FA})$ within startup blanking time.                                        |
| 11      |        | Reverse current is detected.                                                                                           |
|         |        | Thermal shutdown is active.                                                                                            |
|         |        | • $R_{SETI}$ is less than 1.5k $\Omega$ (max).                                                                         |
|         |        | Startup Blanking Time Programming Input. Connect a capacitor from TSTART to GND to program the                         |
| 12      | TSTART | desired startup blanking time. Leave TSTART pin unconnected for a default startup blanking time of                     |
|         |        | 100ms. See Programming Startup Blanking Time (TSTART) section for more details.                                        |
| 13-15   | OUT    | Output Pins. For a long output cable or inductive load, see the <u>Applications Information</u> section.               |
| 16-20   | NC     | Not Connected.                                                                                                         |
| -       | FP     | Exposed Pad. Connect EP to a large GND plane with several thermal vias for best thermal performance.                   |
|         | ·      | Refer to the MAX17614 EV kit data sheet for a reference layout design.                                                 |

# **Functional Diagram**

![](_page_11_Figure_2.jpeg)

MAX17614

## **Detailed Description**

The MAX17614 ideal diode/power source selector device offers adjustable protection boundaries for systems against positive and negative input faults up to +60V and -65V, and output load current up to 3A. The device features two internal nFETs connected in series with a low cumulative  $R_{ON}$  of  $130m\Omega$  (typ) and can be used to implement an ideal diode function to provide reverse input voltage and reverse current protection with improved system efficiency. Input undervoltage protection can be programmed between 4.5V and 59V, while the overvoltage protection can be independently programmed between 5.5V and 60V. Additionally, the device has an internal default UVLO rising threshold set at 4.2V (typ).

The device is enabled or disabled through the EN pin by a main supervisory system. This in turn offers a switch operation to turn on or turn off power delivery to connected loads.

The current through the device is limited by setting a current limit, which is programmed by a resistor connected from SETI to GND. The current limit can be programmed between 0.15A to 3A. When the device current reaches or exceeds the set current limit, the internal nFET Q2 is controlled to limit the current to set limit. The device offers three current-limit modes: Autoretry, Continuous, and Latch-off. The SETI pin also presents a voltage with reference to GND, which under normal operation is proportional to the device current. The voltage appearing on the SETI pin might be read by an analog-to-digital converter or ADC in a monitoring system for recording instantaneous device current.

The device offers FLAG and UVOV communication signals to indicate different operational and fault signals. The communication signal pins are open drain in nature and require external pullup resistors to appropriate system interface voltage.

The device offers internal thermal shutdown protection against excessive power dissipation.

#### Input Undervoltage Lockout

Connect an external resistive divider to the UVLO pin as shown in <u>Figure 1</u> to adjust the Input UVLO threshold voltage. Use the following equation to adjust the falling Input UVLO threshold ( $V_{UVF}$ ). The recommended value of R1 is 2.2M $\Omega$ .

$$V_{IN\_UVF} = V_{UVF} \times \left(1 + \frac{R1}{R2}\right)$$

where V<sub>IN\_UVF</sub> is the input supply voltage at which the device enters the UVLO condition.

![](_page_12_Figure_12.jpeg)

Figure 1. Adjustable Input UVLO

If the voltage at the UVLO pin decreases below  $V_{UVF}$ , only the output nFET Q2 is turned off after 10µs ( $t_{UVF}_{DLY}$ ) and UVOV is asserted high while the input nFET Q1 is kept ON. When the UVLO condition is removed, the device takes 0.77ms ( $t_{UVR}_{DLY}$ ) to start the switch turn-on process. Q2 turns back on within 1.15ms ( $t_{Q2}_{ON}_{UVLO}$ ) and UVOV is deasserted low. *Figure 2* depicts input undervoltage rising and falling operation.

![](_page_13_Figure_1.jpeg)

Figure 2. Input Undervoltage Fault Timing Diagram

### Input Overvoltage Lockout

Connect an external resistive divider to the OVLO pin as shown in the <u>Figure 3</u> to adjust rising input OVLO threshold voltage. Use the following equation to adjust rising input OVLO threshold ( $V_{OVR}$ ). The recommended value of R3 is 450k $\Omega$ – 500k $\Omega$ .

$$V_{\rm IN\_OVR} = V_{\rm OVR} \times \left(1 + \frac{\rm R3}{\rm R4}\right)$$

where  $V_{IN}$  OVR is the input supply voltage at which the device enters the OVLO condition.

![](_page_13_Figure_7.jpeg)

Figure 3. Adjustable Input OVLO

If the voltage at the OVLO pin exceeds  $V_{OVR}$ , only the output nFET Q2 is turned off after  $0.86\mu s$  ( $t_{OVR_DLY}$ ) and UVOV is asserted high while the input nFET Q1 is kept ON. When the OVLO condition is removed, Q2 turns back on within 18 $\mu s$  ( $t_{Q2}$  ON OVLO) and UVOV is deasserted low. *Figure 4* depicts Input overvoltage rising and falling operation.

![](_page_14_Figure_1.jpeg)

Figure 4. Input Overvoltage Fault Timing Diagram

### **Input Debounce Protection**

The MAX17614 features input debounce protection. The device turns on input nFET Q1 after 200 $\mu$ s (t<sub>Q1\_DLY</sub>) once the input voltage rises above 4.2V (V<sub>INT\_UVR</sub>). The output nFET Q2 is turned on only if the input voltage is higher than the input UVLO threshold for a period greater than 1.25ms (t<sub>DEB</sub>). The debounce time (t<sub>DEB</sub>) applies only at power-up of the device. This feature is intended for applications where the EN signal is present when the power supply ramps up. *Figure* <u>5</u> depicts input debounce timing diagram.

![](_page_14_Figure_5.jpeg)

![](_page_14_Figure_6.jpeg)

### Enable (EN)

The MAX17614 is enabled or disabled through the EN pin by driving it above or below EN threshold voltage; as such, the device can be used to turn power delivery to connected loads on or off using the EN pin. The device turns off both internal nFETs when EN is low. In Latch-off mode, toggling the EN pin for at least 5.2µs resets the fault condition, and the device

resumes operation. The EN pin is internally pulled up to 1.4V to have an always ON option when it is left open. Input debounce time ( $t_{DEB}$ ) is present when the device is turned on through the EN pin.

### Setting the Current Limit/Threshold (SETI)

During overload events, the MAX17614 continuously regulates the device current to the current limit ( $I_{LIM}$ ) programmed by the resistor  $R_{SETI}$  connected at the SETI pin. The current limit can be programmed between 0.15A and 3A. Use the following equation to calculate current-limit setting resistor:

 $R_{SETI} = \frac{4548}{I_{LIM}}$ 

where  $I_{LIM}$  is the desired current limit in mA and  $R_{SETI}$  is in k $\Omega$ .

The minimum allowed value for  $R_{SETI}$  is 1.5k $\Omega$ . <u>*Table 1*</u> shows current-limit thresholds for different resistor values.

When the device current reaches the set current limit during overload, short-circuit or when charging large output capacitance during startup, only the internal nFET Q2 is controlled to limit the current to I<sub>LIM</sub>.

### Table 1. Current-Limit Threshold vs. SETI Resistor Values

| <b>R</b> seti( <b>k</b> Ω) | CURRENT LIMIT ILIM(A) |
|----------------------------|-----------------------|
| 30.10                      | 0.15                  |
| 15.00                      | 0.3                   |
| 4.53                       | 1.0                   |
| 2.26                       | 2.0                   |
| 1.82                       | 2.5                   |
| 1.50                       | 3.0                   |

The SETI pin also enables monitoring current flowing from IN to OUT. The IN-to-OUT current is mirrored with a ratio of 3032 (C<sub>IRATIO</sub>) and flows out through the SETI pin into the external current-limit resistor. The voltage on the SETI pin provides information about the IN-to-OUT current with the following relationship:

$$I_{\rm IN-OUT} = \frac{3.032 \times V_{\rm SETI}}{R_{\rm SETI}}$$

where

I<sub>IN-OUT</sub> is current flowing from IN-to-OUT in A,

VSETI is SETI pin voltage in V,

 $R_{SETI}$  is in k $\Omega$ .

Any time SETI is left unconnected,  $V_{SETI}$  rises to SETI clamp level ( $V_{SETI\_MAX}$ ) and the device does not allow any current to flow. During startup, this causes the internal nFETs to remain off and FLAG to assert after t<sub>BLANK</sub> elapses. During startup, if R<sub>SETI</sub> is lower than 350 $\Omega$ , the switches remain off and FLAG asserts. For best damped measurement, the capacitance on the SETI pin should be limited to 10pF.

### **Reverse Current Protection**

The MAX17614 reverse current protection feature prevents current flow from the OUT pins to IN pins. The device monitors  $V_{IN}$  and  $V_{OUT}$  to provide true reverse current blocking. Two reverse current protection features are implemented.

A slow reverse current condition is detected if  $(V_{IN} - V_{OUT}) < -4.5mV (V_{RIBS})$  is present for 17µs (t<sub>DEBRIB</sub>). During this condition, only the input nFET Q1 turns off and FLAG is asserted while the output nFET Q2 is kept on. During and after this time, the device monitors the voltage difference between the OUT and IN pins to determine whether the reverse current is still present. Once the part exits reverse current blocking mode, i.e.,  $(V_{IN} - V_{OUT}) > +100mV (V_{RIB_RISING})$  has been detected, input nFET Q1 turns back on after 8µs (t<sub>Q1\_ON</sub>) and the FLAG pin is deasserted. *Figure 6* depicts slow reverse current blocking operation.

![](_page_16_Figure_1.jpeg)

![](_page_16_Figure_2.jpeg)

For fast reverse current events such as input hard short, the MAX17614 turns off internal nFET Q1 within 140ns ( $t_{RIB}$ ) after ( $V_{IN} - V_{OUT}$ ) < -102mV ( $V_{RIBF}$ ) is detected. During this condition, only the input nFET Q1 turns off and FLAG is asserted while the output nFET Q2 is kept on. During and after this time, the device monitors the voltage difference between the OUT and IN pins to determine whether the reverse current is still present. Once the part exits reverse current blocking mode, i.e., ( $V_{IN}$ - $V_{OUT}$ ) > +100mV ( $V_{RIB}$ \_RISING) has been detected, input nFET Q1 turns back on after 8µs ( $t_{Q1}$ \_ON) and the FLAG pin is deasserted. Figure 7 depicts fast reverse current blocking operation.

![](_page_16_Figure_4.jpeg)

Figure 7. Fast Reverse Current Fault Timing Diagram

## Programming Startup Blanking Time (TSTART)

Connecting a capacitor from the TSTART pin to GND programs the startup blanking time. The  $t_{TSTART}$  is the time allowed for  $V_{OUT}$  to reach the designated value ( $V_{IN} - V_{FA}$ ) before the device enters fault mode. If the output voltage does not charge to ( $V_{IN} - V_{FA}$ ) within the programmed time ( $t_{TSTART}$ ), then the FLAG is asserted. When charging large output capacitances, the part may hit thermal shutdown and may cycle ON and OFF as described in <u>*Thermal Shutdown*</u> <u>*Protection*</u> section. In order to program  $t_{TSTART}$ , the capacitor  $C_{TSTART}$  connected to the TSTART pin is charged with a constant current of 5µA (typ). When the voltage on the capacitor reaches 1.5V,  $t_{TSTART}$  is considered expired and the capacitor is discharged to ground.

$$t_{TSTART} = \frac{C_{TSTART}}{5\mu} \times 1.5$$

The following table presents CTSTART required for different tTSTART durations.

### Table 2. C<sub>TSTART</sub> vs. t<sub>TSTART</sub>

| t <sub>TSTART</sub> (ms) | C <sub>TSTART</sub> (nF) |
|--------------------------|--------------------------|
| 15                       | 50                       |
| 60                       | 200                      |
| 300                      | 1000                     |
| 100                      | Unconnected              |

If the TSTART pin is left unconnected or is connected to a very low-value capacitor, then the 1.5V voltage threshold is reached in less than 100µs (t<sub>TSTART-UNCONNECTED</sub>). In this case, the pin is considered unconnected, and the device applies a preset startup time 100ms (t<sub>TSTART-DEFAULT</sub>). *Figure 8* depicts the startup behavior with and without a capacitor at the TSTART pin.

![](_page_17_Figure_8.jpeg)

Figure 8. Programming Startup Blanking Time Using CTSTART

### **Startup Requirements**

During startup, the device turns on the internal nFETs after the IN debounce time (t<sub>DEB</sub>). The output capacitor starts charging with the input current set by SETI resistor current limit. The output capacitor charging profile without output load can be determined by the following equation:

$$V_{OUT}(t) = \frac{I_{LIM} \times t}{C_{OUT}}$$

The charging time for the output capacitance is calculated as follows:

$$t_{charg} = \frac{C_{OUT} \times V_{IN(MAX)}}{I_{LIM}}$$

<u>Figure 9</u> depicts startup operation for output capacitance without load. Note that the slew rate of  $V_{OUT}$  charging is limited to 10V/ms (typ). During startup operation, the part may hit thermal shutdown due to excessive power dissipation and may cycle ON and OFF as described in the <u>Thermal Shutdown Protection</u> section.

![](_page_18_Figure_7.jpeg)

Figure 9. Startup Timing Diagram for Output Capacitance without Load

When the load present is on the output, the output capacitor charging profile with load resistance can be determined by the following equation:

$$V_{OUT}(t) = I_{LIM} \times R_{OUT} (1 - e^{-\left(\frac{t}{R_{OUT} * C_{OUT}}\right)})$$

The charging time for the output capacitance is calculated as follows:

$$t_{CHARGE} = R_{OUT} \times C_{OUT} \times ln \ (\frac{1}{1 - (\frac{V_{IN(MAX)}}{I_{LIM} * R_{OUT}})})$$

<u>Figure 10</u> depicts startup operation for output capacitance with load resistance. Note that the slew rate of  $V_{OUT}$  charging is limited to 10V/ms (typ). During startup operation, the part may hit thermal shutdown due to excessive power dissipation and may cycle ON and OFF as described in <u>Thermal Shutdown Protection</u> section.

![](_page_19_Figure_3.jpeg)

Figure 10. Startup Timing Diagram for Output Capacitance with Load Resistance

To avoid a startup blanking time fault condition,  $C_{\text{TSTART}}$  should be selected by the following equation:

 $C_{TSTART} \geq 3.3 \times t_{CHARGE}$ 

where

 $C_{TSTART} \text{ is in } nF, \\$ 

 $C_{\mbox{OUT}}$  is maximum output capacitance in  $\mu\mbox{F},$ 

V<sub>IN(MAX)</sub> is the maximum input voltage in V,

t<sub>CHARGE</sub> is in ms.

Once  $V_{OUT}$  reaches the designated value ( $V_{IN}$  -  $V_{FA}$ ) within  $t_{TSTART}$ , timer  $t_{START}$  resets.

MAX17614

To avoid thermal shutdown during startup, the junction temperature of the device must be maintained below the thermal shutdown threshold. The power dissipation of the device during startup is generally greater in magnitude than the steady state power dissipation and is function of input voltage, load resistance, output capacitance, and programmed current limit. The junction temperature of the device during startup is a function of power dissipation during startup, thermal resistance, and thermal capacitance of the device package, assuming that the thermal capacitance of the printed circuit board is much greater. This assumption is usually true in most practical environments. These factors decide the maximum output capacitance that can be placed on the OUT terminals for a given current limit (I<sub>LIM</sub>) setting.

## **Current Limit Type Selection (CLMODE)**

The CLMODE pin can be used to program the overcurrent limit response of the device in one of the following three current-limit modes:

- Autoretry mode: CLMODE pin is left unconnected
- Continuous mode: CLMODE is connected to GND
- Latch-off mode: a 150kΩ resistor between CLMODE and GND

In all three current-limit modes, if the current through the device reaches the current-limit threshold, the device limits output current to the programmed current limit by controlling the internal nFET Q2. The following sections present the current limit operation of the MAX17614 in each mode during the startup phase and in steady state operation.

#### **Continuous Current-Limit Mode**

After the input debounce time ( $t_{DEB}$ ) is completed, the device starts charging the output capacitor with a current  $I_{LIM}$  during startup blanking time ( $t_{TSTART}$ ). If the output voltage  $V_{OUT}$  reaches the designated value ( $V_{IN} - V_{FA}$ ) within  $t_{TSTART}$ , the  $t_{TSTART}$  timer resets and the normal operation continues. If the output voltage  $V_{OUT}$  does not reach ( $V_{IN} - V_{FA}$ ) within  $t_{TSTART}$  due to overload on the output, the  $t_{TSTART}$  timer resets, the FLAG pin asserts, and the operation continues. The FLAG deasserts after  $V_{OUT}$  reaches the designated value ( $V_{IN} - V_{FA}$ ). *Figure 11* depicts startup behavior in continuous current-limit mode.

![](_page_20_Figure_11.jpeg)

Figure 11. Startup Fault Timing Diagram in Continuous Current-Limit Mode

In continuous current-limit mode, if the device enters current limit condition during normal operation, the  $t_{BLANK}$  timer starts. The  $t_{BLANK}$  timer resets if the current limit condition resolves before the  $t_{BLANK}$  duration has elapsed and the normal operation continues. If the current limit condition exists for the  $t_{BLANK}$  duration, the  $t_{BLANK}$  timer resets, the FLAG pin asserts, and the operation continues. The FLAG deasserts after  $V_{OUT}$  reaches the designated value ( $V_{IN} - V_{FA}$ ). *Figure 12* depicts continuous current-limit mode operation during overload event in normal operation.

![](_page_21_Figure_3.jpeg)

Figure 12. Overload Fault Timing Diagram in Continuous Current-Limit Mode

During current limit condition in startup and steady state operation, the part may hit thermal shutdown due to excessive power dissipation and may cycle ON and OFF as described in <u>Thermal Shutdown Protection</u> section.

### Autoretry Current-Limit Mode

During startup in autoretry current-limit mode, the device operates in continuous current-limit mode until  $t_{TSTART}$ . If the output voltage V<sub>OUT</sub> does not reach (V<sub>IN</sub> - V<sub>FA</sub>) within  $t_{START}$  due to overload on the output, then output nFET Q2 is turned off, the timer  $t_{TSTART}$  resets, and the FLAG pin asserts while the input nFET Q1 is kept ON. A retry time delay ( $t_{RETRY}$ ) starts after  $t_{TSTART}$  has elapsed. During  $t_{RETRY}$  time, Q2 remains off. Once the  $t_{RETRY}$  time has elapsed, the device reinitiates the startup cycle again. If overload on the output still exists, autoretry startup cycle is repeated and the FLAG pin remains asserted. If the overload condition is resolved and the output voltage ( $V_{OUT}$ ) reaches the designated value ( $V_{IN} - V_{FA}$ ), Q2 stays on and the FLAG pin deasserts. *Figure 13* depicts startup behavior in autoretry current-limit mode.

During normal operation in autoretry current-limit mode, if the part enters current limit condition, then the  $t_{BLANK}$  timer starts. The  $t_{BLANK}$  timer resets if the current limit condition resolves before the  $t_{BLANK}$  duration has elapsed, and normal operation continues. If the current limit condition is present for  $t_{BLANK}$ , the output nFET Q2 is turned off, the  $t_{BLANK}$  timer resets, and the FLAG asserts while the input nFET Q1 is kept on. A  $t_{RETRY}$  delay starts after  $t_{BLANK}$  has elapsed. During the  $t_{RETRY}$  interval, Q2 remains turned off. Once  $t_{RETRY}$  has elapsed, the device initiates a startup cycle. *Figure 14* depicts autoretry current-limit mode operation during overload event in normal operation.

During current limit condition in startup and steady state operation, the part may hit thermal shutdown due to excessive power dissipation and may cycle ON and OFF as described in <u>Thermal Shutdown Protection</u> section.

![](_page_22_Figure_1.jpeg)

Figure 13. Startup Fault Timing Diagram in Autoretry Current-Limit Mode

![](_page_22_Figure_3.jpeg)

Figure 14. Overload Fault Timing in Autoretry Current-Limit Mode

The autoretry feature reduces system average power dissipation compared to continuous current-limit mode in case of overload or short-circuit conditions. The average power dissipation in the device for an output short-circuit condition can be calculated by the following equation:

$$P_{D} \cong V_{IN} \times I_{LIM} \times \left[\frac{t_{START}}{t_{START} + t_{RETRY}}\right]$$

For a current-limit threshold setting of 1A, output voltage of 24V, and output capacitance of  $100\mu$ F, the programmed t<sub>TSTART</sub> time is 4.5ms. With 1000ms (typ) of t<sub>RETRY</sub> time, the duty cycle is 0.45%, resulting in an average power dissipation of only 108mW.

#### Latch-Off Current-Limit Mode

During startup in latch-off current-limit mode, the device operates in continuous current-limit mode until  $t_{TSTART}$ . If the output voltage  $V_{OUT}$  does not reach ( $V_{IN} - V_{FA}$ ) within  $t_{START}$  due to overload on the output, then output nFET Q2 is turned off and latched, the timer  $t_{TSTART}$  resets, and the FLAG pin asserts while the input nFET Q1 is kept ON. To reset the device, either toggle the enable control signal (EN) or cycle the input voltage. *Figure 15* depicts startup behavior in latch-off current-limit mode.

![](_page_23_Figure_4.jpeg)

Figure 15. Startup Fault Timing Diagram in Latchoff Current-Limit Mode

In latch-off current-limit mode during normal operation, if the device enters current limit condition, then the  $t_{BLANK}$  timer starts. If the current limit condition exists for the  $t_{BLANK}$  duration, the output nFET Q2 is turned off and latched, the  $t_{BLANK}$  timer resets, and the FLAG pin asserts while the input nFET Q1 is kept on. To reset the device, either toggle enable control signal (EN) or cycle the input voltage. *Figure 16* depicts latch-off current-limit mode operation during overload event in normal operation.

![](_page_24_Figure_1.jpeg)

Figure 16. Overload Fault Timing Diagram in Latchoff Current-Limit Mode

During current limit condition in startup and steady state operation, the part may hit thermal shutdown due to excessive power dissipation and may cycle ON and OFF as described in <u>Thermal Shutdown Protection</u> section.

### **Short-Circuit Protection**

During a hard output short-circuit event, the current through the device increases very rapidly. The MAX17614 incorporates a fast-trip current comparator to limit the output short-circuit peak current. The fast-trip current comparator turns off only the internal nFET Q2 within 1.5 $\mu$ s (t<sub>DELAY1</sub>), when the current through the nFET exceeds I<sub>OCP</sub>. The I<sub>OCP</sub> is internally set to 8.5A (typ). After a time delay of 580 $\mu$ s (t<sub>DELAY2</sub>), the device turns back on and limits the output current to programmed current limit within 360 $\mu$ s (t<sub>R</sub>) and operates as described in earlier current-limit mode sections. *Figure 17* illustrates the behavior of the system when the current exceeds the I<sub>OCP</sub> threshold.

![](_page_24_Figure_6.jpeg)

Figure 17. Fast Overcurrent Trip Timing Diagram

When the MAX17614 is started with short-circuit on the output, the device limits the load current to the programmed current limit and behaves similar to overload condition.

## Fault Outputs

The MAX17614 device has two open-drain fault outputs, FLAG and UVOV. The FLAG pin goes low when any of the following conditions occur:

- Current limit duration exceeds blanking time t<sub>BLANK</sub> during normal operation.
- Output voltage does not reach (VIN VFA) within startup blanking time (tTSTART) during the startup cycle.
- Reverse current is detected.
- Thermal shutdown is active.
- $R_{SETI}$  is less than 1.5k $\Omega$  (max).

See the Input Undervoltage Lockout and Input Overvoltage Lockout sections for UVOV functionality.

The following table describes the status of the internal nFETs in various fault conditions.

## Table 3. Internal FETs Status During Faults

| CONDITION                                                                         | Q1 STATUS | Q2 STATUS              | FLAG STATUS            | UVOV STATUS |
|-----------------------------------------------------------------------------------|-----------|------------------------|------------------------|-------------|
| No Fault                                                                          | ON        | ON                     | HIGH                   | LOW         |
| Input UVLO below V <sub>UVF</sub>                                                 | ON        | OFF                    | HIGH                   | HIGH        |
| Input OVLO above V <sub>OVR</sub>                                                 | ON        | OFF                    | HIGH                   | HIGH        |
| Reverse Current Blocking<br>With no other fault                                   | OFF       | ON                     | LOW                    | LOW         |
| Current limit duration<br>exceeds t <sub>BLANK</sub> during<br>normal operation   | ON        | X ( <u>Note 11</u> )   | LOW ( <u>Note 11</u> ) | LOW         |
| Overcurrent Protection<br>(I <sub>OCP</sub> , 8.5A)                               | ON        | OFF ( <u>Note 12</u> ) | LOW ( <u>Note 12</u> ) | LOW         |
| EN is low                                                                         | OFF       | OFF                    | HIGH                   | HIGH        |
| Thermal Shutdown                                                                  | ON        | OFF                    | LOW                    | LOW         |
| SETI Grounded ( <u>Note 13</u> )                                                  | OFF       | OFF                    | LOW                    | LOW         |
| Current limit duration<br>exceeds t <sub>TSTART</sub> during<br>startup operation | ON        | X ( <u>Note 14</u> )   | LOW ( <u>Note 14</u> ) | LOW         |

**Note 11:** For continuous current-limit mode: Q2 is on,  $\overline{FLAG}$  is pulled low after t<sub>BLANK</sub>. For latch-off and autoretry current-limit modes: Q2 turns off and  $\overline{FLAG}$  is pulled low after t<sub>BLANK</sub>.

**Note 12:** For continuous current-limit mode: Q2 is turned off instantly, then turned back on after  $t_{DELAY2}$  (580µs) with current limit ramps up in  $t_R$  (360µs) duration; FLAG is pulled low after  $t_{BLANK}$ . For latch-off and autoretry current-limit modes: Q2 is turned off instantly, then turned back on after tDELAY2 (580µs) with current limit ramps up in  $t_R$  (360µs) duration; Q2 turns off and FLAG is pulled low if overload condition is present beyond  $t_{BLANK}$ .

Note 13: This condition is checked only at the power on.

**Note 14:** For continuous current-limit mode: Q2 is on,  $\overline{FLAG}$  is pulled low after t<sub>TSTART</sub>. For latch-off and autoretry current-limit modes: Q2 turns off and  $\overline{FLAG}$  is pulled low after t<sub>TSTART</sub>.

### **Thermal Shutdown Protection**

The MAX17614 has the thermal shutdown feature to protect against overheating. The device turns off only output nFET Q2 and the FLAG pin asserts when the junction temperature exceeds  $T_J$  (+155°C typ). The device exits thermal shutdown and resumes operation after the junction temperature cools down by  $T_{J(HYS)}$  (15°C typ), except when in latch-off mode, where the device needs either EN or input voltage to be cycled to restart. There is no blanking time for thermal protection. Thermal shutdown may occur during overload, short-circuit, or starting into large output capacitances, when the device experiences high power dissipation.

## **Applications Information**

### Ideal Diode/Power MUX Application

The conventional redundant power architecture solution to support a critical load is to "OR" two power sources using Schottky diodes. In this scheme, if one of the Power sources were to fail, switchover to the other source occurs smoothly without interruption of power to the load. However, the Schottky-based solution suffers from power loss and higher temperature rise, while also requiring a large number of discrete components for implementation of other important protection features such as current limit, UVLO, and OVLO.

The MAX17614 device with internal back-to-back nFETs provides a highly integrated, efficient, and reliable ideal diode solution for fast and seamless switchover response while delivering significant reduction in component count and design complexity. *Figure 18* shows an ideal diode implementation with two MAX17614 devices.

![](_page_26_Figure_6.jpeg)

Figure 18. Ideal Diode/Power MUX Implementation Using Two MAX17614s

A fast reverse comparator in the MAX17614 monitors the voltage drop across IN-to-OUT terminals and controls the internal nFET Q1 and turns Q1 ON/OFF with hysteresis as shown in *Figure 19.* 

1) The internal nFET Q1 is turned off within 140ns (t<sub>RIB</sub>) once a fast reverse condition is detected, i.e., (V<sub>IN</sub> - V<sub>OUT</sub>) falls below -102 mV.

2) The internal nFET Q1 is turned off after 17 $\mu$ s (t<sub>DEBRIB</sub>) once a slow reverse condition is detected, i.e., (V<sub>IN</sub> - V<sub>OUT</sub>) falls below -4.5 mV.

3) The internal nFET is turned on after 8µs ( $t_{Q1}_{ON}$ ) once the reverse current condition has been removed, i.e., ( $V_{IN} - V_{OUT}$ ) exceeds +100 mV.

![](_page_27_Figure_2.jpeg)

#### Figure 19. Q1 Turns ON/OFF Status

<u>Figure 20</u> depicts timing diagram for load switchover from main power source ( $V_{IN1}$ ) to backup power source ( $V_{IN2}$ ) for ideal diode implementation using the MAX17614.

The load is initially supported by main power source in steady state since  $V_{IN1} > V_{IN2}$ . In this state, device U1 is in forward conduction state (both Q1, Q2 are ON) and device U2 is in reverse blocking state (Q1 is OFF, Q2 is ON) since  $V_{OUT} > V_{IN2}$ . In this state, if  $V_{IN1}$  were to ramp down due to failure of power,  $V_{OUT}$  follows  $V_{IN1}$  by a voltage drop that is equal to the product of internal nFETs ON-resistance and current through U1. When  $V_{IN1}$  has fallen to a level such that ( $V_{IN2} - V_{OUT}$ ) > +100mV, U2 exits its reverse blocking condition and turns ON its internal nFET Q1 after 8µs ( $t_{Q1}_{ON}$ ). The  $V_{IN2}$  starts supporting the output load since  $V_{IN2} > V_{IN1}$ . The turn-ON of Q1 in U2 instantaneously raises  $V_{OUT}$  by a voltage drop equal to Q1 body diode voltage drop. This causes the fast reverse comparator of U1 to turn off only its internal nFET Q1 within 140ns ( $t_{RIB}$ ) once ( $V_{IN1} - V_{OUT}$ ) falls below -102 mV while its Q2 is kept ON. Both U1 and U2 share the load current until the internal nFET Q1 of U1 is turned OFF without interrupting normal operation.

![](_page_28_Figure_1.jpeg)

Figure 20. MAX17614 Ideal Diode Implementation Timing Diagram

The output load is now supported by V<sub>IN2</sub> in steady state since V<sub>IN2</sub> > V<sub>IN1</sub>: The device U1 is in reverse blocking state (Q1 is OFF, Q2 is ON) and the device U2 is in forward conduction state (both Q1, Q2 are ON). When V<sub>IN1</sub> recovers and ramps up, U1 turns ON its internal nFET Q1 after 8µs ( $t_{Q1}_{ON}$ ) once the reverse condition has been removed, i.e., (V<sub>IN1</sub> - V<sub>OUT</sub>) exceeds +100 mV. The V<sub>IN1</sub> starts supporting the output load since V<sub>IN1</sub> > V<sub>IN2</sub>. The output voltage starts ramping up until the steady state output is reached, i.e., the output voltage is a function of main supply voltage, U1 internal ON resistance, and load current. The U2 turns off only its internal nFET Q1 within 140ns ( $t_{RIB}$ ) once (V<sub>IN2</sub> - V<sub>OUT</sub>) falls below -102mV while its Q2 is kept ON. Both U1 and U2 share the load current until the internal nFET Q1 of U2 is turned OFF without interrupting normal operation.

Thus, the MAX17614 helps implement an ideal diode OR-ing solution that seamlessly transfers the load from main power  $(V_{IN1})$  to the backup source  $(V_{IN2})$ , and then back to  $V_{IN1}$ , while providing significant power loss savings compared to a Schottky-based solution.

### **Power Source Selector**

The EN pin of the MAX17614 allows a system microcontroller to turn ON/OFF power to the load, thus enabling the system to select a power source based on operating conditions.

<u>Figure 21</u> depicts the timing diagram for Power Source Selector implementation using two MAX17614 devices. The output load is initially supported by  $V_{IN1}$  in steady state since  $V_{IN1} > V_{IN2}$ , i.e., the initial output voltage is a function of main supply voltage  $V_{IN1}$ , U1 internal ON-resistance, and load current. The device U1 is in forward conduction state (both Q1, Q2 are ON) and the device U2 is in reverse blocking state (Q1 is OFF, Q2 is ON).

When Enable signal (EN1) of U1 goes low, the internal nFETs Q1, Q2 of U1 are turned OFF. The output capacitor starts discharging to support the load. The U2 turns ON its internal Q1 after 8µs ( $t_{Q1}_{ON}$ ) once the reverse condition has been removed, i.e., ( $V_{IN2} - V_{OUT}$ ) exceeds +100 mV. The  $V_{IN2}$  starts supporting the load current and the output voltage starts ramping up until the steady state output is reached, i.e., the output voltage is a function of  $V_{IN2}$ , U2 internal ON-resistance, and load current.

When Enable signal (EN1) of U1 is restored back, U1 turns on its input nFET Q1 after 200 $\mu$ s (t<sub>Q1\_DLY</sub>) and output nFET Q2 after 1.25ms (t<sub>DEB</sub>). The V<sub>IN1</sub> starts supporting the output load since V<sub>IN1</sub> > V<sub>IN2</sub>. The output voltage is a function of V<sub>IN1</sub>, U1 internal ON-Resistance, and load current. The U2 turns off only its input nFET Q1 within 140ns (t<sub>RIB</sub>) once (V<sub>IN2</sub> - V<sub>OUT</sub>) falls below -102mV while its output nFET Q2 is kept ON. Both U1 and U2 share the load current until the internal nFET Q1 of U2 is turned OFF without interrupting normal operation.

![](_page_30_Figure_1.jpeg)

![](_page_30_Figure_2.jpeg)

### **Priority Power Source Selector**

The OVLO and UVOV pins of the MAX17614 can be configured for Priority Power Source Selector implementation as shown in Typical Application Circuits <u>Figure 26</u>, so that  $V_{IN2}$  supports the load only if  $V_{IN1}$  falls below falling input undervoltage threshold ( $V_{IN1\_UVF}$ ) even if  $V_{IN2} > V_{IN1}$ . For example, when priority power source  $V_{IN1}$  (10V-30V) is above its rising input undervoltage threshold ( $V_{IN1\_UVF}$ ), only  $V_{IN1}$  supports the load irrespective of whether backup power source  $V_{IN2}$  (10.8V-13.2V) is greater than or less than  $V_{IN1}$ . Once  $V_{IN1}$  falls below 8.9V ( $V_{IN1\_UVF}$ ),  $V_{IN2}$  supports the load.

# MAX17614

![](_page_31_Figure_1.jpeg)

#### Figure 22. MAX17614 Priority Source Selector Timing Diagram

<u>Figure 22</u> depicts the timing diagram for Priority Power Source Selector implementation using the MAX17614. The output load is initially supported by  $V_{IN1}$  in steady state since  $V_{IN1} > V_{IN1}_{UVR}$ . The U1 is in forward conduction state (both Q1, Q2 are ON). The U2 is in OFF state (Q1 is ON, Q2 is OFF) since its OVLO pin is greater than rising input OVLO threshold.

In this state, if V<sub>IN1</sub> were to ramp down due to failure of power, V<sub>OUT</sub> follows V<sub>IN1</sub> by a voltage drop that is equal to the product of U1 internal ON-resistance and load current. When V<sub>IN1</sub> falls below V<sub>IN1\_UVF</sub> threshold, only the output nFET Q2 of U1 is turned OFF after 10 $\mu$ s (t<sub>UVF DLY</sub>) and UVOV1 is asserted. When UVOV1 is asserted, V<sub>OVLO2</sub> is pulled

below the V<sub>OVF</sub> threshold and U2 starts to turn ON Q2. The internal nFET Q2 fully turns on within 18 $\mu$ s (t<sub>Q2\_ON\_OVLO</sub>). The V<sub>IN2</sub> starts supporting the load current and the output voltage starts ramping up until the steady state output is reached, i.e., the output voltage is a function of V<sub>IN2</sub>, U2 internal ON-resistance, and load current. During output voltage ramp-up, U1 turns off its internal nFET Q1 within 140ns (t<sub>RIB</sub>) once (V<sub>IN1</sub> - V<sub>OUT</sub>) falls below -102mV.

When  $V_{IN1}$  recovers and  $V_{IN1}$  rises above  $V_{IN1\_UVR}$  threshold, U1 starts to turn ON Q2 after 0.77ms ( $t_{UVR\_DLY}$ ). The internal nFET Q2 fully turns back on within 1.15ms ( $t_{Q2\_ON\_UVLO}$ ) and UVOV1 is deasserted. When UVOV1 is deasserted,  $V_{OVLO2}$  rises above  $V_{OVR}$  threshold and U2 turns OFF its output nFET Q2 after 0.86µs ( $t_{OVR\_DLY}$ ) while its input nFET Q1 is kept ON. The output capacitor starts discharging to support the load. During output capacitor discharge, U1 turns ON its internal nFET Q1 after 8µs ( $t_{Q1\_ON}$ ) once the reverse condition has been removed, i.e., ( $V_{IN1}$  -  $V_{OUT}$ ) exceeds +100mV. The output voltage starts ramping up until the steady state output is reached i.e., the output voltage is a function of  $V_{IN1}$ , U1 internal ON-resistance, and load current.

### **Input Capacitor**

A ceramic  $(0.47\mu F - 1\mu F)$  capacitor from the IN pin to GND is recommended.

### Hot Plug-In

In many system-powering applications, an input-filtering capacitor is required to lower radiated emission and enhance ESD capability. In hot plug-in applications, parasitic cable inductance along with the input capacitor causes overshoot and ringing when a live power cable is connected to the input terminal.

This effect causes the protection device to see almost twice the applied voltage. A transient voltage suppressor (TVS) is often used in industrial applications to protect the system from these conditions. A TVS that is capable of limiting surge voltage to 60V (max) should be placed close to the input terminal for enhanced protection. The maximum allowable slew rate at the IN pins is  $100V/\mu s$  (max).

### Hot Plug-In at OUT Terminal

In some applications, there can be a possibility of applying an external voltage at the OUT terminal of the devices with or without presence of input voltage. During these conditions, the MAX17614 detects any reverse current entering at the OUT pin and flowing out of the IN pin and turns off the internal FETs. Parasitic cable inductance along with input and output capacitors cause overshoot and ringing when an external voltage is applied at the OUT terminal. This causes the protection devices to see up to twice the applied voltage, which can damage the devices. It is recommended to maintain overvoltages such that the voltages at the pins do not exceed the absolute maximum ratings. The maximum allowable slew rate at the OUT pins is  $100V/\mu s$  (max).

### **Output Freewheeling Diode for Inductive Hard Short to Ground**

In applications that require protection from a sudden short to ground with an inductive load or a long cable, a Schottky diode between the OUT terminal and ground is recommended to prevent negative voltage swing on OUT due to inductive kickback during a short-circuit event.

#### Layout and Thermal Dissipation

Place input and output capacitors as close as possible to the device. The IN and OUT pins must be connected with wide short traces to the power bus. During normal operation, the power dissipation is small and the package temperature change is minimal.

Power dissipation under steady-state normal operation can be calculated as follows:

$$P_{SS} = (I_{OUT}^2) * R_{ON}$$

See the <u>Electrical Characteristics</u> and <u>Typical Operating Characteristics</u> for R<sub>ON</sub> values at various operating temperatures. Thermal vias from the exposed pad to the ground plane should be used to provide adequate heatsinking to internal ground planes.

### **ESD** Protection

The devices are specified for  $\pm 15$ kV (HBM) typical ESD resistance on IN when IN is bypassed to ground with a 0.47µF low-ESR ceramic capacitor. No capacitor is required for  $\pm 2$ kV (HBM) typical ESD on IN. All the pins have a  $\pm 2$ kV (HBM) typical ESD protection.

<u>Figure 23</u> shows the Human Body Model and <u>Figure 24</u> shows the current waveform it generates when discharged into a low impedance. This model consists of a 100pF capacitor charged to the ESD voltage of interest, which is then discharged into the device through a  $1.5k\Omega$  resistor.

![](_page_33_Figure_2.jpeg)

Figure 23. Human Body ESD Test Model

![](_page_33_Figure_4.jpeg)

Figure 24. Human Body Current Waveform

# **Typical Application Circuits**

## Ideal Diode/Power MUX Application

![](_page_34_Figure_3.jpeg)

Figure 25. Ideal Diode Application Circuit Using Two MAX17614 ICs

MAX17614

### **Priority Power Source Selector**

![](_page_35_Figure_2.jpeg)

Figure 26. Priority Power Source Selector Application Circuit Using Two MAX17614 ICs

MAX17614

## **Current Limiter with Reverse Current Blocking**

![](_page_36_Figure_3.jpeg)

Figure 27. Current Limiter with Reverse Current Blocking Application Circuit Using MAX17614 IC

## **Ordering Information**

| PART NUMBER   | TEMP RANGE      | PIN-PACKAGE |
|---------------|-----------------|-------------|
| MAX17614ATP+  | -40°C to +125°C | 20 TQFN-EP* |
| MAX17614ATP+T | -40°C to +125°C | 20 TQFN-EP* |

+ Denotes a lead(Pb)-free/RoHS-compliant package.

T = Tape and reel.

\*EP = Exposed pad.

## **Revision History**

| REVISION | REVISION | DESCRIPTION              | PAGES   |
|----------|----------|--------------------------|---------|
| NUMBER   | DATE     |                          | CHANGED |
| 0        | 04/23    | Release for Market Intro |         |

![](_page_37_Picture_3.jpeg)

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## MAX17614