# **Product Change Notification / SYST-30GU0E517** | ١ ـ | 1 | _ | | |-----|---|---|---| | ıa | т | Δ | ۰ | | | | · | | 10-Jul-2023 # **Product Category:** 8-bit Microcontrollers # **PCN Type:** Document Change # **Notification Subject:** ERRATA - PIC18F04/05/14/15Q41 Silicon Errata and Data Sheet Clarifications ## **Affected CPNs:** SYST-30GUOE517\_Affected\_CPN\_07102023.pdf SYST-30GUOE517\_Affected\_CPN\_07102023.csv # **Notification Text:** SYST-30GUOE517 Microchip has released a new Errata for the PIC18F04/05/14/15Q41 Silicon Errata and Data Sheet Clarifications of devices. If you are using one of these devices please read the document located at PIC18F04/05/14/15Q41 Silicon Errata and Data Sheet Clarifications. **Notification Status: Final** **Description of Change:** Adding silicon revision E0. Adding silicon errata 1.4.3, 1.4.4, 1.4.5 and 1.9.1. Impacts to Data Sheet: None Reason for Change: To Improve Productivity Change Implementation Status: Complete Date Document Changes Effective: 10 Jul 2023 **NOTE**: Please be advised that this is a change to the document only the product has not been changed. Markings to Distinguish Revised from Unrevised Devices: N/A | Attachme | ents: | |---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIC18F04/0 | 05/14/15Q41 Silicon Errata and Data Sheet Clarifications | | | | | Please conta | act your local Microchip sales office with questions or concerns regarding this notification. | | Terms and C | Conditions: | | home page : | to <u>receive Microchip PCNs via email</u> please register for our PCN email service at our <mark>PCN</mark> select register then fill in the required fields. You will find instructions about registering for PCN email service in the <u>PCN FAQ</u> section. | | and sign into | to <u>change your PCN profile, including opt out,</u> please go to the <u>PCN home page</u> select login o your myMicrochip account. Select a profile option from the left navigation bar and make ble selections. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### Affected Catalog Part Numbers (CPN) PIC18F04Q41-E/SL PIC18F04Q41-E/ST PIC18F04Q41-I/SL PIC18F04Q41-I/ST PIC18F04Q41/SD02 PIC18F04Q41T-I/SL PIC18F04Q41T-I/ST PIC18F05Q41-E/SL PIC18F05Q41-E/ST PIC18F05Q41-I/SL PIC18F05Q41-I/ST PIC18F05Q41T-I/SL PIC18F05Q41T-I/ST PIC18F14Q41-E/P PIC18F14Q41-E/REB PIC18F14Q41-E/SO PIC18F14Q41-E/SS PIC18F14Q41-I/P PIC18F14Q41-I/REB PIC18F14Q41-I/SO PIC18F14Q41-I/SS PIC18F14Q41T-I/REB PIC18F14Q41T-I/SO PIC18F14Q41T-I/SS PIC18F15Q41-E/P PIC18F15Q41-E/REB PIC18F15Q41-E/SO PIC18F15Q41-E/SS PIC18F15Q41-I/P PIC18F15Q41-I/REB PIC18F15Q41-I/SO PIC18F15Q41-I/SS PIC18F15Q41T-I/REB PIC18F15Q41T-I/SO PIC18F15Q41T-I/SS # PIC18F04/05/14/15Q41 Silicon Errata and Data Sheet Clarifications PIC18F04/05/14/15Q41 The PIC18F04/05/14/15Q41 devices that you have received conform functionally to the current device data sheet (DS40002242**D**), except for the anomalies described in this document. The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in the table below. The errata described in this document will be addressed in future revisions of the PIC18F04/05/14/15Q41 silicon. **Note:** This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Table 1. Silicon Device Identification | Part Number | Device ID | Revision ID | | | | | |---------------|-----------|-------------|--------|--------|--------|--------| | rait Nullibel | Device ID | A4 | A5 | D1 | D3 | E0 | | PIC18F04Q41 | 0x7540 | 0xA004 | 0xA005 | 0xA0C1 | 0xA0C3 | 0xA0D0 | | PIC18F05Q41 | 0x7500 | 0xA004 | 0xA005 | 0xA0C1 | 0xA0C3 | 0xA0D0 | | PIC18F14Q41 | 0x7520 | 0xA004 | 0xA005 | 0xA0C1 | 0xA0C3 | 0xA0D0 | | PIC18F15Q41 | 0x75E0 | 0xA004 | 0xA005 | 0xA0C1 | 0xA0C3 | 0xA0D0 | **Important:** Refer to the **Device/Revision ID** section in the current "**PIC18-Q41 Family Programming Specification**" (DS40002143) for more detailed information on Device Identification and Revision IDs for your specific device. Table 2. Silicon Issue Summary | NA - de la | Facture | Feature Item No. | lanca Comanana | Affected Revisions | | | | | |--------------------------------|-------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------|----|----|----|----| | Module | reature | item No. | lssue Summary | A4 | A5 | D1 | D3 | E0 | | Analog-to-Digital | ADCC | 1.1.1 | ADC cannot operate in certain low-power conditions | Χ | | | | | | Converter with<br>Computation | | 1.1.2 | Double Sample Conversions | Χ | Х | Х | Χ | | | Electrical<br>Specifications | ADC Offset<br>Error | 1.2.1 | ADC Offset Error specification lowered in ECH, ECM and ECL modes | | | X | | | | | XT mode | 1.3.1 | Maximum clock frequency limited to 2 MHz for XT mode | Χ | | | | | | Oscillator | Fail-Safe Clock<br>Monitor | 1.3.2 | Enabling the FOSC Fail-Safe Clock Monitor alongside the<br>Primary or Secondary Oscillator Clock Monitor causes<br>issues in Sleep | Х | | | | | | | EC mode | 1.3.3 | Maximum clock frequency for EC mode is 32 MHz for $V_{\rm DD}$ < 2.0V | Χ | | | | | | I <sup>2</sup> C | I <sup>2</sup> C | 1.4.1 | I2CxADR0/1/2/3 registers have incorrect Reset value | Χ | | | | | | | | 1.4.2 | I <sup>2</sup> C Start and/or Stop Flags may be set when I <sup>2</sup> C is enabled | Χ | Х | X | | | | | | 1.4.3 | MDR bit is not cleared after Bus Timeout | Х | Х | Х | Χ | | | | | 1.4.4 | Bus Timeout not detected properly when External Host<br>Clock stretches | Χ | Χ | Х | Х | | | | | 1.4.5 | Clock Stretch Disable not working properly | Χ | Х | Х | Χ | | | | | 1.4.6 | Bus Timeout causes false Start/Stop | Χ | Х | Х | Χ | | | Operational | OPA | 1.5.1 | The Charge Pump On Control (CPON) bit is reserved | Χ | | | | | | Amplifier | OPA | 1.5.2 | Internal resistor ladder does not disconnect in Unity<br>Gain mode | Χ | | | | | | Universal<br>Asynchronous | UART | 1.6.1 | UART TXDE signal may go low before the STOP bit has been entirely transmitted. | Χ | Х | Х | Х | | | Receiver<br>Transmitter | | 1.6.2 | Asynchronous 9-bit UART Address mode address mismatch | Χ | Χ | X | Х | | | Signal<br>Measurement<br>Timer | SMT | 1.7.1 | Reset Bit | Х | Х | Х | X | | | PIC18 CPU | FSR Shadow<br>Registers | 1.8.1 | FSR Shadow Registers are not writable | Χ | Х | Х | Х | | | ICSP | Low-Voltage<br>Programming<br>(LVP) | 1.9.1 | Low Voltage Programming is not possible when VDD is below BORV while BOR is enabled. | Х | Х | Х | | | **Note:** Only those issues indicated in the last column apply to the current silicon revision. ## 1. Silicon Errata Issues **Notice:** This document summarizes all silicon errata issues from all revisions of silicon, previous and current. Only the issues indicated by the bold font in the following tables apply to the current silicon revision. # 1.1 Module: Analog-to-Digital Converter with Computation (ADCC) ## 1.1.1 ADC Cannot Operate in Certain Low-Power Conditions The ADC will not function when all of the following conditions exist: When the MCU system clock is sourced from LFINTOSC or SOSC and when both the BOR and FVR features are disabled. #### Work around - Method 1: Use a system clock other than LFINTOSC or SOSC. - Method 2: Enable the BOR feature. - Method 3: Enable the FVR feature. #### **Affected Silicon Revisions** | A4 | A5 | D1 | D3 | EO | |----|----|----|----|----| | X | | | | | #### 1.1.2 Double Sample Conversions When enabling a Double Sample Conversion (DSEN = 1) with no Precharge time (ADPRE = 0) and no Acquisition time (ADACQ = 0), the maximum number of cycles of acquisition time is inserted prior to the second conversion. The first conversion will be performed as expected with no Precharge time and no Acquisition time. It is only between the first and second conversions where a maximum number of cycles of Acquisition time is performed unexpectedly. #### Work around #### Method 1: Disable Double Sample Conversion (DSEN = 0) and perform two single conversions back to back. #### Method 2: If adding acquisition time is acceptable, then select no Precharge time, along with the desired Acquisition time. #### **Affected Silicon Revisions** | A4 | A5 | D1 | D3 | EO | |----|----|----|----|----| | X | X | X | X | | # 1.2 Module: Electrical Specifications #### 1.2.1 ADC Offset Error Specification Lowered in ECH, ECM and ECL Modes When operating the device using an external clock source as the system clock in ECH, ECM or ECL mode, the ADC Offset Error (AD04: $E_{OFF}$ ) is updated to 12 Least Significant bits. #### Work around To meet the specified ADC Offset Error limit of 6 Least Significant bits, do not operate the device using the system clock in ECH, ECM or ECL mode when using the ADC. #### Affected Silicon Revisions | A4 | A5 | D1 | D3 | EO | |----|----|----|----|----| | | | X | | | # 1.3 Module: Oscillator (OSC) #### 1.3.1 Maximum Clock Frequency Limited to 2 MHz for XT Mode The maximum clock frequency for the intermediate gain setting that supports quartz crystal and ceramic resonator operation (XT mode) is being reduced from 4 MHz to 2 MHz. #### Work around For crystal or resonator frequencies above 2 MHz, use HS mode. #### **Affected Silicon Revisions** | A4 | A5 | D1 | D3 | EO | |----|----|----|----|----| | X | | | | | # 1.3.2 Enabling the FOSC Fail-Safe Clock Monitor Alongside the Primary or Secondary Oscillator Clock Monitor Causes Issues with Sleep When the FOSC Fail-Safe Clock Monitor is enabled (FCMEN Configuration bit = 1) and either the Primary or Secondary Fail-Safe Clock Monitor is also enabled (FCMENS and/or FCMENP = 1), putting the device to Sleep will cause a Fail-Safe condition to trigger. This has the effect of erroneously triggering Fail-Safe interrupts when there has not been a clock interruption. This can also cause the Watchdog Timer to not properly wake up the part from Sleep. #### Work around If proper functionality in Sleep is required, do not enable the Primary or Secondary Fail-Safe Clock Monitor while the FOSC Fail-Safe Clock Monitor is enabled. If Primary or Secondary Clock Monitoring in Sleep is desired, disable the FOSC Fail-Safe Clock Monitor before the device goes to Sleep. #### Affected Silicon Revisions | A4 | A5 | D1 | D3 | EO | |----|----|----|----|----| | X | | | | | #### 1.3.3 Maximum Clock Frequency for EC Mode Is 32 MHz for $V_{DD}$ < 2.0V When configured in External Clock High-Power (ECH) mode and operating at $V_{DD}$ < 2.0V, the maximum input clock frequency is 32 MHz. ## Work around To obtain a system clock frequency of 64 MHz in ECH mode at $V_{DD}$ < 2.0V, use a 16 MHz external clock in conjunction with the 4x Phase-Locked Loop (PLL) circuit (i.e., either RSTOSC Configuration bits = 0b010 or OSCCON1bits.NOSC = 0b010). #### **Affected Silicon Revisions** | A4 | A5 | D1 | D3 | EO | |----|----|----|----|----| | X | | | | | # 1.4 Module: Inter-Integrated Circuit (I<sup>2</sup>C) #### 1.4.1 The I2CxADR0/1/2/3 Registers Have Incorrect Reset Value The I2CxADR0/2 registers reset to $0 \times FF$ when the I2CxMD is enabled instead of $0 \times 00$ . The I2CxADR1/3 registers reset to $0 \times FE$ when the I2CxMD is enabled instead of $0 \times 00$ . #### Work around None. #### **Affected Silicon Revisions** | A4 | A5 | D1 | D3 | EO | |----|----|----|----|----| | X | | | | | # 1.4.2 The I<sup>2</sup>C Start and/or Stop Flags May Be Set When I<sup>2</sup>C Is Enabled When $I^2C$ is enabled, erroneous Start and/or Stop conditions may be detected. This can generate erroneous $I^2C$ interrupts if enabled. #### Work around Use the following procedure to correctly detect the Start and Stop conditions: - 1. Disable the Start and Stop conditions interrupt functions. - 2. Enable the I<sup>2</sup>C module. - 3. Wait 250 ns + six instructions cycles ( $F_{OSC}/4$ ). - 4. Clear the Start and Stop conditions interrupt flags. - 5. Enable the Start and Stop conditions interrupt functions if used. ``` I2CxPIEbits.SCIE = 0: // Disable Start condition interrupt I2CxPIEbits.PCIE = 0; // Disable Stop condition interrupt I2CxCON0bits.EN = 1; // Enable I2C Delay(); // Wait for 250 ns + 6 instruction cycles (Fosc/4) // Clear the Start condition interrupt flags I2CxPIRbits.SCIF = 0; I2CxPIRbits.PCIF = 0; // Clear the Stop condition interrupt flags I2CxPIEbits.SCIE = 1; // Enable Start condition interrupt if used I2CxPIEbits.PCIE = 1; // Enable Stop condition interrupt if used ``` #### **Affected Silicon Revisions** | A4 | A5 | D1 | D3 | EO | |----|----|----|----|----| | X | X | X | | | #### 1.4.3 MDR Bit Is Not Cleared after Bus Timeout In the Host mode of the $I^2C$ module, when a bus timeout occurs during clock stretching and TOREC = 1, the MDR bit will not be cleared and a Stop will not be transmitted on the bus. #### Work around Force a Stop on the bus by setting the P bit upon bus timeout in Host mode. Forcing a Stop on the bus clears the MDR bit. #### **Affected Silicon Revisions** | A4 | A5 | D1 | D3 | EO | |----|----|----|----|----| | X | Х | X | X | X | #### 1.4.4 Bus Timeout Not Detected Properly when External Host Clock Stretches When the module is operating in Client mode and an external Host device is clock stretching after the eighth SCL clock and a bus timeout occurs, the bus timeout is not detected properly. When the external Host times out before the Client and releases SCL to generate a Stop condition, the module continues to stretch SDA as if to generate an ACK and hangs the bus, and a Stop is never seen on the bus. #### Work around Reset the module by toggling the EN bit. #### **Affected Silicon Revisions** | A4 | A5 | D1 | D3 | EO | |----|----|----|----|----| | X | Х | X | X | X | #### 1.4.5 Clock Stretch Disable Not Working Properly When the CSD bit is set between a Start condition and the eighth falling SCL edge, the I<sup>2</sup>C module enters a state where the module clock stretches indefinitely after the next Start until a bus timeout occurs. #### Work around Force a reset of the module by toggling the EN bit. #### **Affected Silicon Revisions** | A4 | A5 | D1 | D3 | EO | |----|----|----|----|----| | X | X | X | X | X | #### 1.4.6 Clock Stretch Disable Not Working Properly When the module is operating in Client mode and an external Host device is clock stretching and a bus timeout occurs in the Client, the Client releases SDA and goes into the idle state. After the external Host generates a Stop condition on the bus by releasing SCL, the module can erroneously drive a low pulse on the SDA line, which acts as a false Start and Stop on the bus. #### Work around None. #### **Affected Silicon Revisions** | A4 | A5 | D1 | D3 | EO | |----|----|----|----|----| | X | X | X | X | X | # 1.5 Module: Operational Amplifier #### 1.5.1 The Charge Pump On Control (CPON) Bit Is Reserved When not operating the OPA near the rails, the Charge Pump On Control (CPON) bit can be used to disable the charge pump in order to save on current consumption. This feature is currently not available, and the charge pump is always enabled whenever the OPA module is in operation. #### Work around None. #### **Affected Silicon Revisions** | A4 | A5 | D1 | D3 | EO | |----|----|----|----|----| | X | | | | | #### 1.5.2 Internal Resistor Ladder Does Not Disconnect in Unity Gain Mode When using the OPA module in a unity gain configuration, the internal resistor ladder will not automatically disconnect from the operational amplifier, which may adversely affect the gain of the circuit. This applies when the peripheral has been configured to operate in Unity Gain mode in software by setting the UG bit, or in hardware using the hardware controlled override feature. #### Work around Disconnect the internal resistor ladder from the operational amplifier by writing to the Inverting Input Channel Selection (NCH) bits. All signals can be disconnected from the operational amplifier by writing <code>0b000</code> to the NCH bits. #### **Affected Silicon Revisions** | A4 | A5 | D1 | D3 | E0 | |----|----|----|----|----| | X | | | | | # 1.6 Module: Universal Asynchronous Receiver Transmitter (UART) #### 1.6.1 UART TXDE Signal May Go Low Before the STOP Bit Has Been Entirely Transmitted The UART Transmit Drive Enable (TXDE) signal could potentially transition into a low state before the UART STOP bit has been entirely transmitted due to the effects of parasitic capacitance on the TX line. In some applications, this could result in communication being prematurely terminated due to the TXDE bit going low before the STOP bit has had enough time to settle. #### Work around To ensure that the STOP bit settles into its final logic state before the TXDE signal transitions low, a biasing circuit can be implemented. A biasing circuit allows the TX line to either be driven high or low, rather than being left in a floating tri-state mode where prolonged rise or fall times could lead to communication being disrupted. This bias circuit should only be implemented on one end of the serial bus, and a termination resistor should be used on the other end. The figure below show an example of a bias circuit that can be used to achieve this. Please note that the resistor values used in this circuit are recommendations, and that the actual resistor values required may vary based on the application. #### Affected Silicon Revisions | A4 | A5 | D1 | D3 | E0 | |----|----|----|----|----| | X | X | X | X | | ## 1.6.2 Asynchronous 9-bit UART Address Mode Address Mismatch In Asynchronous 9-bit UART Address mode there is the possibility that a false address mismatch may occur even when the address of both devices match, or that a false address match may occur when there is an address mismatch between the devices. #### Work around None. Do not use the UART modules in Asynchronous 9-bit Address Mode #### Affected Silicon Revisions | A4 | A5 | D1 | D3 | EO | |----|----|----|----|----| | X | X | X | X | X | # 1.7 Module: Signal Measurement Timer (SMT) #### 1.7.1 Reset Bit If the SMT clock prescaler is set to any value other than '00', setting the RST bit will cause the module to stop working. The RST bit will remain at the value '1', the counter will not increment, and no interrupts will be generated. The problem is cleared by turning the module off and on, or by a device reset. #### Work around #### Method 1: Do not set the RST bit; manual reset is usually not required for typical operation because the measurement logic will reset the counter automatically. #### Method 2: Write zero to the counter manually. The module enable or the clock should be disabled when using this method. #### Method 3: Use 1:1 prescaler (PS = 00). #### Method 4: Use the CLKREF subsystem to provide a prescaled clock and set PS = 00. #### **Affected Silicon Revisions** | A4 | A5 | D1 | D3 | EO | |----|----|----|----|----| | X | X | X | X | | ## 1.8 Module: PIC18 Core ## 1.8.1 FSR Shadow Registers Are Not Writable Writing to the FSR Shadow Registers does not result in accurate values being stored in the registers. Consequently, reading the FSR Shadow Registers after they have been written will return inaccurate data. #### Work around Writes to the FSR shadow registers can be performed safely using the following steps: - 1. Save regular FSR2 value into RAM. - 2. Write the regular FSR2 with the targeted value minus the computed offset (IR[6:0] + 1, see below). - 3. Write the shadow FSRxL (data doesn't matter), this will clock the shadow FSR with the FSR computed offset value. - 4. Decrement FSR2 value by 1 since FSRxH increments the address by 1 (IR[6:0]). - 5. Write FSRxH. - 6. Restore the regular FSR2 from the stored RAM value. The FSR shadow should have the value desired and the regular FSR should have the original value. #### **Affected Silicon Revisions** | A4 | A5 | D1 | D3 | EO | |----|----|----|----|----| | X | X | X | X | | # **1.9** Module: Low-Voltage In-Circuit Serial Programming<sup>™</sup> (LVP) # 1.9.1 Low-Voltage Programming Not Possible Low-Voltage Programming is not possible when $V_{\text{DD}}$ is below the selected BORV voltage level while BOR is enabled. #### Work around ## Method 1: Disable BOR to use Low-Voltage Programming. #### Method 2: Raise V<sub>DD</sub> above the selected BORV level while using Low-Voltage Programming. ## **Affected Silicon Revisions** | A4 | A5 | D1 | D3 | EO | |----|----|----|----|----| | X | X | X | | | # 2. Data Sheet Clarifications The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS40002242**D**): #### Note: Corrections are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity. ## **2.1** None There are no known data sheet clarifications as of this publication date. #### **Appendix A: Revision History** 3. | Doc. Rev. | Date | Comments | |-----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | G | 06/2023 | Adding silicon revision E0. Adding silicon errata 1.4.3, 1.4.4, 1.4.5 and 1.9.1. | | F | 05/2022 | Adding silicon revision D3. | | E | 04/2022 | Updating the flash memory cell endurance specification data sheet clarification. Adding silicon errata 1.8.1 | | D | 02/2022 | Adding silicon errata 1.1.2, 1.6.1 and 1.7.1. | | С | 02/2021 | Adding ADC offset errata and updating mask revision for KV00P RTP. Adding silicon revision D1. Adding silicon errata 1.5 and 1.6. Minor editorial corrections. | | В | 11/2020 | Adding silicon revision A5. | | Α | 07/2020 | Initial document release. | # **Microchip Information** # The Microchip Website Microchip provides online support via our website at <a href="www.microchip.com/">www.microchip.com/</a>. This website is used to make files and information easily available to customers. Some of the content available includes: - **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - **General Technical Support** Frequently Asked Questions (FAQs), technical support requests, online discussion groups, Microchip design partner program member listing - **Business of Microchip** Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives # **Product Change Notification Service** Microchip's product change notification service helps keep customers current on Microchip products. Subscribers will receive email notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, go to www.microchip.com/pcn and follow the registration instructions. # **Customer Support** Users of Microchip products can receive assistance through several channels: - Distributor or Representative - · Local Sales Office - Embedded Solutions Engineer (ESE) - Technical Support Customers should contact their distributor, representative or ESE for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in this document. Technical support is available through the website at: www.microchip.com/support # **Microchip Devices Code Protection Feature** Note the following details of the code protection feature on Microchip products: - Microchip products meet the specifications contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions. - Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products. # **Legal Notice** This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">www.microchip.com/en-us/support/design-help/client-support-services</a>. THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE. IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. #### **Trademarks** The Microchip name and logo, the Microchip logo, Adaptec, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet- Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, Augmented Switching, BlueSky, BodyCom, Clockstudio, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, IntelliMOS, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, KoD, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, Trusted Time, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2020-2023, Microchip Technology Incorporated and its subsidiaries. All Rights Reserved. ISBN: 978-1-6683-2703-6 # **Quality Management System** For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality. # **Worldwide Sales and Service** | MERICAS | ASIA/PACIFIC | ASIA/PACIFIC | EUROPE | |-------------------------------------|-----------------------|-------------------------|-----------------------| | orporate Office | Australia - Sydney | India - Bangalore | Austria - Wels | | 355 West Chandler Blvd. | Tel: 61-2-9868-6733 | Tel: 91-80-3090-4444 | Tel: 43-7242-2244-39 | | handler, AZ 85224-6199 | China - Beijing | India - New Delhi | Fax: 43-7242-2244-393 | | el: 480-792-7200 | Tel: 86-10-8569-7000 | Tel: 91-11-4160-8631 | Denmark - Copenhagen | | ax: 480-792-7277 | China - Chengdu | India - Pune | Tel: 45-4485-5910 | | echnical Support: | Tel: 86-28-8665-5511 | Tel: 91-20-4121-0141 | Fax: 45-4485-2829 | | ww.microchip.com/support | China - Chongqing | Japan - Osaka | Finland - Espoo | | /eb Address: | Tel: 86-23-8980-9588 | Tel: 81-6-6152-7160 | Tel: 358-9-4520-820 | | ww.microchip.com | China - Dongguan | Japan - Tokyo | France - Paris | | tlanta | Tel: 86-769-8702-9880 | Tel: 81-3-6880- 3770 | Tel: 33-1-69-53-63-20 | | uluth, GA | China - Guangzhou | Korea - Daegu | Fax: 33-1-69-30-90-79 | | el: 678-957-9614 | Tel: 86-20-8755-8029 | Tel: 82-53-744-4301 | Germany - Garching | | ax: 678-957-1455 | China - Hangzhou | Korea - Seoul | Tel: 49-8931-9700 | | ustin, TX | Tel: 86-571-8792-8115 | Tel: 82-2-554-7200 | Germany - Haan | | el: 512-257-3370 | China - Hong Kong SAR | Malaysia - Kuala Lumpur | Tel: 49-2129-3766400 | | oston | Tel: 852-2943-5100 | Tel: 60-3-7651-7906 | Germany - Heilbronn | | estborough, MA | China - Nanjing | Malaysia - Penang | Tel: 49-7131-72400 | | el: 774-760-0087 | Tel: 86-25-8473-2460 | Tel: 60-4-227-8870 | Germany - Karlsruhe | | ax: 774-760-0088 | China - Qingdao | Philippines - Manila | Tel: 49-721-625370 | | hicago | Tel: 86-532-8502-7355 | Tel: 63-2-634-9065 | Germany - Munich | | asca, IL | China - Shanghai | Singapore | Tel: 49-89-627-144-0 | | el: 630-285-0071 | Tel: 86-21-3326-8000 | Tel: 65-6334-8870 | Fax: 49-89-627-144-44 | | ax: 630-285-0075 | China - Shenyang | Taiwan - Hsin Chu | Germany - Rosenheim | | allas | Tel: 86-24-2334-2829 | Tel: 886-3-577-8366 | Tel: 49-8031-354-560 | | ddison, TX | China - Shenzhen | Taiwan - Kaohsiung | Israel - Ra'anana | | el: 972-818-7423 | Tel: 86-755-8864-2200 | Tel: 886-7-213-7830 | Tel: 972-9-744-7705 | | ax: 972-818-2924 | China - Suzhou | Taiwan - Taipei | Italy - Milan | | etroit | Tel: 86-186-6233-1526 | Tel: 886-2-2508-8600 | Tel: 39-0331-742611 | | ovi, MI | China - Wuhan | Thailand - Bangkok | Fax: 39-0331-466781 | | el: 248-848-4000 | Tel: 86-27-5980-5300 | Tel: 66-2-694-1351 | Italy - Padova | | ouston, TX | China - Xian | Vietnam - Ho Chi Minh | Tel: 39-049-7625286 | | el: 281-894-5983 | Tel: 86-29-8833-7252 | Tel: 84-28-5448-2100 | Netherlands - Drunen | | ndianapolis | China - Xiamen | 161. 04-20-3440-2100 | Tel: 31-416-690399 | | oblesville, IN | Tel: 86-592-2388138 | | Fax: 31-416-690340 | | el: 317-773-8323 | China - Zhuhai | | Norway - Trondheim | | ax: 317-773-5453 | Tel: 86-756-3210040 | | Tel: 47-72884388 | | el: 317-536-2380 | Tel. 80-750-3210040 | | Poland - Warsaw | | | | | Tel: 48-22-3325737 | | os Angeles | | | Romania - Bucharest | | lission Viejo, CA | | | | | el: 949-462-9523 | | | Tel: 40-21-407-87-50 | | ax: 949-462-9608 | | | Spain - Madrid | | el: 951-273-7800 | | | Tel: 34-91-708-08-90 | | aleigh, NC | | | Fax: 34-91-708-08-91 | | el: 919-844-7510 | | | Sweden - Gothenberg | | ew York, NY | | | Tel: 46-31-704-60-40 | | el: 631-435-6000 | | | Sweden - Stockholm | | an Jose, CA | | | Tel: 46-8-5090-4654 | | el: 408-735-9110 | | | UK - Wokingham | | el: 408-436-4270 | | | Tel: 44-118-921-5800 | | | | | | | anada - Toronto<br>el: 905-695-1980 | | | Fax: 44-118-921-5820 |