

## **Customer Information Notification**

202306035I: i.MX RT1170 Reference Manual Update to Rev 2

**Note:** This notice is NXP Company Proprietary.

Issue Date: Jul 22, 2023 Effective date: Jul 23, 2023

Dear Emma Tempest,

Here is your personalized notification about a NXP general announcement.

For detailed information we invite you to view this notification online

#### **Management summary**

The reference manual has been updated to correct errors and / or provide additional technical clarification on some device features.

#### **Change Category**

| [ ]Wafer<br>Fab<br>Process   | []Assembly<br>Process   | []Product Marking           | []Test<br>Process   | []Design                               |
|------------------------------|-------------------------|-----------------------------|---------------------|----------------------------------------|
| [ ]Wafer<br>Fab<br>Materials | []Assembly<br>Materials | []Mechanical Specification  | []Test<br>Equipment | []Errata                               |
| []Wafer<br>Fab<br>Location   | []Assembly<br>Location  | []Packing/Shipping/Labeling | []Test<br>Location  | []Electrical<br>spec./Test<br>coverage |

[]Firmware [X]Other: Reference Manual

# **PCN** Overview

# **Description**

NXP Semiconductors announces a reference manual update to revision 2 for i.MX RT1170.

The revision history included in the updated document provides a detailed description of the changes.

Below are changes to be highlighted:

- 1. Error correction Add 1Gbps ENET QoS w/TSN block in Block diagram
- 2. Error correction For System memory map (CM7), Merged 2036\_0000 to 203F\_FFFF and also added a note for this below.
- 3. Error correction CM4 interrupts Updated IRQ 62 as reserved
- 4. Error correction CM7 interrupts Updated IRQ 62 and 109 as reserved
- 5. Error correction All DSE and SRE bits should be reserved in IOMUXC SNVS register description section.
- 6. New information Fuse: Added the 0x950[0] fuse in Table "FlexSPI (Serial NOR) boot fusemap".
- 7. Error correction SEMC: For SDRAM interface, maximum size should be 1024Mb
- 8. New information SEMC: For NAND interface, maximum space is 512GB
- 9. New information FlexRAM, added Error Injection registers are added at 8C, 90, 94, 98.
- 10. New information XECC: the code to enable XECC should be placed in internal RAM to avoid

bus hung.

11. Error correction – MIPI CSI-2: Removed two feature in feature list.

The i.MX RT1170 reference manual revision 2 is attached to this notice, and can be found at: <a href="https://www.nxp.com/products/processors-and-microcontrollers/arm-microcontrollers/i-mx-rt-crossover-mcus/i-mx-rt1170-crossover-mcu-dual-core-arm-cortex-m7-and-cortex-m4-operating-up-to-1-qhz:i.MX-RT1170</a>

Corresponding ZVEI Delta Qualification Matrix ID: SEM-DS-02

#### Reason

The reference manual has been updated to correct errors and / or provide additional technical clarification on some device features.

#### **Identification of Affected Products**

Product identification does not change

## Anticipated Impact on Form, Fit, Function, Reliability or Quality

No Impact on form, fit, function, reliability or quality

#### Additional information

Additional documents: view online

## **Contact and Support**

For all inquiries regarding the ePCN tool application or access issues, please contact NXP "Global Quality Support Team".

For all Quality Notification content inquiries, please contact your local NXP Sales Support team.

For specific questions on this notice or the products affected please contact our specialist directly:

Name Jia Guo

e-mail

address jia.guo@nxp.com

At NXP Semiconductors we are constantly striving to improve our product and processes to ensure they reach the highest possible Quality Standards. Customer Focus, Passion to Win.

NXP Quality Management Team.

### **About NXP Semiconductors**

NXP Semiconductors N.V. (NASDAQ: NXPI) provides High Performance Mixed Signal and Standard Product solutions that leverage its leading RF, Analog, Power Management, Interface, Security and Digital Processing expertise. These innovations are used in a wide range of automotive, identification, wireless infrastructure, lighting, industrial, mobile, consumer and computing applications.

You have received this email because you are a designated contact or subscribed to NXP Quality Notifications. NXP shall not be held liable if this Notification is not correctly distributed within your organization.

This message has been automatically distributed. Please do not reply.

**NXP Semiconductors** 

High Tech Campus, 5656 AG Eindhoven, The Netherlands

© 2006-2023 NXP Semiconductors. All rights reserved.