# Onsemi

sss s

# **MOSFET** – P-Channel, POWERTRENCH<sup>®</sup>

-30 V, -18 A, 20 mΩ

# FDMC4435BZ, FDMC4435BZ-F127, FDMC4435BZ-F127-L701

#### **General Description**

This P-Channel MOSFET is produced using onsemi's advanced POWERTRENCH process that has been especially tailored to minimize the on-state resistance. This device is well suited for Power Management and load switching applications common in Notebook Computers and Portable Battery Packs.

#### Features

- Max  $r_{DS(on)} = 20 \text{ m}\Omega$  at  $V_{GS} = -10 \text{ V}$ ,  $I_D = -8.5 \text{ A}$
- Max  $r_{DS(on)} = 37 \text{ m}\Omega$  at  $V_{GS} = -4.5 \text{ V}$ ,  $I_D = -6.3 \text{ A}$
- Extended V<sub>GSS</sub> Range (-25 V) for Battery Applications
- High Performance Trench Technology for Extremely Low r<sub>DS(on)</sub>
- High Power and Current Handling Capability
- HBM ESD Protection Level > 7 kV Typical\*
- 100% UIL Tested
- These Devices are Pb-Free and are RoHS Compliant

#### Applications

- High Side in DC DC Buck Converters
- Notebook Battery Power Management
- Load Switch in Notebook



<sup>8</sup>7<sub>65</sub>

FDMC4435BZ = Specific Device Code

А XY

KK

YW

1

- = Assembly Location
- = 2-Digit Date Code
- = 2-Digit Lot Run Traceability Code
- = Wafer Lot Number
- = Assembly Start Week

#### **PIN ASSIGNMENT**



#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 6 of this data sheet

\*The diode connected between the gate and source servers only as protection against ESD. No gate overvoltage rating is implied.

#### MOSFET MAXIMUM RATINGS (T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol                            | Parameter                      |                                      |                       |              | Unit |
|-----------------------------------|--------------------------------|--------------------------------------|-----------------------|--------------|------|
| V <sub>DS</sub>                   | Drain to Source Voltage        |                                      |                       | -30          | V    |
| V <sub>GS</sub>                   | Gate to Source Voltage         |                                      |                       | ±25          | V    |
| ID                                | Drain Current                  | Continuous                           | $T_{C} = 25^{\circ}C$ | -18          | Α    |
|                                   |                                | Continuous (Note 1a)                 | T <sub>A</sub> = 25°C | -8.5         |      |
|                                   |                                | Pulsed                               |                       | -50          |      |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy  | (Note 2)                             |                       | 32           | mJ   |
| PD                                | Power Dissipation              | tion $T_{\rm C} = 25^{\circ}{\rm C}$ |                       | 31           | W    |
|                                   | Power Dissipation (Note 1a)    |                                      | T <sub>A</sub> = 25°C | 2.3          | 1    |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction | n Temperature Range                  | •                     | –55 to + 150 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL CHARACTERISTICS

| Symbol | Parameter                                         | Rating | Unit |
|--------|---------------------------------------------------|--------|------|
| Rejc   | Thermal Resistance, Junction to Case              | 4      | °C/W |
| RθJA   | Thermal Resistance, Junction to Ambient (Note 1a) | 53     |      |

1.  $R_{\theta JA}$  is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.







b. 125°C/W when mounted on a minimum pad of 2 oz copper

2. Starting  $T_J$  = 25°C; P–ch: L = 1 mH,  $I_{AS}$  = –8 A,  $V_{DD}$  = –27 V,  $V_{GS}$  = –10 V.

#### ELECTRICAL CHARACTERISTICS (T<sub>J</sub> = 25°C unless otherwise noted)

| Symbol                                  | Parameter                                    | Test Conditions                                                             | Min | Тур | Max  | Unit  |
|-----------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------|-----|-----|------|-------|
| OFF CHARACTERISTICS                     |                                              |                                                                             |     |     |      |       |
| BV <sub>DSS</sub>                       | Drain to Source Breakdown Voltage            | $I_D = -250 \ \mu A, \ V_{GS} = 0 \ V$                                      | -30 |     |      | V     |
| $\frac{\Delta BV_{DSS}}{\Delta T_{J}}/$ | Breakdown Voltage Temperature<br>Coefficient | $I_D = -250 \ \mu\text{A}$ , referenced to 25°C                             |     | 21  |      | mV/°C |
| I <sub>DSS</sub>                        | Zero Gate Voltage Drain Current              | $V_{DS} = -24$ V, $V_{GS} = 0$ V                                            |     |     | -1   | μΑ    |
|                                         |                                              | $V_{DS} = -24 \text{ V}, V_{GS} = 0 \text{ V}, T_{J} = 125^{\circ}\text{C}$ |     |     | -100 |       |
| I <sub>GSS</sub>                        | Gate to Source Leakage Current               | $V_{GS} = \pm 25$ V, $V_{DS} = 0$ V                                         |     |     | ±10  | μA    |

#### **ON CHARACTERISTICS**

| V <sub>GS(th)</sub>                      | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, \ I_D = -250 \ \mu A$                         | -1.0 | -1.8 | -3.0 | V     |
|------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------|------|------|------|-------|
| ${\Delta V_{GS(th)} \over \Delta T_J}$ / | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D = -250 \ \mu\text{A}$ , referenced to $25^{\circ}\text{C}$ |      | -5   |      | mV/°C |
| r <sub>DS(on)</sub>                      | Static Drain to Source On Resistance                        | $V_{GS} = -10$ V, $I_D = -8.5$ A                                |      | 14   | 20   | mΩ    |
|                                          |                                                             | $V_{GS} = -4.5 \text{ V}, \text{ I}_{D} = -6.3 \text{ A}$       |      | 21   | 37   |       |
|                                          |                                                             | $V_{GS} = -10$ V, $I_D = -8.5$ A, $T_J = 125^{\circ}C$          |      | 20   | 29   | 1     |
| <b>9</b> FS                              | Forward Transconductance                                    | $V_{DD} = -5 \text{ V}, \text{ I}_{D} = -8.5 \text{ A}$         |      | 25   |      | S     |

#### DYNAMIC CHARACTERISTICS

| C <sub>iss</sub> | Input Capacitance            | $V_{DS}$ = -15 V, $V_{GS}$ = 0 V, f = 1 MHz | 1535 | 2040 | pF |
|------------------|------------------------------|---------------------------------------------|------|------|----|
| C <sub>oss</sub> | Output Capacitance           |                                             | 310  | 410  | pF |
| C <sub>rss</sub> | Reverse Transfer Capacitance |                                             | 280  | 420  | pF |
| Rg               | Gate Resistance              | f = 1 MHz                                   | 4    |      | Ω  |

#### SWITCHING CHARACTERISTICS

| t <sub>d(on)</sub>  | Turn-On Delay Time            | $V_{DD} = -15$ V, $I_D = -8.5$ A, $V_{GS} = -10$ V,                  | 10  | 20 | ns |
|---------------------|-------------------------------|----------------------------------------------------------------------|-----|----|----|
| t <sub>r</sub>      | Rise Time                     | $R_{GEN} = 6 \Omega$                                                 | 9   | 18 | ns |
| t <sub>d(off)</sub> | Turn-Off Delay Time           |                                                                      | 35  | 56 | ns |
| t <sub>f</sub>      | Fall Time                     |                                                                      | 19  | 34 | ns |
| Qg                  | Total Gate Charge             | $V_{GS} = 0 V \text{ to } -10 V,$<br>$V_{DD} = -15 V, I_D = -8.5 A$  | 38  | 53 | nC |
|                     |                               | $V_{GS} = 0 V \text{ to } -4.5 V,$<br>$V_{DD} = -15 V, I_D = -8.5 A$ | 20  | 28 | nC |
| Q <sub>gs</sub>     | Gate to Source Charge         | $V_{DD} = -15 \text{ V}, \text{ I}_{D} = -8.5 \text{ A}$             | 4.3 |    | nC |
| Q <sub>gd</sub>     | Gate to Drain "Miller" Charge |                                                                      | 11  |    | nC |

#### DRAIN-SOURCE DIODE CHARACTERISTICS

| V <sub>SD</sub> | Source to Drain Diode Forward | $V_{GS}$ = 0 V, $I_S$ = –8.5 A (Note 3)                                 | 0.86 | 1.5 | V  |
|-----------------|-------------------------------|-------------------------------------------------------------------------|------|-----|----|
|                 | Voltage                       | $V_{GS} = 0 \text{ V}, \text{ I}_{S} = -1.9 \text{ A} \text{ (Note 3)}$ | 0.74 | 1.2 |    |
| t <sub>rr</sub> | Reverse Recovery Time         | I <sub>F</sub> = -8.5 A, di/dt = 100 A/μs                               | 26   | 40  | ns |
| Q <sub>rr</sub> | Reverse Recovery Charge       |                                                                         | 12   | 20  | nC |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 3. Pulse Test: Pulse Width < 300 µs, Duty cycle < 2.0%.

TYPICAL CHARACTERISTICS (TJ = 25°C UNLESS OTHERWISE NOTED)



**TYPICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$  UNLESS OTHERWISE NOTED) (CONTINUED)



Figure 7. Gate Charge Characteristics



Figure 9. Unclamped Inductive Switching Capability



Figure 11. Forward Bias Safe Operating Area



Figure 8. Capacitance vs. Drain to Source Voltage



Figure 10. Maximum Continuous Drain Current vs. Case Temperature





TYPICAL CHARACTERISTICS (T<sub>J</sub> = 25°C UNLESS OTHERWISE NOTED) (CONTINUED)







Figure 14. Junction-to-Ambient Transient Thermal Response Curve

#### **ORDERING INFORMATION**

| Device               | Device Marking | Package Type                                  | Shipping <sup>†</sup> |
|----------------------|----------------|-----------------------------------------------|-----------------------|
| FDMC4435BZ           | FDMC4435BZ     | WDFN8 3.3x3.3, 0.65P, case 511DR<br>(Pb-Free) | 3000 / Tape & Reel    |
| FDMC4435BZ-F127      | FDMC4435BZ     | WDFN8 3.3x3.3, 0.65P, case 511DR<br>(Pb-Free) | 3000 / Tape & Reel    |
| FDMC4435BZ-F127-L701 | FDMC4435BZ     | WDFN8 3.3x3.3, 0.65P, case 511DQ<br>(Pb-Free) | 3000 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.





© Semiconductor Components Industries, LLC, 2019

#### WDFN8 3.3x3.3, 0.65P CASE 511DQ ISSUE 0

DATE 31 OCT 2016



- A. PACKAGE DOES NOT FULLY CONFORM TO
- JEDEC REGISTRATION MO-240.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 2009.
- D. LAND PATTERN RECOMMENDATION IS EXISTING INDUSTRY LAND PATTERN
- E. DIMENSIONS DO NOT INCLUDE BURRS OR MOLD FLASH. BURRS OR MOLD FLASH SHALL NOT EXCEED 0.10MM.

| DOCUMENT NUMBER: | 98AON13648G          | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |  |  |  |
|------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| DESCRIPTION:     | WDFN8 3.3X3.3, 0.65P | PAGE 2 OF 2                                                                                                                                                                       |  |  |  |  |  |
|                  |                      |                                                                                                                                                                                   |  |  |  |  |  |

ON Semiconductor and una are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the right of others.

# MECHANICAL CASE OUTLINE

PACKAGE DIMENSIONS



DUSEM

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>