# Product Document # **TSL2585** # Miniature Ambient Light Sensor with UV and Light Flicker Detection #### **General Description** The TSL2585 incorporates Photopic, IR and UV photodiodes that are connected to 3 modulators, provides concurrent ambient light sensing, UV sensing and light flicker detection. The device comes in a low-profile and small footprint, L2.0mm x W1.0mm x H0.35mm OLGA package. The Photopic photodiode area is covered with an optimized Photopic filter. In association with dedicated IR channel, this architecture accurately measures ambient light and enables the calculation of irradiance of different light sources. Calculation results help to automatically optimize display brightness under different lighting conditions for a better user experience. The device also integrates functionality of ambient light flicker detection. It is executed in parallel with ambient light sensing by using the same photodiodes. The flicker detection engine will sample and buffer data for calculating flicker frequencies externally on a host CPU. The UV photodiode area is covered with a band-pass UV filter. In combination with Photopic and IR channels, it is possible to estimate ambient UV index by running an algorithm externally on a host CPU. Ordering Information and Content Guide appear at end of datasheet. # **Key Benefits & Features** The benefits and features of TSL2585 are listed below: Figure 1: Added Value of Using TSL2585 | Benefits | Features | |------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Invisible ALS sensing under any glass type | <ul> <li>Configurable, high sensitivity</li> <li>Programmable gain and integration time</li> <li>4096x dynamic range by gain adjustment only</li> <li>1mlux detectable illuminance</li> <li>Tailored ALS response</li> <li>Photopic filter for visible channel</li> <li>Independent IR channel</li> <li>ALS interrupt with thresholds</li> </ul> | | Integrated light flicker detection on chip | <ul> <li>Concurrent flicker and ALS measurement with new simplified readout methodology</li> <li>Independently configurable sample time</li> <li>Up to 7kHz flicker detection (14kHz sampling)</li> <li>FIFO buffer interrupt</li> </ul> | | Auxiliary information for ambient UV index estimation | <ul> <li>UVA channel with independent and programmable channel gain</li> <li>Photopic filter for visible channel</li> <li>Independent IR channel</li> </ul> | | Low power consumption and minimum I <sup>2</sup> C traffic | <ul> <li>1.8V<sub>DD</sub> operation</li> <li>Configurable sleep mode</li> <li>Interrupt-driven device</li> <li>I<sup>2</sup>C interface up to 1Mbit/s (Fast mode)</li> </ul> | | Integrated status checking for all functions | Digital and analog saturation flags | | Reduced I <sup>2</sup> C bus traffic load | On chip data compression | # **Applications** TSL2585 integrates multiple applications within one device. The applications include: - Ambient light sensing for display brightness management - Ambient UV index estimation - Auto exposure and flicker detection for camera assistance Page 2Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 # **Block Diagram** The functional blocks of this device are shown below: Figure 2: Functional Blocks of TSL2585 Datasheet, PublicPage 3[v4-00] 2022-Dec-22Document Feedback # Pin Assignment and Photodiodes Figure 3: Pin Diagram and Photodiode Location of TSL2585 (top view) Figure 4: Pin Description of TSL2585 | Pin Number | Pin Name | Description | |------------|------------|-------------------------------------------------------------------| | 1 | VDD | Supply voltage (1.8V). | | 2 | VSYNC/GPIO | Synchronization input or General Purpose open-drain Input/Output. | | 3 | VSS | Ground. All voltages are referenced to VSS. | | 4 | SCL | I <sup>2</sup> C serial clock terminal. | | 5 | INT | Interrupt. Open-drain output. | | 6 | SDA | I <sup>2</sup> C serial data I/O terminal. | Page 4Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 # **Absolute Maximum Ratings** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. All voltages with respect to VSS. Device parameters are guaranteed at $V_{DD}$ = 1.8V and $T_A$ = 25°C unless otherwise noted. Figure 5: Absolute Maximum Ratings | Symbol | Parameter | Min | Max | Units | Comments | | | | |--------------------|---------------------------------------|------------|-----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | El | ectrical P | arameter | S | | | | | | V <sub>DD</sub> | Supply voltage | -0.3 | 1.98 | v | | | | | | V <sub>IO</sub> | Digital I/O terminal voltage | -0.3 | 3.6 | V | | | | | | I <sub>IO</sub> | Output terminal current | -1 | 20 | mA | | | | | | | Electrostatic Discharge | | | | | | | | | ESD <sub>HBM</sub> | HBM electrostatic discharge | ± 2 | 000 | V | ANSI/ESDA/JEDEC JS-001-2017 | | | | | ESD <sub>CDM</sub> | CDM electrostatic discharge | ± 5 | 500 | V | ANSI/ESDA/JEDEC JS-002-2018 | | | | | I <sub>SCR</sub> | Input current<br>(latch-up immunity) | ± 1 | 100 | mA | JEDEC JESD78E Class II | | | | | | Temperature | Ranges a | nd Storag | e Conditi | ons | | | | | T <sub>STRG</sub> | Storage temperature range | -40 | 85 | | | | | | | T <sub>A</sub> | Operating temperature range | -30 | 85 | | | | | | | T <sub>BODY</sub> | Package body temperature | | 260 | ᡥ | IPC/JEDEC J-STD-020. The reflow peak soldering temperature (body temperature) is specified according to IPC/JEDEC J-STD-020 "Moisture/Reflow Sensitivity Classification for Non-hermetic Solid State Surface Mount Devices." | | | | | RH <sub>NC</sub> | Relative humidity<br>(non-condensing) | | 85 | % | | | | | | MSL | Moisture sensitivity level | | 3 | | Represents a max. floor life time of 168h | | | | Datasheet, PublicPage 5[v4-00] 2022-Dec-22Document Feedback # **Optical Characteristics** All limits are guaranteed. The parameters with min and max values are guaranteed with production tests or SQC (Statistical Quality Control) methods. Device parameters are guaranteed with $V_{DD}=1.8V$ and $T_A=25^{\circ}C$ unless otherwise noted. Figure 6: ALS Characteristics of TSL2585, ALS Gain = 128x, Integration Time = 10ms (unless otherwise noted) | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------------|-----------------------------------------------------------------|----------|----------|----------|---------------------| | Dark ADC count value (1) | $E_e = 0\mu W/cm^2$<br>ALS gain: 512x<br>Integration time: 98ms | 0 | 1 | 3 | counts | | | 0.5x | 1/270.78 | 1/249.13 | 1/230.68 | | | | 1x | 1/133.17 | 1/123.85 | 1/115.74 | | | | 2x | 1/66.99 | 1/62.97 | 1/59.41 | | | | 4x | 1/33.39 | 1/31.72 | 1/30.21 | | | | 8x | 1/16.17 | 1/15.53 | 1/14.93 | | | | 16x | 1/8.30 | 1/7.97 | 1/7.66 | | | ALS gain ratios (2) | 32x | 1/4.15 | 1/3.99 | 1/3.83 | | | | 64x | 1/2.09 | 1/2.01 | 1/1.93 | | | | 256x | 1.78 | 1.93 | 2.07 | | | | 512x | 3.42 | 3.80 | 4.18 | | | | 1024x | 6.16 | 7.42 | 8.68 | | | | 2048x | 10.26 | 14.06 | 17.86 | | | | 4096x | 11.41 | 25.35 | 39.29 | | | ADC noise <sup>(3)</sup> | White LED, 2700K <sup>(4)</sup><br>Integration time: 100ms | | 0.05 | | % | | Photopic channel irradiance responsivity | White LED, 2700K <sup>(4)</sup> | 62.7 | 73.7 | 84.8 | counts/<br>(μW/cm²) | Page 6Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------|-------------------------------------------------|-----|------|-----|----------| | IR channel irradiance responsivity | IR LED =940nm <sup>(5)</sup> | | 74.8 | | counts/ | | UV channel irradiance responsivity | UV LED =365nm <sup>(6)</sup><br>ALS gain: 1024x | | 82.8 | | (μW/cm²) | | IR / Photopic channel ratio | White LED, 2700K | | 2.9 | | | | UV / Photopic channel ratio | White LED, 2700K | | 0.0 | | % | | Photopic / IR channel ratio | IR LED = 940nm | | 1.3 | | 70 | | UV / IR channel ratio | IR LED = 940nm | | 0.2 | | | #### Note(s): - 1. The typical 3-sigma distribution shows less than 1 count. For this measurement, each modulator is always connected to one photodiode whereas the photodiodes are sequentially multiplexed. - 2. The gain ratios are calculated relative to the response with ALS gain = 128x. - 3. ADC noise is calculated as the standard deviation relative to full scale. It is lab characterization from limited samples. - 4. The White LED is an InGaN light-emitting diode with integrated phosphor and the following characteristic: correlated color temperature = 2700K. - 5. The IR LED is an AlGaAs light-emitting diode with a peak wavelength of $\lambda_P = 940$ nm. - 6. The UV LED is an light-emitting diode with a peak wavelength of $\lambda_{\text{P}}=365\text{nm}.$ Datasheet, PublicPage 7[v4-00] 2022-Dec-22Document Feedback #### **Electrical Characteristics** All limits are guaranteed. The parameters with min and max values are guaranteed with production tests or SQC (Statistical Quality Control) methods. Figure 7: Recommended Operating Conditions | Symbol | Parameter | Min | Тур | Max | Units | Comments | | | | |--------------------|-------------------------------------------|------|-----|------|-------|----------|--|--|--| | | Electrical Parameters | | | | | | | | | | V <sub>DD</sub> | Supply voltage | 1.7 | 1.8 | 1.98 | V | | | | | | V <sub>DD/IO</sub> | I/O supply voltage | 1.62 | 1.8 | 3.3 | V | | | | | | | Temperature Ranges and Storage Conditions | | | | | | | | | | T <sub>A</sub> | Operating free-air temperature (1) | -30 | 25 | 85 | °C | | | | | #### Note(s): 1. While the device is operational across the temperature range, functionality will vary with temperature. Figure 8: Electrical Characteristics of TSL2585, $V_{DD} = 1.8V$ , $T_A = 25$ °C (unless otherwise noted) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|------------------------------------|-----------------------------------------------------|------|-----|------|------| | I <sub>DD;ALS</sub> | ALS supply current | Active ALS state (1)<br>(PON=AEN=1) | | 235 | 290 | | | I <sub>DD;IDLE</sub> | Idle current | Idle state <sup>(2)</sup><br>(PON=1, AEN=0; FDEN=0) | | 60 | | μΑ | | I <sub>DD;SLEEP</sub> | Sleep current | Sleep state (3) | | 0.7 | 5 | | | I <sub>LEAK</sub> | Leakage current | Measured on SDA, SCL, INT,<br>GPIO | -5 | | 5 | | | V <sub>OL</sub> | INT, SDA, GPIO output low voltage | 6mA sink current | | | 0.4 | | | V <sub>IH</sub> | SCL, SDA, VSYNC input high voltage | | 1.26 | | | V | | V <sub>IL</sub> | SCL, SDA, VSYNC input low voltage | | | | 0.54 | | Page 8Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|------------------------------------------------------------------------|------------|-----|-----|-----|------| | C <sub>I</sub> | Input pin capacitance | | | 10 | | pF | | t <sub>ACTIVE</sub> | Time from Power-On to<br>Ready to Receive I <sup>2</sup> C<br>Commands | | | 0.5 | | ms | #### Note(s): - 1. This parameter indicates the supply current during periods of ALS integration. The ALS gain setting will have an effect on the active supply current. The ALS gain setting used for this parameter is 128x and there are 3 modulators active. - 2. Idle state occurs when PON=1 and all functions are disabled. This parameter is measured with LOWPOWER\_IDLE=1. - 3. Sleep state occurs when PON = 0 and $I^2C$ bus is idle. If Sleep state has been entered as the result of operational flow, SAI = 1, PONwill remain high. **Datasheet, Public** Page 9 **Document Feedback** # **Timing Characteristics** The timing parameters are specified by design and characterization and are not production tested unless otherwise noted. All parameters are measured with $V_{DD}=1.8V$ and $T_A=25^{\circ}C$ unless otherwise noted. Figure 9: I<sup>2</sup>C Timing Characteristics of TSL2585 | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------|---------------------------------------------------------------------------------------------|-----|-----|-----|------| | f <sub>SCL</sub> | I <sup>2</sup> C clock frequency | 0 | | 400 | kHz | | t <sub>BUF</sub> | Bus free time between start and stop condition | 1.3 | | | | | t <sub>HD;STA</sub> | Hold time after (repeated) start condition. After this period, the first clock is generated | 0.6 | | | | | t <sub>SU;STA</sub> | Repeated start condition setup time | 0.6 | | | μs | | t <sub>SU;STO</sub> | Stop condition setup time | 0.6 | | | · | | t <sub>LOW</sub> | SCL clock low period | 1.3 | | | | | t <sub>HIGH</sub> | SCL clock high period | 0.6 | | | | | t <sub>HD;DAT</sub> | Data hold time | 0 | | | | | t <sub>SU;DAT</sub> | Data setup time | 100 | | | ns | | t <sub>F</sub> | Clock/data fall time | | | 300 | 113 | | t <sub>R</sub> | Clock/data rise time | | | 300 | | Page 10Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 Figure 10: Timing Diagram for TSL2585 Figure 11: Functional Timing Characteristics of TSL2585 | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|--------------------------------|-----|-----|-----|------| | f <sub>OSC</sub> | Oscillator clock frequency (1) | 700 | 720 | 740 | kHz | #### Note(s): 1. 100% production tested. Datasheet, PublicPage 11[v4-00] 2022-Dec-22Document Feedback # Typical Operating Characteristics Figure 12: Spectral Responsivity #### Note(s): - 1. The spectral responsivities shown in the figure are measured with 128x AGAIN and 100ms integration time for the Photopic and IR channels and 1024x AGAIN and 100ms integration time for the UV channel. The spectral responsivities are normalized to the Photopic channel. - 2. The measurements are performed with collimated light and using a rubber boot to block the light leakage through the side walls of the clear mold package. Page 12Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 Figure 13: **Normalized Angular Response X-Axis** Figure 14: **Normalized Angular Response Y-Axis** #### Note(s): 1. The X and Y angular scans have been performed in the lab using an aperture which blocks light leakage through side walls of clear mold package **Datasheet, Public** Page 13 **Document Feedback** [v4-00] 2022-Dec-22 #### **Detailed Description** Upon power-up, POR, the device initializes. During initialization (typically 500µs), the device will deterministically send NAK on $I^2C$ and cannot accept $I^2C$ transactions. All communication with the device must be delayed, and all outputs from the device must be ignored including interrupts. After initialization, the device enters the SLEEP state. In this operational state the internal oscillator and other circuitry are not active, resulting in ultra-low power consumption. If an $I^2C$ transaction occurs during this state, the $I^2C$ core wakes up temporarily to service the communication. Once the Power ON bit, PON, is enabled, the device enters the IDLE state in which the internal oscillator and attendant circuitry are active, but power consumption remains low. Whenever a function is enabled (AEN = 1)the device exits the IDLE state. If all functions are disabled (AEN = 0), the device returns to the IDLE state. As depicted in Figure 15 and Figure 16, the ambient light sensing and flicker sampling functions operate in parallel when enabled. Each function is individually configured (e.g. gain, ADC integration time, wait time, persistence, thresholds, etc.). If Sleep after Interrupt is enabled (SAI = 1 in register 0xA1), the state machine will enter SLEEP when an interrupt occurs. Entering SLEEP does not automatically change any of the register settings (e.g. PON bit is still high, but the normal operational state is over-ridden by SLEEP state). SLEEP state is terminated when the SAI\_ACTIVE bit is cleared (the status bit is in register 0x9F and the clear status bit is in register 0xB1). Page 14 Document Feedback [v4-00] 2022-Dec-22 # **State Machine Diagrams** Figure 15: **Simplified State Diagram** Datasheet, Public Page 15 [v4-00] 2022-Dec-22 **Document Feedback** Figure 16: Detailed State Diagram Page 16Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 #### I<sup>2</sup>C Protocol The device uses I<sup>2</sup>C serial communication protocol for communication. The device supports 7-bit chip addressing and both standard and full-speed clock frequency modes. Read and Write transactions comply with the standard set by Philips (now NXP). For a complete description of the I<sup>2</sup>C protocol, please review the NXP I<sup>2</sup>C design specification. Internal to the device, an 8-bit buffer stores the register address location of the desired byte to read or write. This buffer auto-increments upon each byte transfer and is retained between transaction events (I.e. valid even after the master issues a STOP command and the I<sup>2</sup>C bus is released). During consecutive Read transactions, the future/repeated I<sup>2</sup>C Read transaction may omit the memory address byte normally following the chip address byte; the buffer retains the last register address +1. All 16-bit fields have a latching scheme for reading and writing. In general it is recommended to use I<sup>2</sup>C bursts whenever possible, especially in this case when accessing two bytes of one logical entity. When reading these fields, the low byte must be read first, and it triggers a 16-bit latch that stores the 16-bit field. The high byte must be read immediately afterwards. When writing to these fields, the low byte must be written first, immediately followed by the high byte. Reading or writing to these registers without following these requirements will cause errors. A Write transaction consists of a START, CHIP-ADDRESSWRITE, REGISTER-ADDRESS WRITE, DATA BYTE(S), and STOP. Following each byte (9<sup>th</sup> clock pulse) the slave places an ACKNOWLEDGE/NOT- ACKNOWLEDGE (ACK/NACK) on the bus. If NACK is transmitted by the slave, the master may issue a STOP. A Read transaction consists of a START, CHIP-ADDRESSWRITE, REGISTER-ADDRESS, RESTART, CHIP-ADDRESSREAD, DATA BYTE(S), and STOP. Following all but the final byte the master places an ACK on the bus (9<sup>th</sup> clock pulse). Termination of the Read transaction is indicated by a NACK being placed on the bus by the master, followed by STOP. Datasheet, PublicPage 17[v4-00] 2022-Dec-22Document Feedback #### **Register Overview** The device is controlled and monitored by registers accessed through the I<sup>2</sup>C serial interface. These registers provide device control functions and are read to determine device status and acquire device data. #### **Register Map** The register set is summarized in Figure 17. The values of all registers and fields that are listed as reserved or are not listed must not be changed at any time. The power-on reset values of each bit are indicated in these columns. Two-byte fields are always latched with the low byte followed by the high byte. Figure 17: Register Map | Addr | Name | Description | Reset | |------|------------------|----------------------------------------|-------| | 0x08 | UV_CALIB | UV calibration factor | ОТР | | 0x40 | MOD_CHANNEL_CTRL | Modulator channel control | 0x00 | | 0x80 | ENABLE | Enables device states | 0x00 | | 0x81 | MEAS_MODE0 | Measurement mode settings 0 | 0x04 | | 0x82 | MEAS_MODE1 | Measurement mode settings 1 | 0x0C | | 0x83 | SAMPLE_TIME0 | Flicker sample time settings 0 [7:0] | 0xB3 | | 0x84 | SAMPLE_TIME1 | Flicker sample time settings 1 [10:8] | 0x00 | | 0x85 | ALS_NR_SAMPLES0 | ALS measurement time settings 0 [7:0] | 0x00 | | 0x86 | ALS_NR_SAMPLES1 | ALS measurement time settings 1 [10:8] | 0x00 | | 0x87 | FD_NR_SAMPLES0 | Flicker number of samples 0 [7:0] | 0x00 | | 0x88 | FD_NR_SAMPLES1 | Flicker number of samples 1 [10:8] | 0x00 | | 0x89 | WTIME | Wait time | 0x00 | | 0x8A | AILT0 | ALS Interrupt Low Threshold [7:0] | 0x00 | | 0x8B | AILT1 | ALS Interrupt Low Threshold [15:8] | 0x00 | | 0x8C | AILT2 | ALS Interrupt Low Threshold [23:16] | 0x00 | | 0x8D | AIHT0 | ALS Interrupt High Threshold [7:0] | 0x00 | | 0x8E | AIHT1 | ALS Interrupt High Threshold [15:8] | 0x00 | | 0x8F | AIHT2 | ALS interrupt High Threshold [23:16] | 0x00 | | 0x90 | AUX_ID | Auxiliary Identification | 0x06 | | 0x91 | REV_ID | Revision Identification | 0x11 | | 0x92 | ID | Device Identification | 0x5C | Page 18Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 | Addr | Name | Description | Reset | |------|----------------------|--------------------------------------------------------|-------| | 0x93 | STATUS | Device Status information 1 | 0x00 | | 0x94 | ALS_STATUS | ALS Status information 1 | 0x00 | | 0x95 | ALS_DATA0[7:0] | ALS data channel 0 low byte [7:0] | 0x00 | | 0x96 | ALS_DATA0[15:8] | ALS data channel 0 high byte [15:8] | 0x00 | | 0x97 | ALS_DATA1[7:0] | ALS data channel 1 low byte [7:0] | 0x00 | | 0x98 | ALS_DATA1[15:8] | ALS data channel 1 high byte [15:8] | 0x00 | | 0x99 | ALS_DATA2[7:0] | ALS data channel 2 low byte [7:0] | 0x00 | | 0x9A | ALS_DATA2[15:8] | ALS data channel 2 high byte [15:8] | 0x00 | | 0x9B | ALS_STATUS2 | ALS Status information 2 | 0x00 | | 0x9C | ALS_STATUS3 | ALS Status information 3 | 0x00 | | 0x9D | STATUS2 | Device Status information 2 | 0x00 | | 0x9E | STATUS3 | Device Status information 3 | 0x08 | | 0x9F | STATUS4 | Device Status information 4 | 0x00 | | 0xA0 | STATUS5 | Device Status information 5 | 0x00 | | 0xA1 | CFG0 | Configuration 0 | 0x08 | | 0xA2 | CFG1 | Configuration 1 | 0x00 | | 0xA3 | CFG2 | Configuration 2 | 0x01 | | 0xA4 | CFG3 | Configuration 3 | 0x00 | | 0xA5 | CFG4 | Configuration 4 | 0x00 | | 0xA6 | CFG5 | Configuration 5 | 0x00 | | 0xA7 | CFG6 | Configuration 6 | 0x03 | | 0xA8 | CFG7 | Configuration 7 | 0x01 | | 0xA9 | CFG8 | Configuration 8 | 0xC4 | | 0xAA | CFG9 | Configuration 9 | 0x00 | | 0xAC | AGC_NR_SAMPLES[7:0] | Number of samples for measurement with AGC low [7:0] | 0x00 | | 0xAD | AGC_NR_SAMPLES[10:8] | Number of samples for measurement with AGC high [10:8] | 0x00 | | 0xAE | TRIGGER_MODE | Wait Time Mode | 0x00 | | 0xB1 | CONTROL | Device control settings | 0x00 | | 0xBA | INTENAB | Enable interrupts | 0x00 | | Addr | Name | Description | Reset | |------|-------------------------------------|----------------------------------------------------------------------------------------------------------------|-------| | 0xBB | SIEN | Enable saturation interrupts | 0x00 | | 0xCE | MOD_COMP_CFG1 | Adjust AutoZero range | 0x80 | | 0xCF | MEAS_SEQR_FD_0 | Flicker measurement with sequencer on modulator0 | 0x01 | | 0xD0 | MEAS_SEQR_ALS_FD_1 | ALS measurement with sequencer on all modulators | 0x01 | | 0xD1 | MEAS_SEQR_APERS_AND_VSYNC_<br>WAIT | Defines the measurement sequencer pattern | 0x01 | | 0xD2 | MEAS_SEQR_RESIDUAL_0 | Residual measurement configuration with sequencer on modulator0 and modulator1 | 0xFF | | 0xD3 | MEAS_SEQR_RESIDUAL_1_AND_WAIT | Residual measurement configuration with sequencer on modulator2 and wait time configuration for all sequencers | 0x1F | | 0xD4 | MEAS_SEQR_STEP0_MOD_GAINX_L | Gain of modulator0 and modulator1 for sequencer step 0 | 0x88 | | 0xD5 | MEAS_SEQR_STEP0_MOD_GAINX_H | Gain of modulator2 for sequencer step 0 | 0x08 | | 0xD6 | MEAS_SEQR_STEP1_MOD_GAINX_L | Gain of modulator0 and modulator1 for sequencer step 1 | 0x88 | | 0xD7 | MEAS_SEQR_STEP1_MOD_GAINX_H | Gain of modulator2 for sequencer step 1 | 0x08 | | 0xD8 | MEAS_SEQR_STEP2_MOD_GAINX_L | Gain of modulator0 and modulator1 for sequencer step 2 | 0x88 | | 0xD9 | MEAS_SEQR_STEP2_MOD_GAINX_H | Gain of modulator2 for sequencer step 2 | 0x08 | | 0xDA | MEAS_SEQR_STEP3_MOD_GAINX_L | Gain of modulator0 and modulator1 for sequencer step 3 | 0x88 | | 0xDB | MEAS_SEQR_STEP3_MOD_GAINX_H | Gain of modulator2 for sequencer step 3 | 0x08 | | 0xDC | MEAS_SEQR_STEP0_MOD_PHDX_<br>SMUX_L | Photodiode 0-3 to modulator mapping through multiplexer for sequencer step 0 | 0x66 | | 0xDD | MEAS_SEQR_STEP0_MOD_PHDX_<br>SMUX_H | Photodiode 4-5 to modulator mapping through multiplexer for sequencer step 0 | 0x06 | | 0xDE | MEAS_SEQR_STEP1_MOD_PHDX_<br>SMUX_L | Photodiode 0-3 to modulator mapping through multiplexer for sequencer step 1 | 0x84 | | 0xDF | MEAS_SEQR_STEP1_MOD_PHDX_<br>SMUX_H | Photodiode 4-5 to modulator mapping through multiplexer for sequencer step 1 | 0xF3 | | 0xE0 | MEAS_SEQR_STEP2_MOD_PHDX_<br>SMUX_L | Photodiode 0-3 to modulator mapping through multiplexer for sequencer step 2 | 0x07 | | 0xE1 | MEAS_SEQR_STEP2_MOD_PHDX_<br>SMUX_H | Photodiode 4-5 to modulator mapping through multiplexer for sequencer step 2 | 0xF8 | Page 20Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 | Addr | Name | Description | Reset | |------|-------------------------------------|------------------------------------------------------------------------------|-------| | 0xE2 | MEAS_SEQR_STEP3_MOD_PHDX_<br>SMUX_L | Photodiode 0-3 to modulator mapping through multiplexer for sequencer step 3 | 0x24 | | 0xE3 | MEAS_SEQR_STEP3_MOD_PHDX_<br>SMUX_H | Photodiode 4-5 to modulator mapping through multiplexer for sequencer step 3 | 0x03 | | 0xE4 | MOD_CALIB_CFG0 | Modulator calibration config0 | 0xFF | | 0xE6 | MOD_CALIB_CFG2 | Modulator calibration config2 | 0xD3 | | 0xF2 | VSYNC_PERIOD[7:0] | Measured VSYNC period | 0x00 | | 0xF3 | VSYNC_PERIOD[15:8] | Read and clear measured VSYNC period | 0x00 | | 0xF4 | VSYNC_PERIOD_TARGET[7:0] | Targeted VSYNC period | 0x00 | | 0xF5 | VSYNC_PERIOD_TARGET[14:8] | Alternative target VSYNC period | 0x00 | | 0xF6 | VSYNC_CONTROL | Control of VSYNC period | 0x00 | | 0xF7 | VSYNC_CFG | Configuration of VSYNC input | 0x00 | | 0xF8 | VSYNC_GPIO_INT | Configuration of GPIO pin | 0x02 | | 0xF9 | MOD_FIFO_DATA_CFG0 | Configuration of FIFO access for modulator 0 | 0x8F | | 0xFA | MOD_FIFO_DATA_CFG1 | Configuration of FIFO access for modulator 1 | 0x8F | | 0xFB | MOD_FIFO_DATA_CFG2 | Configuration of FIFO access for modulator 2 | 0x8F | | 0xFC | FIFO_THR | Configuration of FIFO threshold interrupt | 0x7F | | 0xFD | FIFO_STATUS0 | FIFO status information 0 | 0x00 | | 0xFE | FIFO_STATUS1 | FIFO status information 1 | 0x00 | | 0xFF | FIFO_DATA | FIFO readout | 0x00 | Datasheet, PublicPage 21[v4-00] 2022-Dec-22Document Feedback # **Register Descriptions** ### UV\_CALIB Register Figure 18: UV\_CALIB | Addr: 0x08 | | | UV_CALIB | | | | | | |------------|----------|-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|--|--| | Bit | Field | Reset | Type | Bit Description | | | | | | | | | | The UV response of each device is calibrated, and the calibratio is saved in the UV_CALIB OTP register. The UV_CALIB value is ir percentage with a resolution of 1%. The UV_CALIB value of 127 the UV response of the device is close to the target and the califactor is 0%. $UV_{Calibrated\_Data} = UV_{Raw\_Data}/(1 - \frac{"UV\_CALIB" - 100}{100}$ Where, the $UV_{Raw\_Data}$ is the raw value read from the ALS_DATA registers or FIFO. | | | | | | | | | | UV_CALIB | UV Calibration Factor | | | | | | | | OTP R | 0 | | | | | | 7:0 | UV_CALIB | ОТР | | OTP R | | | | | | | | | | | 124 | -3% | | | | | | | | 125 | -2% | | | | | | | | | 126 | -1% | | | | | | | | | 127 | 0% | | | | | | | | | 128 | 1% | | | | | | | | | 129 | 2% | | | | | | | | | 130 | 3% | | | | | | | | | | | | | | | | | | | 255 | | | | | #### Note(s): 1. Return to the Register Map (0x08). Page 22 Document Feedback # MOD\_CHANNEL\_CTRL Register Figure 19: MOD\_CHANNEL\_CTRL | | Addr: 0x40 | | | MOD_CHANNEL_CTRL | |-----|--------------|-------|------|---------------------------------------| | Bit | Field | Reset | Type | Bit Description | | 7:3 | Reserved | 0 | | | | 2 | MOD2_DISABLE | 0 | R/W | When asserted modulator 2 is disabled | | 1 | MOD1_DISABLE | 0 | R/W | When asserted modulator 1 is disabled | | 0 | MOD0_DISABLE | 0 | R/W | When asserted modulator 0 is disabled | #### Note(s): 1. Return to the Register Map (0x40). #### **ENABLE** Register Figure 20: **ENABLE** | | Addr: 0x80 | | ENABLE | | | |-----|------------|-------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Type | Bit Description | | | 7 | Reserved | 0 | | | | | 6 | FDEN | 0 | R/W | <b>Flicker Detection Enable</b> . Writing a 1 activates flicker detection. Writing a 0 disables flicker detection. | | | 5:2 | Reserved | 0 | | | | | 1 | AEN | 0 | R/W | <b>ALS Enable</b> . Writing a 1 enables ALS. Writing a 0 disables ALS. | | | 0 | PON | 0 | R/W | <b>Power ON</b> . When asserted, the internal oscillator is activated, allowing timers and modulator channels to operate. Writing a 0 disables the oscillator and clears FDEN, and AEN. Only set this bit after all other registers have been initialized by the host. | | #### Note(s): 1. Return to the Register Map (0x80). **Datasheet, Public** Page 23 **Document Feedback** # MEAS\_MODE0 Register Figure 21: MEAS\_MODE0 | | Addr: 0x81 | | MEAS_MODE0 | | | | |-----|------------------------------------------------|-------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Reset | Туре | Bit Description | | | | 7 | STOP_AFTER_NTH_<br>ITERATION | 0 | R/W | Stops a measurement after n <sup>th</sup> iterations by setting FDEN and AEN to 0. PON will stay at 1. Per default it stops after one measurement, which can be used for manual calibration. | | | | 6 | ENABLE_AGC_ASAT_<br>DOUBLE_STEP_DOWN | 0 | R/W | Enables two gain steps down at once in case of an analogue AGC saturation and at a gain step still >0. This will allow a faster reach of 25% full-scale range and a more prompt reaction if analogue saturations occurs. | | | | 5 | MEASUREMENT_<br>SEQUENCER_SINGLE_<br>SHOT_MODE | 0 | R/W | Start one measurement cycle with sequencer settings and stop it by asserting Sleep After Interrupt (SAI) | | | | 4 | MOD_FIFO_ALS_STATUS_<br>WRITE_ENABLE | 0 | R/W | Enables writing of ALS status to the FIFO RAM in case ALS data scaling is used as well as 16-bit ALS data writing. It is needed to be able to correctly interpret the ALS data. | | | | 3:0 | ALS_SCALE | 0x4 | R/W | ALS_SCALE is used to avoid that redundant ALS MSBs are transmitted and are reducing possible resolution, since the ALS data register is only 16 bits wide (internally the result can be 26 bits wide = 11-bit samples + 11-bit sampling time + 4-bit residuals - ALS_MSB_POSITION). The ALS_SCALE register defines the number of MSBs which must be 0 so that the scaled representation is used in the ALS data registers instead of the unscaled representation. | | | #### Note(s): 1. Return to the Register Map (0x81). Page 24Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 #### MEAS\_MODE1 Register Figure 22: MEAS\_MODE1 | | Addr: 0x82 | | MEAS_MODE1 | | | | |-----|---------------------------------------------|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Reset | Type | Bit Description | | | | 7 | MOD_FIFO_FD_END_<br>MARKER_WRITE_<br>ENABLE | 0 | R/W | Enables writing of end marker to FIFO after each complete flicker measurement. | | | | 6 | MOD_FIFO_FD_<br>CHECKSUM_<br>WRITE_ENABLE | 0 | R/W | Enables writing of flicker checksum to FIFO after each complete flicker measurement. | | | | 5 | MOD_FIFO_FD_<br>GAIN_WRITE_<br>ENABLE | 0 | R/W | Enables writing of gain to FIFO after each complete flicker measurement. This is required in case AGC is enabled. | | | | 4:0 | ALS_MSB_POSITION | 0x0C | R/W | Internally the result can be 26 bits wide = 11-bit samples + 11-bit sampling time + 4-bit residuals and is stored in a 32-bit register. ALS_MSB_ POSITION defines the MSB in this 32-bit register | | | #### Note(s): 1. Return to the Register Map (0x82). # SAMPLE\_TIME0 Register Figure 23: SAMPLE\_TIME0 | | Addr: 0x83 | | SAMPLE_TIME0 | | | | |-----|------------------|-------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Reset | Type | Bit Description | | | | 7:0 | SAMPLE_TIME[7:0] | 0xB3 | R/W | Flicker sampling time and ALS measurement time step. Sets the time in steps of 1.388889µs modulator clock. The modulator clock can be divided with MOD_DIVIDER_SELECT in register CFG7. Please observe that SAMPLE_TIME needs to be set in register 0x83 and 0x84 (11-bit wide). It counts from 0-2047 (2048 counts). SAMPLE_TIME+1 = 1/FlickerSamplingTime/1.388889µs Default: 179+1 = 1/4000Hz / 1.388889µs (180 counts as counted 0-179) ALSIntegrationTimeStep = (SAMPLE_TIME+1) x 1.388889µs Default: 250µs = (179+1) x 1.388889µs | | | #### Note(s): 1. Return to the Register Map (0x83). **Datasheet, Public** Page 25 #### SAMPLE\_TIME1 Register Figure 24: SAMPLE\_TIME1 | | Addr: 0x84 | | SAMPLE_TIME1 | | | | |-----|-------------------|-------|--------------|--------------------------|--|--| | Bit | Field | Reset | Type | Bit Description | | | | 7:3 | Reserved | 0 | | | | | | 2:0 | SAMPLE_TIME[10:8] | 0 | R/W | Please see SAMPLE_TIME0. | | | #### Note(s): 1. Return to the Register Map (0x84). #### ALS\_NR\_SAMPLESO Register Figure 25: ALS\_NR\_SAMPLESO | | Addr: 0x85 | | | ALS_NR_SAMPLES0 | |-----|-------------------------|-------|------|------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Reset | Type | Bit Description | | 7:0 | ALS_NR_<br>SAMPLES[7:0] | 0 | R/W | ALS_NR_OF_SAMPLES defines the total<br>measurement time for ALS ATIME= (ALS_NR_<br>SAMPLES+1) x (SAMPLE_TIME+1) x 1.388889µs | #### Note(s): 1. Return to the Register Map (0x85). #### ALS\_NR\_SAMPLES1 Register Figure 26: ALS\_NR\_SAMPLES1 | | Addr: 0x86 | | ALS_NR_SAMPLES1 | | | | |-----|----------------------|-------|-----------------|-----------------------------|--|--| | Bit | Field | Reset | Type | Bit Description | | | | 7:3 | Reserved | 0 | | | | | | 2:0 | ALS_NR_SAMPLES[10:8] | 0 | R/W | Please see ALS_NR_SAMPLESO. | | | #### Note(s): 1. Return to the Register Map (0x86). Page 26Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 #### FD\_NR\_SAMPLESO Register Figure 27: FD\_NR\_SAMPLES0 | | Addr: 0x87 | | | FD_NR_SAMPLES0 | |-----|--------------------|-------|------|----------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Reset | Type | Bit Description | | 7:0 | FD_NR_SAMPLES[7:0] | 0 | R/W | FD_NR_OF_SAMPLES defines the number of samples+1 measured in one sequencer step. The sample time is defined in SAMPLE_TIME[10:0] | #### Note(s): 1. Return to the Register Map (0x87). #### FD\_NR\_SAMPLES1 Register Figure 28: FD\_NR\_SAMPLES1 | | Addr: 0x88 | FD_NR_SAMPLES1 | | | | |-----|----------------------------|----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7 | FD_NR_SAMPLES_<br>INFINITE | 0 | R/W | When asserted flicker measurement sequences will be infinitely repeated. In this mode, no end markers are inserted but results are continuously written into the FIFO. | | | 6:3 | Reserved | 0 | | | | | 2:0 | FD_NR_SAMPLES[10:8] | 0 | R/W | Please see FD_NR_SAMPLES0. | | #### Note(s): 1. Return to the Register Map (0x88). #### **WTIME** Register Figure 29: WTIME | Addr: 0x89 | | | | WTIME | |------------|-------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Reset | Type | Bit Description | | 7:0 | WTIME | 0 | R/W | Sets the WaitTime between 2 measurements of the modulator or sequencer. WTIME together with MOD_TRIGGER_TIMING (in register 0xAE TRIGGER_MODE) define the actual time between measurements. WaitTime = MOD_TRIGGER_TIMING x WTIME Default: $0 = 0 \times (0+1)$ no WaitTime. | #### Note(s): 1. Return to the Register Map (0x89). Datasheet, PublicPage 27[v4-00] 2022-Dec-22Document Feedback # **ALS Interrupt Low Threshold Registers** Figure 30: ALS Interrupt Low Threshold | Addr | Bit | Field | Reset | Type | Description | |------|-----|-------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x8A | 7:0 | AILT0 | 0 | R/W | ALS Interrupt Low Threshold The ALS interrupt threshold registers are 24-bit wide. ALS | | 0x8B | 7:0 | AILT1 | 0 | R/W | interrupt level detection compares the threshold registers | | 0x8C | 7:0 | AILT2 | 0 | R/W | with the data accumulated by the selected modulator. The modulator can be selected via ALS_THRESHOLD_ CHANNEL. If AIEN is asserted and the accumulated data is below AILT for the number of consecutive samples specified in APERS, an interrupt is asserted on the interrupt pin (internally AINT_AILT and AINT are asserted). | #### Note(s): #### **ALS Interrupt High Threshold Registers** Figure 31: ALS Interrupt High Threshold | Addr | Bit | Field | Reset | Type | Description | |------|-----|-------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x8D | 7:0 | AIHT0 | 0 | R/W | ALS Interrupt High Threshold The ALS interrupt threshold registers are 24-bit wide. ALS | | 0x8E | 7:0 | AIHT1 | 0 | R/W | interrupt level detection compares the threshold registers | | 0x8F | 7:0 | AIHT2 | 0 | R/W | with the data accumulated by the selected modulator. The modulator can be selected via ALS_THRESHOLD_ CHANNEL. If AIEN is asserted and the accumulated data is above AIHT for the number of consecutive samples specified in APERS, an interrupt is asserted on the interrupt pin (internally AINT_AIHT and AINT are asserted). | #### Note(s): 1. Return to the Register Map (0x8D, 0x8E, 0x8F). Page 28Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 <sup>1.</sup> Return to the Register Map (0x8A, 0x8B, 0x8C). # **Device Identification Registers** Figure 32: **Device Identification** | Addr | Bit | Field | Reset | Type | Description | |------|-----|--------|-------------------|------|---------------------------------------------------------------------------------------------------------------| | 0x90 | 3:0 | AUX_ID | 0110b | R | Device Identification | | 0x91 | 7:0 | REV_ID | 0x11<br>00010001b | R | AUX_ID: Identifies package and wafer factory. REV_ID: Identifies function ID and revision number of CMOS die. | | 0x92 | 7:0 | ID | 0x5C<br>01011100b | R | ID: Device identification | #### Note(s): 1. Return to the Register Map (0x90, 0x91, 0x92). #### **STATUS** Register Figure 33: **STATUS** | | Addr: 0x93 | STATUS | | | | | |-----|------------|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Reset | Type | Bit Description | | | | 7 | MINT | 0 | R/W | Modulator Interrupt. Indicates that a modulator interrupt has occurred because of saturation. Check the STATUS2 register to differentiate between analog or digital saturation. Writing 1 to this bit clear MINT and all subsequent interrupts. | | | | 6:4 | Reserved | 0 | | | | | | 3 | AINT | 0 | R/W | ALS Interrupt. If AIEN is set, this interrupt indicates that an ALS event that met the programmed ALS thresholds (AILT or AIHT) and persistence (APERS) occurred. Check the STATUS3 register to differentiate. Writing 1 to this bit clear AINT and all subsequent interrupts. | | | | 2 | FINT | 0 | R/W | <b>FIFO Interrupt</b> . Indicates that the data level in the FIFO met the programmed FIFO thresholds (FIFO_LVL and FIFO_THR). This interrupt is automatically asserted/removed depending on the programmed FIFO thresholds. Writing 1 to this bit clears FINT. The interrupt, however, will be promptly asserted again in case the FIFO has not been read out or cleared. | | | Datasheet, Public Page 29 **Document Feedback** | | Addr: 0x93 | | | STATUS | |-----|------------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Reset | Туре | Bit Description | | 1 | Reserved | 0 | | | | 0 | SINT | 0 | | <b>System Interrupt</b> . If SIEN is set, indicates that one or more of several events has occurred or is complete. The events related to this interrupt are indicated in the STATUS5 register. | #### Note(s): 1. Return to the Register Map (0x93) # ALS\_STATUS Register Figure 34: ALS\_STATUS | | Addr: 0x94 | | | ALS_STATUS | |-----|----------------------------------------|-------|------|----------------------------------------------------------------------------------------| | Bit | Field | Reset | Туре | Bit Description | | 7:6 | MEAS_SEQR_STEP | 0 | R | Contains the sequencer step where ALS data was measured. | | 5 | ALS_DATA0_ANALOG_<br>SATURATION_STATUS | 0 | R | Indicates analog saturation of ALS data0 in data registers ALS_ADATA0. | | 4 | ALS_DATA1_ANALOG_<br>SATURATION_STATUS | 0 | R | Indicates analog saturation of ALS data1 in data registers ALS_ADATA1. | | 3 | ALS_DATA2_ANALOG_<br>SATURATION_STATUS | 0 | R | Indicates analog saturation of ALS data2 in data registers ALS_ADATA2. | | 2 | ALS_DATA0_SCALED_STATUS | 0 | R | Indicates if ALS data0 needs to be multiplied if bit is set to, 0: 2^(ALS_SCALED) 1: 1 | | 1 | ALS_DATA1_SCALED_STATUS | 0 | R | Indicates if ALS data1 needs to be multiplied if bit is set to, 0: 2^(ALS_SCALED) 1: 1 | | 0 | ALS_DATA2_SCALED_STATUS | 0 | R | Indicates if ALS data2 needs to be multiplied if bit is set to, 0: 2^(ALS_SCALED) 1: 1 | #### Note(s): 1. Return to the Register Map (0x94). Page 30Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 # **ALS Data Registers** Figure 35: **ALS Data Registers** | Addr | Bit | Field | Reset | Type | Description | |------|-----|-----------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x95 | 7:0 | ALS_DATA0[7:0] | 0 | R | ALS Data Registers. In order to update ALS Data Registers ALS_STATUS | | 0x96 | 7:0 | ALS_DATA0[15:8] | 0 | R | must be read first. The ALS channel data is stored | | 0x97 | 7:0 | ALS_DATA1[7:0] | 0 | R | in two 8-bit registers and shall be interpreted as<br>16-bit data across 2 registers. All ALS data samples | | 0x98 | 7:0 | ALS_DATA1[15:8] | 0 | R | stored are generated in the same integration cycle. Reading these bytes consecutively (low byte | | 0x99 | 7:0 | ALS_DATA2[7:0] | 0 | R | before high byte) ensures that the data is concurrent. The data, stored in the ALS_DATA | | 0x9A | 7:0 | ALS_DATA2[15:8] | 0 | R | concurrent. The data, stored in the ALS_DATA registers, is obtained from a 26-bit wide result buffer depending on settings of ALS_SCALE in MEAS_MODE0 and ALS_MSB_POSITION in MEAS_MODE1. The ALS_STATUS register indicates whether the ALS data is scaled or unscaled. In case ALS_MSB_POSITION is exceeded, data is 0xFFFE. In case of analog saturation, data is 0xFFFF. | #### Note(s): #### ALS\_STATUS2 Register Figure 36: ALS\_STATUS2 | | Addr: 0x9B | ALS_STATUS2 | | | | |-----|-----------------------|-------------|------|------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7:4 | ALS_DATA1_GAIN_STATUS | 0 | R | Contains gain for data in ALS_DATA1 registers. | | | 3:0 | ALS_DATA0_GAIN_STATUS | 0 | R | Contains gain for data in ALS_DATA0 registers. | | #### Note(s): 1. Return to the Register Map (0x9B). **Datasheet, Public** Page 31 **Document Feedback** <sup>1.</sup> Return to the Register Map (0x95, 0x96, 0x97, 0x98, 0x99, 0x9A). # ALS\_STATUS3 Register Figure 37: ALS\_STATUS3 | | Addr: 0x9C | ALS_STATUS3 | | | | |-----|-----------------------|-------------|------|------------------------------------------------|--| | Bit | Field | Reset | Type | Bit Description | | | 7:4 | Reserved | 0 | | | | | 3:0 | ALS_DATA2_GAIN_STATUS | 0 | R | Contains gain for data in ALS_DATA2 registers. | | #### Note(s): 1. Return to the Register Map (0x9C). #### STATUS2 Register Figure 38: STATUS2 | A | Addr: 0x9D | | STATUS2 | | | | |-----|--------------------------------|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Reset | Type | Bit Description | | | | 7 | Reserved | 0 | R | | | | | 6 | ALS_DATA_<br>VALID | 0 | R | <b>ALS Data Valid.</b> Indicates that the ALS state has completed a cycle since either an assertion of AEN or the last readout of the ALS_STATUS register. | | | | 5 | Reserved | 0 | R | | | | | 4 | ALS_DIGITAL_<br>SATURATION | 0 | R | ALS Digital Saturation. Indicates that a counter value has been reached that cannot be expressed with the selected data format defined with ALS_MSB_POSITION. Maximum counter value also depends on integration time set in the ATIME register. | | | | 3 | FD_DIGITAL_<br>SATURATION | 0 | R | Flicker Detect Digital Saturation. Indicates that the maximum counter value has been reached during flicker detection. | | | | 2 | MOD_<br>ANALOG_<br>SATURATION2 | 0 | R | ALS Analog Saturation of modulator 2. Indicates that the intensity of ambient light has exceeded the maximum integration level for the ALS analog circuit. | | | | 1 | MOD_<br>ANALOG_<br>SATURATION1 | 0 | R | ALS Analog Saturation of modulator 1. Indicates that the intensity of ambient light has exceeded the maximum integration level for the ALS analog circuit. | | | | 0 | MOD_<br>ANALOG_<br>SATURATION0 | 0 | R | ALS Analog Saturation of modulator 0. Indicates that the intensity of ambient light has exceeded the maximum integration level for the ALS analog circuit. | | | #### Note(s): 1. Return to the Register Map (0x9D). Page 32Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 # STATUS3 Register Figure 39: STATUS3 | Addr: 0x9E | | STATUS3 | | | | |------------|---------------------------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7 | AINT_HYST_<br>STATE_VALID | 0 | R | Indicates that the ALS interrupt hysteresis state AINT_HYST_STATE is valid. It will get asserted as soon as the value exceeds the high or the low ALS interrupt thresholds by APERS times. It is automatically cleared with AEN or PON set to 0. | | | 6 | AINT_HYST_<br>STATE_RD | 0 | R | This bit indicates the state in the hysteresis defined with AINT_AILT and AINT_AIHT, Preset of state is possible before AEN is set. The contents of this register is forwarded to the INT/VSYNC_GPIO pin in case of AINT interrupt direct mode. | | | 5 | AINT_AIHT | 0 | R/W | <b>ALS Interrupt High</b> . Indicates that an ALS interrupt occurred because the ALS data exceeded the high threshold. Writing '1' to this bit clears this interrupt. | | | 4 | AINT_AILT | 0 | R/W | <b>ALS Interrupt Low.</b> Indicates that an ALS interrupt occurred because the ALS data is below the low threshold. Writing '1' to this bit clears this interrupt. | | | 3 | VSYNC_LOST | 1 | R | Indicates that synchronization is out of sync with clock provided at vsync pin. Default value is "1" since device always starts unsynchronized. The detected vsync clock is not within the expected range. Please see VSYNC_PERIOD_TARGET for more details. | | | 2 | Reserved | 0 | | | | | 1 | OSC_CALIB_<br>SATURATION | 0 | R | Indicates that oscillator calibration with the current values of TRIM_OSC and OSC_TUNE is out of range abs(TRIM_OSC+OSC_TUNE) > 32 | | | 0 | OSC_CALIB_<br>FINISHED | 0 | R | Indicates that oscillator calibration is finished. | | #### Note(s): 1. Return to the Register Map (0x9E). Datasheet, PublicPage 33[v4-00] 2022-Dec-22Document Feedback # STATUS4 Register Figure 40: STATUS4 | Addr: 0x9F | | STATUS4 | | | | |------------|------------------------------|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Type | Bit Description | | | 7:4 | Reserved | 0 | | | | | 3 | MOD_SAMPLE_<br>TRIGGER_ERROR | 0 | R | Indicates that measured data is corrupted. For a valid measurement, this bit must not be asserted. This error condition does not trigger an interrupt, however AEN and FDEN will be cleared and SINT_MEASURMENT_SEQUENCER will be set. Writing "1" clears this bit. | | | 2 | MOD_TRIGGER_<br>ERROR | 0 | R | Indicates that WTIME is too short for the programmed configuration (SAMPLE_TIME, ALS_NR_SAMPLES, FD_NR_SMAPLES). This error condition does not trigger an interrupt. Writing "1" clears this bit. | | | 1 | SAI_ACTIVE | 0 | R | Sleep After Interrupt Active. Indicates that the device is in sleep due to an interrupt. To exit sleep mode, clear this bit by writing '1' to CLEAR_SAI_ ACTIVE. | | | 0 | INIT_BUSY | 0 | R | <b>Initialization Busy.</b> Indicates that the device is initializing. This bit will remain 1 for about 300μs after power on. Do not interact with the device until initialization is complete (e.g. via I <sup>2</sup> C). | | #### Note(s): #### STATUS5 Register Figure 41: STATUS5 | Addr: 0xA0 | | STATUS5 | | | | |------------|--------------------------------|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7:2 | Reserved | 0 | | | | | 1 | SINT_MEASUREMENT_<br>SEQUENCER | 0 | R/W | Indicates a measurement sequencer system interrupt in case MOD_SAMPLE_TRIGGER_ERROR occurs or after each sequencer step/round depending on the status of MEASUREMENT_SEQUENCER_SIENT_PER_STEP. In parallel SIEN_MEASUREMENT_SEQUENCER must be set. Writing '1' to this bit clears this interrupt. | | Page 34Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 <sup>1.</sup> Return to the Register Map (0x9F). | Addr: 0xA0 | | STATUS5 | | | | |------------|------------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Type | Bit Description | | | 0 | SINT_VSYNC | 0 | R/W | Indicates that SYNCH_LOST is set or reset. SYNCH_LOST gets set if the waiting timeout for VSYNC_TIMEOUT is reached. In parallel SIEN_VSYNC must be set. Writing '1' to this bit clears this interrupt. | | #### Note(s): 1. Return to the Register Map (0xA0). # CFG0 Register #### Figure 42: CFG0 | Addr: 0xA1 | | CFG0 | | | | |------------|---------------|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Type | Bit Description | | | 7 | Reserved | 0 | | | | | 6 | SAI | 0 | R/W | Sleep After Interrupt. If asserted, the oscillator is turned off whenever interrupt is active (low). SAI_ ACTIVE is set in this event. To activate the oscillator again, service and clear all interrupts plus clear the SAI_ ACTIVE bit by writing "1" to CLEAR_SAI_ACTIVE. Sleep after interrupt is asserted only in combination with MEASUREMENT_SEQUENCER_SINT_PER_STEP or SIEN or SIEN_MEASUREMENT_SEQUENCER. | | | 5 | LOWPOWER_IDLE | 0 | R/W | <b>Low Power Idle.</b> When asserted, the device will automatically run in a low power mode whenever all functions are in wait states or disabled. | | | 4:0 | Reserved | 01000b | R | Do not overwrite default. | | #### Note(s): 1. Return to the Register Map (0xA1). # CFG1 Register #### Figure 43: CFG1 | Addr: 0xA2 | | CFG1 | | | | |------------|----------|-------|------|-----------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7:3 | Reserved | 0 | | | | Datasheet, PublicPage 35[v4-00] 2022-Dec-22Document Feedback | Addr: 0xA2 | | CFG1 | | | | |------------|-----------------------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 2 | DO_ALS_FINAL_<br>PROCESSING | 0 | R/W | If this bit is set to "1" and flicker measurement takes longer than ALS measurement, ALS measurement writings are postponed until flicker measurement is finished. Otherwise ALS data is not written to FIFO. | | | 1:0 | Reserved | 0 | | | | ### Note(s): 1. Return to the Register Map (0xA2). # CFG2 Register ### Figure 44: CFG2 | | Addr: 0xA3 | CFG2 | | | | |-----|-------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7 | AINT_DIRECT | 0 | R/W | ALS Interrupt Direct. Enables the direct mode of ALS interrupt. ALS interrupts are only generated when ALS_DATA (selected by ALS_THRESHOLD_CHANNEL) moves over the hysteresis edges (AINT_AILT and AINT_AIHT). If bit is "0", interrupts are always generated if ALS_DATA is above AIHT or below AILT. The status of the ALS interrupt is directly output on the INT or GPIO pin if this mode is enabled and either of those pins are configured to do so according to the INT_PINMAP and VSYNC_GPIO_PINMAP settings. | | | 6:1 | Reserved | 0 | | | | | 0 | FIFO_THR[0] | 1 | R/W | FIFO threshold LSB. Please see FIFO_THR for information. | | #### Note(s): 1. Return to the Register Map (0xA3). Page 36Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 # CFG3 Register # Figure 45: CFG3 | Addr: 0xA4 | | CFG3 | | | | |------------|-------------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7:6 | Reserved | 0 | | | | | 5:4 | INT_PINMAP | 0 | R/W | Interrupt Pin Mapping. Defines internal signal which is routed to the external INT pin. 00: Default, INTERRUPT 01: AINT_HYST_STATE 10: Reserved, do not use 11: Reserved, do not use | | | 3:2 | Reserved | 0 | | | | | 1:0 | VSYNC_GPIO_PINMAP | 0 | R/W | Vsync/GPIO Pin Mapping. Defines internal signal which is routed to the external VSYNC/GPIO pin. 00: Default, VSYNC_GPIO_OUT 01: AINT_HYST_STATE 10: Reserved, do not use 11: Reserved, do not use | | ### Note(s): 1. Return to the Register Map (0xA4). Datasheet, PublicPage 37[v4-00] 2022-Dec-22Document Feedback # CFG4 Register # Figure 46: CFG4 | | Addr: 0xA5 | CFG4 | | | | | |-----|------------------------------------------------------------|------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Reset Type | | Bit Description | | | | 7 | Reserved | 0 | | | | | | 6 | MOD_CALIBRATION_<br>NTH_ITERATION_<br>STEP_ENABLE | 0 | R/W | Enable a modulator calibration with nth iterations per sequencer step instead of waiting for a full round for all sequencers to be finished. In case of AGC enabled (MOD_CALIB_NTH_ITERATION_AGC_ENABLE) this bit must be set "0", otherwise AGC will not properly work. | | | | 5 | MEASUREMENT_<br>SEQUENCER_AGC_<br>PREDICT_TARGET_<br>LEVEL | 0 | R/W | Sets the target measurement levels for AGC prediction. 0: 50% of max value 1: 25% of max value | | | | 4 | MEASURMENT_<br>SEQUENCER_<br>SINT_PER_STEP | 0 | R/W | Invokes the system interrupt SINT_MEASUREMENT_<br>SEQUENCER per sequencer step instead of after a full<br>sequencer round. | | | | 3 | OSC_TUNE_NO_<br>RESET | 1 () B/\ | | OSC_TUNE is set to "0" at each transition of PON from "0" to "1". If OSC_TUNE_NO_RESET is asserted, OSC_TUNE is not reset to "0". | | | | 2 | Reserved | 0 | | | | | | 1:0 | MOD_ALS_FIFO_<br>DATA_FORMAT | 0 | R/W | Sets the format for ALS data written to FIFO. Please observe readout pattern if digital or analog saturation has occurred. 00: 16-bit (0xFFFF is encoded as analog saturation, 0xFFFE is encoded as digital saturation). 01: 24-bit (0xFFFFFF is encoded as analog saturation, 0xFFFFE is encoded as digital saturation). 10: Reserved. 11: 32-bit (0xFFFFFFFF is encoded as analog saturation, no digital saturation will happen). | | | ### Note(s): 1. Return to the Register Map (0xA5). Page 38Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 # CFG5 Register # Figure 47: CFG5 | Addr: 0xA6 | | CFG5 | | | | |------------|---------------------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Type | Bit Description | | | 7:6 | Reserved | 0 | | | | | 5:4 | ALS_THRESHOLD_<br>CHANNEL | 0 | R/W | Selects the modulator channel used for the ALS threshold metering and subsequent interrupt. 00: Default, modulator0 01: Modulator1 10: Modulator2 11: Modulator0 | | | 3:0 | APERS | 0 | R/W | ALS Interrupt Persistence. Defines a filter for the number of consecutive occurrences that ALS measurement data must remain outside the threshold range between AILT and AIHT before an interrupt is generated. The ALS data channel used for the persistence filter is set by ALS_THRESHOLD_CHANNEL. Any sample that is inside the threshold range resets the counter to 0. Interrupts are generated at 0x0: Every ALS cycle 0x1: Any ALS value outside the threshold range 0x2: 2 consecutive ALS values outside the range 0x3: 3 consecutive ALS values outside the range 0x4: 5 0x5: 10 continued in increments of 5 values 0xE: 55 0xF: 60 consecutive ALS values outside the range | | ### Note(s): 1. Return to the Register Map (0xA6). Datasheet, Public Page 39 **Document Feedback** # CFG6 Register # Figure 48: CFG6 | | Addr: 0xA7 | CFG6 | | | | | |-----|--------------------------------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Reset | Туре | Bit Description | | | | 7:6 | Reserved | 0 | | | | | | 5 | MOD_MEASUREMENT_<br>COMPLETE_STARTUP | 0 | R/W | Activated complete start procedure in for each measurement sample. This reduces measurement time per sample by 9 modulator clock cycles. | | | | 4 | Reserved | 0 | | | | | | 3:2 | MOD_MINIMUM_<br>RESIDUAL_BITS | 0 | R/W | Limits the number of residual bits to a minimum within this value. ATTENTION: When this function is used, the default settings for the gains are not correct anymore. Thus a residual calibration is mandatory (use MOD_CALIB_RESIDUAL_ENABLE_AUTO_CALIB_ON_GAIN_CHANGE or MOD_CALIB_NTH_ITERATION_RC_ENABLE to enforce residual calibration) 00b: 0 residual bits at minimum (default, turned off) 01b: 1 residual bits at minimum 10b: 2 residual bits at minimum 11b: 3 residual bits at minimum | | | | 1:0 | MOD_MAXIMUM_<br>RESIDUAL_BITS | 0x3 | R/W | Limits the number of residual bits to a maximum within this value. ATTENTION: When this function is used, the default settings for the gains are not correct anymore. Thus a residual calibration is mandatory (use MOD_CALIB_RESIDUAL_ENABLE_AUTO_CALIB_ON_GAIN_CHANGE or MOD_CALIB_NTH_ITERATION_RC_ENABLE to enforce residual calibration) 00b: 1 residual bits at maximum 01b: 2 residual bits at maximum 10b: 3 residual bits at maximum (default) 11b: 4 residual bits at maximum | | | ### Note(s): 1. Return to the Register Map (0xA7). Page 40Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 # CFG7 Register ### Figure 49: CFG7 | | Addr: 0xA8 | CFG7 | | | | |-----|------------|-------|------|-----------------|--| | Bit | Field | Reset | Type | Bit Description | | | 7:0 | Reserved | 0x01 | | | | #### Note(s): 1. Return to the Register Map (0xA8). # CFG8 Register # Figure 50: CFG8 | | Addr: 0xA9 | CFG8 | | | | | |-----|--------------------------------------------------------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Reset | Туре | Bit Description | | | | 7:4 | MEASUREMENT_SEQUENCER_<br>MAX_MOD_GAIN | 0x0C | R/W | Sets the maximum gain for all channels in all sequencer steps. | | | | 3:0 | MEASUREMENT_SEQUENCER_<br>AGC_PREDICT_MOD_GAIN_<br>REDUCTION | 0x04 | R/W | Sets the modulator gain reduction in AGC predict mode. All channels in the actual measurement sequence are reduced by the programmed gain reduction before gain prediction starts. | | | ### Note(s): 1. Return to the Register Map (0xA9). # CFG9 Register # Figure 51: CFG9 | | Addr: 0xAA | CFG9 | | | | |-----|------------------------------|-------|------|----------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Type | Bit Description | | | 7:2 | Reserved | 0 | | | | | 1:0 | MOD_RESIDUAL_<br>BITS_IGNORE | 0 | R/W | Sets the number of residual bits ignored and shifted in flicker data. Please observe to set MOD_FD_FIFO_DATAx_WIDTH accordingly. | | ### Note(s): 1. Return to the Register Map (0xAA). Datasheet, PublicPage 41[v4-00] 2022-Dec-22Document Feedback # **AGC Number of Samples Registers** Figure 52: AGC Number of Samples | Addr | Bit | Field | Reset | Type | Description | |------|-----|----------------------|-------|------|------------------------------------------------------------------| | 0xAC | 7:0 | AGC_NR_SAMPLES[7:0] | 0 | R/W | AGC Number of Samples<br>Sets the time for every AGC | | 0xAD | 7:3 | Reserved | 0 | | measurement and is calculated as: | | 0xAD | 2:0 | AGC_NR_SAMPLES[10:8] | 0 | R/W | agc_atime = (AGC_NR_SAMPLES+1) x<br>(SAMPLE_TIME+1) x 1.388889µs | #### Note(s): 1. Return to the Register Map (0xAC, 0xAD). ### TRIGGER\_MODE Register Figure 53: TRIGGER\_MODE | | Addr: 0xAE | TRIGGER_MODE | | | | |-----|------------------------|--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Type | Bit Description | | | 7:3 | Reserved | 0 | | | | | 2:0 | MOD_TRIGGER_<br>TIMING | 0 | R/W | Sets the repetition rate of a modulator or sequencer measurement. Counting will immediately start or will wait for the first vsync pulse. 000: OFF 001: Normal = 2.844ms * WTIME 010: Long = 45.511ms * WTIME 011: Fast = 88.889µs * WTIME 100: Fastlong = 1.422ms * WTIME 101: vsync = One vsync per WTIME step 110: Reserved | | ### Note(s): 1. Return to the Register Map (0xAE). Page 42Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 # **CONTROL** Register ### Figure 54: CONTROL | | Addr: 0xB1 | CONTROL | | | | |-----|------------------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7:4 | Reserved | 0 | | | | | 3 | SOFT_RESET | 0 | R/W | Software Reset. If set and executable, the Software Reset will initialize the device in the same way as hardware reset. Prior to invoking a SOFT_RESET the oscillator must be switched on. Set PON=1. | | | 2 | Reserved | 0 | | | | | 1 | FIFO_CLR | 0 | R/W | Setting this bit will clear the FIFO, as well as FINT, FIFO_OVERFLOW, FIFO_UNDERFLOW and FIFO_LVL. | | | 0 | CLEAR_SAI_ACTIVE | 0 | R/W | Setting this bit will clear the Sleep After Interrupt Active SAI_ACTIVE and start measurements if enabled. | | #### Note(s): 1. Return to the Register Map (0xB1). Datasheet, Public Page 43 **Document Feedback** # INTENAB Register Figure 55: INTENAB | Addr: 0xBA | | INTENAB | | | | |------------|----------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7 | MIEN | 0 | R/W | Modulator Interrupt Enable. Setting this bit will allow a modulator interrupt on the external INT pin. Please check in STATUS2 for the reason of the interrupt. | | | 6:4 | Reserved | 0 | | | | | 3 | AIEN | 0 | R/W | ALS Interrupt Enable. Setting this bit will allow an ALS interrupt on the external INT pin. Please check in STATUS3 for the reason of the interrupt. | | | 2 | FIEN | 0 | | FIFO Interrupt Enable. Setting this bit will allow a FIFO interrupt on the external INT pin. Check FINT for further information. | | | 1 | Reserved | 0 | | | | | 0 | SIEN | | R/W | System Interrupt Enable. Setting this bit will allow a system interrupt on the external INT pin. Please check in STATUS3 for the reason of the interrupt. | | ### Note(s): 1. Return to the Register Map (0xBA). Page 44Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 # SIEN Register Figure 56: **SIEN** | | Addr: 0xBB | SIEN | | | | |-----|--------------------------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7:2 | Reserved | 0 | | | | | 1 | SIEN_MEASUREMENT_<br>SEQUENCER | 0 | R/W | Measurement Sequencer Interrupt Enable. Setting this bit will allow a system interrupt SINT as soon as invoked by a measurement sequencer event. Please see SINT_MEASUREMENT_ SEQUENCER for further information. | | | 0 | SIEN_VSYNC | 0 | R/W | <b>VSYNC Interrupt Enable.</b> Setting this bit will allow a system interrupt SINT as soon as a VSYNC interrupt occurs. Please see SINT_VSYNC for further information. | | #### Note(s): 1. Return to the Register Map (0xBB). # MOD\_COMP\_CFG1 Register Figure 57: MOD\_COMP\_CFG1 | Addr: 0xCE | | MOD_COMP_CFG1 | | | | |------------|----------------|---------------|------|-------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7:6 | MOD_IDAC_RANGE | 10b | R/W | Sets the auto zero range of the current digital-to-analog converter. 00: 58µV 01: 38µV 10: 18µV 11: 9µV | | | 5:0 | Reserved | 0 | | | | ### Note(s): 1. Return to the Register Map (0xCE). **Datasheet, Public** Page 45 **Document Feedback** # MEAS\_SEQR\_FD\_0 Register Figure 58: MEAS\_SEQR\_FD\_0 | | Addr: 0xCF | MEAS_SEQR_FD_0 | | | | |-----|-----------------------------------------------|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7:4 | MEASUREMENT_<br>SEQUENCER_MOD1_<br>FD_PATTERN | 0 | R/W | Defines the sequence of a flicker measurement on modulator 1. The bit pattern does not represent a value but controls bitwise which sequencer step shall be used. The leftmost position of "0000" refers to sequencer step 3, the rightmost refers to sequencer step 0. | | | 3:0 | MEASUREMENT_<br>SEQUENCER_MOD0_<br>FD_PATTERN | 0x1 | R/W | Defines the sequence of a flicker measurement on modulator 0. The bit pattern does not represent a value but controls bitwise which sequencer step shall be used. The leftmost position of "0000" refers to sequencer step 3, the rightmost refers to sequencer step 0. By default sequencer step 0 is used on modulator 0. | | #### Note(s): ### MEAS\_SEQR\_ALS\_FD\_1 Register Figure 59: MEAS\_SEQR\_ALS\_FD\_1 | Addr: 0xD0 | | MEAS_SEQR_ALS_FD_1 | | | | |------------|-----------------------------------------------|--------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7:4 | MEASUREMENT_<br>SEQUENCER_MOD2_<br>FD_PATTERN | 0 | R/W | Defines the sequence of a flicker measurement on modulator 2. The bit pattern does not represent a value but controls bitwise which sequencer step shall be used. The leftmost position of "0000" refers to sequencer step 3, the rightmost refers to sequencer step 0. | | | 3:0 | MEASUREMENT_<br>SEQUENCER_ALS_<br>PATTERN | 0x1 | R/W | Defines the sequence of an ALS measurement on all modulators. The bit pattern does not represent a value but controls bitwise which sequencer step shall be used. The leftmost position of "0000" refers to sequencer step 3, the rightmost refers to sequencer step 0. By default sequencer step 0 is executed on all modulators. | | ### Note(s): Page 46Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 <sup>1.</sup> Return to the Register Map (0xCF). <sup>1.</sup> Return to the Register Map (0xD0). # MEAS\_SEQR\_APERS\_AND\_VSYNC\_WAIT Register Figure 60: MEAS\_SEQR\_APERS\_AND\_VSYNC\_WAIT | Addr: 0xD1 MEA | | | MEAS_ | SEQR_APERS_AND_VSYNC_WAIT | |----------------|--------------------------------------------------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Reset | Туре | Bit Description | | 7:4 | MEASUREMENT_<br>SEQUENCER_VSYNC_<br>WAIT_PATTERN | 0 | R/W | Defines if a measurement sequence shall wait for a VSYNC before starting the measurement. The bit pattern does not represent a value but controls bitwise which sequencer step shall be used. The leftmost position of "0000" refers to sequencer step 3, the rightmost refers to sequencer step 0. | | 3:0 | MEASUREMENT_<br>SEQUENCER_APERS_<br>PATTERN | 0x1 | R/W | Defines the sequencer steps where an ALS persistence evaluation shall be performed on modulator data selected by ALS_THRESHOLD_CHANNEL. The bit pattern does not represent a value but controls bitwise which sequencer step shall be used. The leftmost position of "0000" refers to sequencer step 3, the rightmost refers to sequencer step 0. By default step 0 is used on all modulators. | #### Note(s): 1. Return to the Register Map (0xD1). # MEAS\_SEQR\_RESIDUAL\_0 Register Figure 61: MEAS\_SEQR\_RESIDUAL\_0 | | Addr: 0xD2 | MEAS_SEQR_RESIDUAL_0 | | | | |-----|----------------------------------------------------------------|----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7:4 | MEASUREMENT_<br>SEQUENCER_MOD1_<br>RESIDUAL_ENABLE_<br>PATTERN | 0xF | R/W | Defines if a residual measurement on modulator 1 shall be executed. The bit pattern does not represent a value but controls bitwise which sequencer step shall be used. The leftmost position of "0000" refers to sequencer step 3, the rightmost refers to sequencer step 0. By default a residual measurement is done in all sequencer steps. | | | 3:0 | MEASUREMENT_<br>SEQUENCER_MOD0_<br>RESIDUAL_ENABLE_<br>PATTERN | 0xF | R/W | Defines if a residual measurement on modulator 0 shall be executed. The bit pattern does not represent a value but controls bitwise which sequencer step shall be used. The leftmost position of "0000" refers to sequencer step 3, the rightmost refers to sequencer step 0. By default a residual measurement is done in all sequencer steps. | | #### Note(s): 1. Return to the Register Map (0xD2). Datasheet, PublicPage 47[v4-00] 2022-Dec-22Document Feedback # MEAS\_SEQR\_RESIDUAL\_1\_AND\_WAIT Register Figure 62: MEAS\_SEQR\_RESIDUAL\_1\_AND\_WAIT | Addr: 0xD3 | | MEAS_SEQR_RESIDUAL_1_AND_WAIT | | | | |------------|----------------------------------------------------------------|-------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Type | Bit Description | | | 7:4 | MEASUREMENT_<br>SEQUENCER_<br>WAIT_PATTERN | 0x1 | R/W | Defines if a sequencer step will wait for the modulator trigger timer to finish as programmed in MOD_TRIGGER_TIMING and WTIME. At the same time the timer is restarted. In case this bit is not set, the next sequencer step will start as soon as all measurements in the prior step are completed. Please observe that MOD_TRIGGER_TIMING is "0" by default. In this case the programmed wait pattern is ignored since measurement time has always priority over wait time. The bit pattern does not represent a value but controls bitwise which sequencer step shall be used. The leftmost position of "0000" refers to sequencer step 3, the rightmost refers to sequencer step 0. By default the wait is executed for sequencer step 3 (last sequencer step). | | | 3:0 | MEASUREMENT_<br>SEQUENCER_MOD2_<br>RESIDUAL_ENABLE_<br>PATTERN | 0xF | R/W | Defines if a residual measurement on modulator 2 shall be executed. The bit pattern does not represent a value but controls bitwise which sequencer step shall be used. The leftmost position of "0000" refers to sequencer step 3, the rightmost refers to sequencer step 0. By default a residual measurement is done in all sequencer steps. | | ### Note(s): 1. Return to the Register Map (0xD3). Page 48Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 ### MEAS\_SEQR\_STEP0\_MOD\_GAINX\_L Register Figure 63: MEAS\_SEQR\_STEP0\_MOD\_GAINX\_L | | Addr: 0xD4 | | MEAS_SEQR_STEP0_MOD_GAINX_L | | | | |-----|-----------------------------------------------|-------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Reset | Туре | Bit Description | | | | 7:4 | MEASUREMENT_<br>SEQUENCER_STEP0_<br>MOD_GAIN1 | 0x8 | R/W | Defines the gain of modulator 1 for the measurement sequencer step 0. The gain is also updated by the AGC, if activated. 0x00: 1/2x 0x01: 1x 0x02: 2x 0x03: 4x 0x04: 8x 0x05: 16x 0x06: 32x 0x07: 64x 0x08: 128x 0x09: 256x 0x0A: 512x 0x0B: 1024x 0x0C: 2048x 0x0D: 4096x | | | | 3:0 | MEASUREMENT_<br>SEQUENCER_STEP0_<br>MOD_GAIN0 | 0x8 | R/W | Defines the gain of modulator 0 for the measurement sequencer step 0. The gain is also updated by the AGC, if activated. Gain steps see under modulator 1 above. | | | ### Note(s): # MEAS\_SEQR\_STEP0\_MOD\_GAINX\_H Register # Figure 64: MEAS\_SEQR\_STEP0\_MOD\_GAINX\_H | Addr: 0xD5 | | MEAS_SEQR_STEP0_MOD_GAINX_H | | | | |------------|-----------------------------------------------|-----------------------------|------|--------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7:4 | Reserved | 0 | | | | | 3:0 | MEASUREMENT_<br>SEQUENCER_STEP0_<br>MOD_GAIN2 | 0x8 | R/W | Defines the gain of modulator 2 for the measurement sequencer step 0. The gain is also updated by the AGC, if activated. | | #### Note(s): 1. Return to the Register Map (0xD5). Datasheet, PublicPage 49[v4-00] 2022-Dec-22Document Feedback <sup>1.</sup> Return to the Register Map (0xD4). ### MEAS\_SEQR\_STEP1\_MOD\_GAINX\_L Register Figure 65: MEAS\_SEQR\_STEP1\_MOD\_GAINX\_L | | Addr: 0xD6 | | MEAS_SEQR_STEP1_MOD_GAINX_L | | | | |-----|-----------------------------------------------|-------|-----------------------------|-----------------------------------------------------------------------|--|--| | Bit | Field | Reset | Type | Bit Description | | | | 7:4 | MEASUREMENT_<br>SEQUENCER_STEP1_<br>MOD_GAIN1 | 0x8 | R/W | Defines the gain of modulator 1 for the measurement sequencer step 1. | | | | 3:0 | MEASUREMENT_<br>SEQUENCER_STEP1_<br>MOD_GAIN0 | 0x8 | R/W | Defines the gain of modulator 0 for the measurement sequencer step 1. | | | #### Note(s): 1. Return to the Register Map (0xD6). # MEAS\_SEQR\_STEP1\_MOD\_GAINX\_H Register Figure 66: ${\sf MEAS\_SEQR\_STEP1\_MOD\_GAINX\_H}$ | Addr: 0xD7 | | MEAS_SEQR_STEP1_MOD_GAINX_H | | | | |------------|-----------------------------------------------|-----------------------------|------|-----------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7:4 | Reserved | 0 | | | | | 3:0 | MEASUREMENT_<br>SEQUENCER_STEP1_<br>MOD_GAIN2 | 0x8 | R/W | Defines the gain of modulator 2 for the measurement sequencer step 1. | | #### Note(s): 1. Return to the Register Map (0xD7). Page 50Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 ### MEAS\_SEQR\_STEP2\_MOD\_GAINX\_L Register Figure 67: ${\sf MEAS\_SEQR\_STEP2\_MOD\_GAINX\_L}$ | Addr: 0xD8 | | MEAS_SEQR_STEP2_MOD_GAINX_L | | | |------------|-----------------------------------------------|-----------------------------|------|-----------------------------------------------------------------------| | Bit | Field | Reset | Туре | Bit Description | | 7:4 | MEASUREMENT_<br>SEQUENCER_STEP2_<br>MOD_GAIN1 | 0x8 | R/W | Defines the gain of modulator 1 for the measurement sequencer step 2. | | 3:0 | MEASUREMENT_<br>SEQUENCER_STEP2_<br>MOD_GAIN0 | 0x8 | R/W | Defines the gain of modulator 0 for the measurement sequencer step 2. | #### Note(s): 1. Return to the Register Map (0xD8). # MEAS\_SEQR\_STEP2\_MOD\_GAINX\_H Register Figure 68: ${\sf MEAS\_SEQR\_STEP2\_MOD\_GAINX\_H}$ | Addr: 0xD9 | | MEAS_SEQR_STEP2_MOD_GAINX_H | | | | |------------|-----------------------------------------------|-----------------------------|------|-----------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7:4 | Reserved | 0 | | | | | 3:0 | MEASUREMENT_<br>SEQUENCER_STEP2_<br>MOD_GAIN2 | 0x8 | R/W | Defines the gain of modulator 2 for the measurement sequencer step 2. | | #### Note(s): 1. Return to the Register Map (0xD9). **Datasheet, Public** Page 51 **Document Feedback** ### MEAS\_SEQR\_STEP3\_MOD\_GAINX\_L Register Figure 69: ${\tt MEAS\_SEQR\_STEP3\_MOD\_GAINX\_L}$ | Addr: 0xDA | | MEAS_SEQR_STEP3_MOD_GAINX_L | | | |------------|-----------------------------------------------|-----------------------------|------|-----------------------------------------------------------------------| | Bit | Field | Reset | Type | Bit Description | | 7:4 | MEASUREMENT_<br>SEQUENCER_STEP3_<br>MOD_GAIN1 | 0x8 | R/W | Defines the gain of modulator 1 for the measurement sequencer step 3. | | 3:0 | MEASUREMENT_<br>SEQUENCER_STEP3_<br>MOD_GAIN0 | 0x8 | R/W | Defines the gain of modulator 0 for the measurement sequencer step 3. | #### Note(s): 1. Return to the Register Map (0xDA). # MEAS\_SEQR\_STEP3\_MOD\_GAINX\_H Register Figure 70: ${\sf MEAS\_SEQR\_STEP3\_MOD\_GAINX\_H}$ | Addr: 0xDB | | MEAS_SEQR_STEP3_MOD_GAINX_H | | | | |------------|-----------------------------------------------|-----------------------------|------|-----------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7:4 | Reserved | 0 | | | | | 3:0 | MEASUREMENT_<br>SEQUENCER_STEP3_<br>MOD_GAIN2 | 0x8 | R/W | Defines the gain of modulator 2 for the measurement sequencer step 3. | | #### Note(s): 1. Return to the Register Map (0xDB). Page 52Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 # MEAS\_SEQR\_STEP0\_MOD\_PHDX\_SMUX\_L Register Figure 71: MEAS\_SEQR\_STEP0\_MOD\_PHDX\_SMUX\_L | Addr: 0xDC | | MEAS_SEQR_STEP0_MOD_PHDX_SMUX_L | | | | | |------------|---------------------------------------------------|---------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Reset | Туре | Bit Description | | | | 7:6 | MEASUREMENT_<br>SEQUENCER_STEP0_<br>MOD_PHD3_SMUX | 01b | R/W | Defines connection of photodiode 3 to modulator for sequencer step 0 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | | | 5:4 | MEASUREMENT_<br>SEQUENCER_STEP0_<br>MOD_PHD2_SMUX | 10b | R/W | Defines connection of photodiode 2 to modulator for sequencer step 0 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | | | 3:2 | MEASUREMENT_<br>SEQUENCER_STEP0_<br>MOD_PHD1_SMUX | 01b | R/W | Defines connection of photodiode 1 to modulator for sequencer step 0 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | | | 1:0 | MEASUREMENT_<br>SEQUENCER_STEP0_<br>MOD_PHD0_SMUX | 10b | R/W | Defines connection of photodiode 0 to modulator for sequencer step 0 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | | #### Note(s): 1. Return to the Register Map (0xDC). Datasheet, PublicPage 53[v4-00] 2022-Dec-22Document Feedback # ${\it MEAS\_SEQR\_STEP0\_MOD\_PHDX\_SMUX\_H\ Register}$ Figure 72: MEAS\_SEQR\_STEP0\_MOD\_PHDX\_SMUX\_H | Addr: 0xDD | | MEAS_SEQR_STEP0_MOD_PHDX_SMUX_H | | | |------------|---------------------------------------------------|---------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Reset | Туре | Bit Description | | 7:4 | Reserved | 0 | | | | 3:2 | MEASUREMENT_<br>SEQUENCER_STEP0_<br>MOD_PHD5_SMUX | 01b | R/W | Defines connection of photodiode 5 to modulator for sequencer step 0 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | 1:0 | MEASUREMENT_<br>SEQUENCER_STEP0_<br>MOD_PHD4_SMUX | 10b | R/W | Defines connection of photodiode 4 to modulator for sequencer step 0 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | #### Note(s): Page 54Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 <sup>1.</sup> Return to the Register Map (0xDD). # MEAS\_SEQR\_STEP1\_MOD\_PHDX\_SMUX\_L Register Figure 73: MEAS\_SEQR\_STEP1\_MOD\_PHDX\_SMUX\_L | | Addr: 0xDE | | MEAS_SEQR_STEP1_MOD_PHDX_SMUX_L | | | | |-----|---------------------------------------------------|-------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Reset | Туре | Bit Description | | | | 7:6 | MEASUREMENT_<br>SEQUENCER_STEP1_<br>MOD_PHD3_SMUX | 10b | R/W | Defines connection of photodiode 3 to modulator for sequencer step 1 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | | | 5:4 | MEASUREMENT_<br>SEQUENCER_STEP1_<br>MOD_PHD2_SMUX | 00b | R/W | Defines connection of photodiode 2 to modulator for sequencer step 1 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | | | 3:2 | MEASUREMENT_<br>SEQUENCER_STEP1_<br>MOD_PHD1_SMUX | 01b | R/W | Defines connection of photodiode 1 to modulator for sequencer step 1 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | | | 1:0 | MEASUREMENT_<br>SEQUENCER_STEP1_<br>MOD_PHD0_SMUX | 00b | R/W | Defines connection of photodiode 0 to modulator for sequencer step 1 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | | #### Note(s): 1. Return to the Register Map (0xDE). **Datasheet, Public** Page 55 **Document Feedback** # $MEAS\_SEQR\_STEP1\_MOD\_PHDX\_SMUX\_H$ Register Figure 74: MEAS\_SEQR\_STEP1\_MOD\_PHDX\_SMUX\_H | | Addr: 0xDF | | MEAS_SEQR_STEP1_MOD_PHDX_SMUX_H | | | | |-----|---------------------------------------------------|-------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Reset | Туре | Bit Description | | | | 7:4 | MEASUREMENT_<br>SEQUENCER_AGC_<br>ASAT_PATTERN | 1111b | R/W | Defines the sequencer steps where analog saturation AGC is enabled for the corresponding measurement. The bit pattern does not represent a value but controls bitwise which sequencer step shall be used. The leftmost position of "0000" refers to sequencer step 3, the rightmost refers to sequencer step 0. By default this feature is enabled for all sequencer steps. | | | | 3:2 | MEASUREMENT_<br>SEQUENCER_STEP1_<br>MOD_PHD5_SMUX | 00b | R/W | Defines connection of photodiode 5 to modulator for sequencer step 1 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | | | 1:0 | MEASUREMENT_<br>SEQUENCER_STEP1_<br>MOD_PHD4_SMUX | 11b | R/W | Defines connection of photodiode 4 to modulator for sequencer step 1 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | | ### Note(s): 1. Return to the Register Map (0xDF). Page 56Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 # MEAS\_SEQR\_STEP2\_MOD\_PHDX\_SMUX\_L Register Figure 75: MEAS\_SEQR\_STEP2\_MOD\_PHDX\_SMUX\_L | Addr: 0xE0 | | MEAS_SEQR_STEP2_MOD_PHDX_SMUX_L | | | | |------------|---------------------------------------------------|---------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7:6 | MEASUREMENT_<br>SEQUENCER_STEP2_<br>MOD_PHD3_SMUX | 00b | R/W | Defines connection of photodiode 3 to modulator for sequencer step 2 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | | 5:4 | MEASUREMENT_<br>SEQUENCER_STEP2_<br>MOD_PHD2_SMUX | 00b | R/W | Defines connection of photodiode 2 to modulator for sequencer step 2 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | | 3:2 | MEASUREMENT_<br>SEQUENCER_STEP2_<br>MOD_PHD1_SMUX | 01b | R/W | Defines connection of photodiode 1 to modulator for sequencer step 2 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | | 1:0 | MEASUREMENT_<br>SEQUENCER_STEP2_<br>MOD_PHD0_SMUX | 11b | R/W | Defines connection of photodiode 0 to modulator for sequencer step 2 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | #### Note(s): 1. Return to the Register Map (0xE0). Datasheet, PublicPage 57[v4-00] 2022-Dec-22Document Feedback # ${\it MEAS\_SEQR\_STEP2\_MOD\_PHDX\_SMUX\_H\ Register}$ Figure 76: MEAS\_SEQR\_STEP2\_MOD\_PHDX\_SMUX\_H | Addr: 0xE1 | | MEAS_SEQR_STEP2_MOD_PHDX_SMUX_H | | | | |------------|---------------------------------------------------|---------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Type | Bit Description | | | 7:4 | MEASUREMENT_<br>SEQUENCER_AGC_<br>PREDICT_PATTERN | 1111b | R/W | Defines the sequencer steps where predict AGC is enabled for the corresponding measurement. The bit pattern does not represent a value but controls bitwise which sequencer step shall be used. The leftmost position of "0000" refers to sequencer step 3, the rightmost refers to sequencer step 0. By default this feature is enabled for all sequencer steps. | | | 3:2 | MEASUREMENT_<br>SEQUENCER_STEP2_<br>MOD_PHD5_SMUX | 10b | R/W | Defines connection of photodiode 5 to modulator for sequencer step 2 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | | 1:0 | MEASUREMENT_<br>SEQUENCER_STEP2_<br>MOD_PHD4_SMUX | 00b | R/W | Defines connection of photodiode 4 to modulator for sequencer step 2 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | #### Note(s): 1. Return to the Register Map (0xE1). Page 58Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 # $MEAS\_SEQR\_STEP3\_MOD\_PHDX\_SMUX\_L$ Register Figure 77: MEAS\_SEQR\_STEP3\_MOD\_PHDX\_SMUX\_L | Addr: 0xE2 | | MEAS_SEQR_STEP3_MOD_PHDX_SMUX_L | | | | |------------|---------------------------------------------------|---------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7:6 | MEASUREMENT_<br>SEQUENCER_STEP3_<br>MOD_PHD3_SMUX | 00b | R/W | Defines connection of photodiode 3 to modulator for sequencer step 3 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | | 5:4 | MEASUREMENT_<br>SEQUENCER_STEP3_<br>MOD_PHD2_SMUX | 10b | R/W | Defines connection of photodiode 2 to modulator for sequencer step 3 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | | 3:2 | MEASUREMENT_<br>SEQUENCER_STEP3_<br>MOD_PHD1_SMUX | 01b | R/W | Defines connection of photodiode 1 to modulator for sequencer step 3 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | | 1:0 | MEASUREMENT_<br>SEQUENCER_STEP3_<br>MOD_PHD0_SMUX | 00b | R/W | Defines connection of photodiode 0 to modulator for sequencer step 3 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | #### Note(s): 1. Return to the Register Map (0xE2). **Datasheet, Public** Page 59 **Document Feedback** # MEAS\_SEQR\_STEP3\_MOD\_PHDX\_SMUX\_H Register Figure 78: MEAS\_SEQR\_STEP3\_MOD\_PHDX\_SMUX\_H | Addr: 0xE3 | | MEAS_SEQR_STEP3_MOD_PHDX_SMUX_H | | | |------------|---------------------------------------------------|---------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Reset | Туре | Bit Description | | 7:4 | Reserved | 0000b | | | | 3:2 | MEASUREMENT_<br>SEQUENCER_STEP3_<br>MOD_PHD5_SMUX | 00b | R/W | Defines connection of photodiode 5 to modulator for sequencer step 3 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | | 1:0 | MEASUREMENT_<br>SEQUENCER_STEP3_<br>MOD_PHD4_SMUX | 11b | R/W | Defines connection of photodiode 4 to modulator for sequencer step 3 00: No connection 01: Modulator 0 10: Modulator 1 11: Modulator 2 | #### Note(s): 1. Return to the Register Map (0xE3). # MOD\_CALIB\_CFG0 Register Figure 79: MOD\_CALIB\_CFG0 | Addr: 0xE4 | | MOD_CALIB_CFG0 | | | | |------------|-----------------------------|----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7:0 | MOD_CALIB_NTH_<br>ITERATION | 0xFF | R/W | Defines the repetition rate of calibrations in sequencer rounds or steps depending on MOD_CALIB_NTH_ITERATION_STEP_ENABLE. 0x00: Never 0x01-0xFE: Every n <sup>th</sup> time 0xFF: Only once at start | | #### Note(s): 1. Return to the Register Map (0xE4). Page 60Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 # MOD\_CALIB\_CFG2 Register Figure 80: MOD\_CALIB\_CFG2 | | Addr: 0xE6 | MOD_CALIB_CFG2 | | | | | |-----|-----------------------------------------------------------------|----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Reset | Туре | Bit Description | | | | 7 | MOD_CALIB_NTH_<br>ITERATION_RC_<br>ENABLE | 1 | R/W | Enables a residual calibration during the n <sup>th</sup> iteration. Please observe that this residual calibration feature only makes sense for modulators which are enabled in the first sequences step, since a gain calibration only happens in the first sequencer step. | | | | 6 | MOD_CALIB_NTH_<br>ITERATION_AZ_<br>ENABLE | 1 | R/W | Enables auto-zero calibration during the n <sup>th</sup> iteration. | | | | 5 | MOD_CALIB_NTH_<br>ITERATION_AGC_<br>ENABLE | 0 | R/W | Enables AGC calibration during the n <sup>th</sup> iteration. Please observe in this case, that MOD_CALIB_NTH_ ITERATION_STEP_ENABLE must be "0" otherwise AGC will not be properly executed. | | | | 4 | MOD_CALIB_<br>RESIDUAL_ENABLE_<br>AUTO_CALIB_ON_<br>GAIN_CHANGE | 1 | R/W | Enables an automatic re-calibration in case of a change in gain. This re-calibration is executed at the beginning of each sequencer step. | | | | 3:0 | Reserved | 0x3 | | | | | ### Note(s): 1. Return to the Register Map (0xE6). Datasheet, PublicPage 61[v4-00] 2022-Dec-22Document Feedback # **VSYNC** Period Registers Figure 81: VSYNC Period | Addr | Bit | Field | Reset | Type | Description | |------|-----|--------------------|-------|------|----------------------------------------------------------------------| | 0xF2 | 7:0 | VSYNC_PERIOD[7:0] | 0 | R/W | VSYNC Period Contains the measured VSYNC in | | 0xF3 | 7:0 | VSYNC_PERIOD[15:8] | 0 | R/W | multiples of 1.3888µs Reading this register clears HOLD_VSYNC_PERIOD | #### Note(s): 1. Return to the Register Map (0xF2, 0xF3). # VSYNC\_PERIOD\_TARGET Registers Figure 82: VSYNC\_PERIOD\_TARGET | Addr | Bit | Field | Reset | Туре | Description | |------|-----|-----------------------------------------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0xF4 | 7:0 | VSYNC_PERIOD_<br>TARGET[7:0] | 0 | R/W | VSYNC Period Target Defines the ideal target value for the VSYNC_PERIOD. Configure properly before enabling the oscillator. | | 0xF5 | 6:0 | VSYNC_PERIOD_<br>TARGET[14:8] | 0 | R/W | Configure properly before enabling the oscillator calibration, otherwise it will cause malfunction or overflow. See VSYNC_PERIOD_USE_FAST_TIMING_EVAL for the calculation of VSYNC_PERIOD_TARGET. | | 0xF5 | 7 | VSYNC_<br>PERIOD_USE_<br>FAST_TIMING_<br>EVAL | 0 | R/W | If set to "0", the VSYNC_PERIOD_TARGET shall match VSYNC_PERIOD[15:1], supports range from 15Hz to 500Hz. VSYNC_PERIOD_TARGET = (720KHz / f <sub>VSYNC</sub> )/2 e.g. for f <sub>VSYNC</sub> = 60Hz, VSYNC_PERIOD_TARGET = 0x1770 If set to "1", the VSYNC_PERIOD_TARGET shall match VSYNC_PERIOD[14:0], supports range from 30Hz to 1KHz. VSYNC_PERIOD_TARGET = 720KHz / f <sub>VSYNC</sub> e.g. for f <sub>VSYNC</sub> = 60Hz, VSYNC_PERIOD_TARGET = 0x2EE0 | ### Note(s): 1. Return to the Register Map (0xF4, 0xF5). Page 62Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 # VSYNC\_CONTROL Register Figure 83: VSYNC\_CONTROL | | Addr: 0xF6 | | VSYNC_CONTROL | | | | |-----|-------------------|-------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Reset | Туре | Bit Description | | | | 7:2 | Reserved | 0 | | | | | | 1 | HOLD_VSYNC_PERIOD | 0 | R/W | If set to "1" VSYNC_PERIOD[15:8] and VSYNC_<br>PERIOD[7:0] cannot be updated until VSYNC_<br>PERIOD[15:8] has been read. It will avoid that<br>updates during I <sup>2</sup> C readings. | | | | 0 | SW_VSYNC_TRIGGER | 0 | R/W | If VSYNC_MODE is set to "1", this bit can be used to trigger a SW sync. In case the exact time is known between two consecutive I <sup>2</sup> C reading the offset of the oscillator frequency can be calculated from the result in VSYNC_TRIGGER. | | | ### Note(s): 1. Return to the Register Map (0xF6). Datasheet, PublicPage 63[v4-00] 2022-Dec-22Document Feedback # VSYNC\_CFG Register Figure 84: VSYNC\_CFG | | Addr: 0xF7 | | VSYNC_CFG | | | | |-----|----------------|-------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Reset | Type | Bit Description | | | | 7:6 | OSC_CALIB_MODE | 0 | R/W | Oscillator Calibration Mode Register 00: Osc cal disabled 01: Osc cal after PON, if PON goes to "1" or after each VSYNC_LOST goes to "0" an oscillator calibration is performed if no measurement cycle is active 10: Osc cal always on, an oscillator calibration is permanently performed if no measurement cycle is active and no VSYNC_LOST is set. 11: Reserved, do not use. | | | | 5:3 | Reserved | 0 | | | | | | 2 | VSYNC_MODE | 0 | R/W | Determines which VSYNC signal is used as a trigger 0: Use the external pin signal from VSYNC/GPIO/INT as a trigger 1: Use SW_VSYNC_TRIGGER as a trigger. | | | | 1 | VSYNC_SELECT | 0 | R/W | Determines whether the external VSYNC/GPIO pin or the INT pin is used a trigger signal 0: VSYNC/GPIO 1: INT | | | | 0 | VSYNC_INVERT | 0 | R/W | If set to "1" the VSYNC input signal is inverted. | | | ### Note(s): 1. Return to the Register Map (0xF7). Page 64Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 # VSYNC\_GPIO\_INT Register Figure 85: VSYNC\_GPIO\_INT | | Addr: 0xF8 | VSYNC_GPIO_INT | | | | |-----|-------------------|----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7 | Reserved | 0 | | | | | 6 | INT_INVERT | 0 | R/W | If set to "1" the INT pin output is inverted. This applies to all output signals as selected in INT_PINMAP. | | | 5 | INT_IN_EN | 0 | R/W | If programmed to "1" the INT pin is set as input. Please observe that the connected net must not be floating since INT is an open drain input. | | | 4 | INT_IN | 0 | R | External HIGH or LOW value applied to INT pin. | | | 3 | VSYNC_GPIO_INVERT | 0 | R/W | If set to "1" the VSYNC/GPIO pin output is inverted. This applies to all output signals as selected in VSYNC_GPIO_PINMAP. | | | 2 | VSYNC_GPIO_IN_EN | 0 | R/W | If programmed to "1" the VSYNC/GPIO pin is set as input. Please observe that the connected net must not be floating since VSYNC/GPIO is an open drain input. | | | 1 | VSYNC_GPIO_OUT | 1 | R/W | Programs the VSYNC/GPIO pin HI or LOW. Since the pin is an open drain I/O pin, the default value is HIGH to avoid any unintended power consumption through pull-up resistor. The routed internal signal is selected in VSYNC_GPIO_PINMAP. | | | 0 | VSYNC_GPIO_IN | 0 | R | External HIGH or LOW value applied to VSYNC/GPIO pin. | | ### Note(s): 1. Return to the Register Map (0xF8). Datasheet, PublicPage 65[v4-00] 2022-Dec-22Document Feedback # MOD\_FIFO\_DATA\_CFG0 Register Figure 86: MOD\_FIFO\_DATA\_CFG0 | | Addr: 0xF9 | | MOD_FIFO_DATA_CFG0 | | | | |-----|------------------------------------------|-------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Reset | Туре | Bit Description | | | | 7 | MOD_ALS_FIFO_DATA0_<br>WRITE_ENABLE | 1 | R/W | <ul> <li>Enables to write ALS data of modulator 0 into the FIFO under the following conditions:</li> <li>Flicker measurement is disabled in the sequencer step or flicker measurement has been finished (ALS_NR_SAMPLES &gt;= FD_NR_SAMPLES).</li> <li>In case (ALS_NR_SAMPLES &lt; FD_NR_SAMPLES) then DO_ALS_FINAL_PROCESSING_AFTER_FLICKER must be set to "1".</li> </ul> | | | | 6 | Reserved | 0 | | | | | | 5 | MOD_FD_FIFO_DATA0_<br>COMPRESSION_ENABLE | 0 | R/W | Enables data compression in case of flicker measurements. | | | | 4 | MOD_FD_FIFO_DATA0_<br>DIFFERENCE_ENABLE | 0 | R/W | If set, only the delta value between two consecutive samples is written into FIFO. The setting makes only sense in combination with enabled data compression (MOD_FD_FIFO_DATAO_COMPRESSION_ENABLE). | | | | 3:0 | MOD_FD_FIFO_<br>DATA0_WIDTH | 0xF | R/W | Defines absolute number of bits from a sample written to FIFO E.g. if set to 10, 11 bits (0-10) are written into the FIFO. | | | ### Note(s): 1. Return to the Register Map (0xF9). Page 66Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 # MOD\_FIFO\_DATA\_CFG1 Register Figure 87: MOD\_FIFO\_DATA\_CFG1 | | Addr: 0xFA | | MOD_FIFO_DATA_CFG1 | | | | |-----|------------------------------------------|-------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Reset | Туре | Bit Description | | | | 7 | MOD_ALS_FIFO_DATA1_<br>WRITE_ENABLE | 1 | R/W | <ul> <li>Enables to write ALS data of modulator 1 into the FIFO under the following conditions:</li> <li>Flicker measurement is disabled in the sequencer step or flicker measurement has been finished (ALS_NR_SAMPLES &gt;= FD_NR_SAMPLES).</li> <li>In case (ALS_NR_SAMPLES &lt; FD_NR_SAMPLES) then DO_ALS_FINAL_PROCESSING_AFTER_FLICKER must be set to "1".</li> </ul> | | | | 6 | Reserved | 0 | | | | | | 5 | MOD_FD_FIFO_DATA1_<br>COMPRESSION_ENABLE | 0 | R/W | Enables data compression in case of flicker measurements. | | | | 4 | MOD_FD_FIFO_DATA1_<br>DIFFERENCE_ENABLE | 0 | R/W | If set, only the delta value between two consecutive samples is written into FIFO. The setting makes only sense in combination with enabled data compression (MOD_FD_FIFO_DATA1_ COMPRESSION_ENABLE). | | | | 3:0 | MOD_FD_FIFO_<br>DATA1_WIDTH | 0xF | R/W | Defines absolute number of bits from a sample written to FIFO E.g. if set to 10, 11 bits (0-10) are written into the FIFO. | | | ### Note(s): 1. Return to the Register Map (0xFA). Datasheet, Public Page 67 **Document Feedback** # MOD\_FIFO\_DATA\_CFG2 Register Figure 88: MOD\_FIFO\_DATA\_CFG2 | | Addr: 0xFB | | MOD_FIFO_DATA_CFG2 | | | | |-----|------------------------------------------|-------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Reset | Туре | Bit Description | | | | 7 | MOD_ALS_FIFO_DATA2_<br>WRITE_ENABLE | 1 | R/W | <ul> <li>Enables to write ALS data of modulator 2 into the FIFO under the following conditions:</li> <li>Flicker measurement is disabled in the sequencer step or In case (ALS_NR_SAMPLES &lt; FD_NR_ SAMPLES) then flicker measurement has been finished (ALS_NR_SAMPLES &gt;= FD_NR_ SAMPLES).</li> <li>DO_ALS_FINAL_PROCESSING_AFTER_FLICKER must be set to "1".</li> </ul> | | | | 6 | Reserved | 0 | | | | | | 5 | MOD_FD_FIFO_DATA2_<br>COMPRESSION_ENABLE | 0 | R/W | Enables data compression in case of flicker measurements. | | | | 4 | MOD_FD_FIFO_DATA2_<br>DIFFERENCE_ENABLE | 0 | R/W | If set, only the delta value between two consecutive samples is written into FIFO. The setting makes only sense in combination with enabled data compression (MOD_FD_FIFO_DATA2_COMPRESSION_ENABLE). | | | | 3:0 | MOD_FD_FIFO_<br>DATA2_WIDTH | 0xF | R/W | Defines absolute number of bits from a sample written to FIFO E.g. if set to 10, 11 bits (0-10) are written into the FIFO. | | | ### Note(s): 1. Return to the Register Map (0xFB). # FIFO\_THR Register Figure 89: FIFO\_THR | | Addr: 0xFC | FIFO_THR | | | | |-----|---------------|----------|------|----------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7:0 | FIFO_THR[8:1] | 0x7F | R/W | If FIFO_LVL > FIFO_THR a FIFO interrupt FINT is invoked. | | ### Note(s): 1. Return to the Register Map (0xFC). Page 68Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 # FIFO\_STATUS0 Register Figure 90: FIFO\_STATUS0 | Addr: 0xFD | | FIFO_STATUS0 | | | | |------------|---------------|--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7:0 | FIFO_LVL[9:2] | 0 | R | FIFO Level. Indicates the number of bytes in FIFO. The FIFO size is 512byte, thus FIFO_LVL ranges between 0 (empty) and 512 (full). Always read FIFO_STATUS0 first and then FIFO_STATUS1 to get correct FIFO_LVL and the status information. | | <sup>1.</sup> Return to the Register Map (0xFD). # FIFO\_STATUS1 Register Figure 91: FIFO\_STATUS1 | Addr: 0xFE | | FIFO_STATUS1 | | | | |------------|----------------|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Туре | Bit Description | | | 7 | FIFO_OVERFLOW | 0 | R | If set to "1" a FIFO overflow has occurred and data for the FIFO was lost (e.g. reading from FIFO was too slow). This flag is cleared by PON and FIFO_CLR. Always check this flag before and after reading the FIFO. | | | 6 | FIFO_UNDERFLOW | 0 | R | If set to "1" the FIFO was read out too often and has returned 0 at least once. In such case the read-out data may not consistent anymore. This flag is cleared by PON and FIFO_CLR. Always check this flag before and after reading the FIFO. | | | 5:2 | Reserved | 0 | | | | | 1:0 | FIFO_LVL[1:0] | 0 | R | See FIFO_STATUS0 for description. | | ### Note(s): 1. Return to the Register Map (0xFE). **Datasheet, Public** Page 69 **Document Feedback** # FIFO\_DATA Registers Figure 92: FIFO\_DATA | Addr: 0xFF | | FIFO_DATA | | | | |------------|-----------|-----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Reset | Type | Bit Description | | | 7:0 | FIFO_DATA | 0 | R | The register FIFO_DATA can be read-out with single reads or with a block-read. Upon reading out FIFO_DATA, the internal FIFO read pointer is advanced and FIFO_LVL is decreased. A false reading upon the FIFO_LVL will return 0 and set the FIFO_UNDERFLOW flag. | | ### Note(s): 1. Return to the Register Map (0xFF). Page 70Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 # **Application Information** It is highly recommended to consult the ams OSRAM application team for circuit diagram and layout review at design-in. Figure 93: **TSL2585 Typical Application Circuit** #### Note(s): 1. C1 in the graphic above shall be $4.7\mu F$ , 6.3V, 10% and C2 in the graphic above shall be $1\mu F$ , 6.3V, 20%. All ground vias shall be connected to a solid ground plane. Figure 94: **TSL2585 Recommended Part Placement** **Datasheet, Public** Page 71 [v4-00] 2022-Dec-22 **Document Feedback** # **Package Drawings & Markings** Figure 95: TSL2585 Module Dimensions #### Note(s): - 1. All linear dimensions are in millimeters. - 2. The die is centered within the package within a tolerance of $\pm 75$ micrometers. - 3. Dimension tolerances are $\pm 0.05$ mm unless otherwise noted - 4. Package top surface is molded with an electrically nonconductive clear plastic compound having an index of refraction of 1.55. - 5. Contact finish is copper alloy A194 with pre-plated NiPdAu lead finish (ENEPIG). - 6. This package contains no lead (Pb). - 7. This drawing is subject to change without notice. Page 72Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 ## **PCB Pad Layout** Suggested PCB pad layout guidelines for the surface mount module are shown. Flash Gold is recommended as a surface finish for the landing pads. Figure 96: Recommended PCB Pad Layout #### Note(s): - 1. All linear dimensions are in millimeters. - 2. Dimension tolerances are $\pm 0.05 mm$ unless otherwise noted. - 3. This drawing is subject to change without notice. Datasheet, PublicPage 73[v4-00] 2022-Dec-22Document Feedback ## **Tape & Reel Information** Figure 97: **Tape and Reel Mechanical Drawing** | Ao | 1.15 | +/- 0.05 | |----|------|----------| | Во | 2.15 | +/- 0.05 | | Ko | 0.50 | +/- 0.05 | | F | 3.50 | +/- 0.05 | | P1 | 4.00 | +/- 0.10 | | W | 8.00 | +/- 0.10 | - (I) Measured from centreline of sprocket hole to centreline of pocket. - (II) Cumulative tolerance of 10 sprocket holes is $\pm 0.20$ . - (III) Measured from centreline of sprocket hole to centreline of pocket. - (IV) Other material available. #### Note(s): - 1. All linear dimensions are in millimeters. Dimension tolerance is $\pm 0.10$ mm unless otherwise noted. - 2. The dimensions on this drawing are for illustrative purposes only. Dimensions of an actual carrier may vary slightly. - 3. Symbols on drawing Ao, Bo, and Ko are defined in ANSI EIA Standard 481-B 2001. - 4. ams OSRAM packaging tape and reel conform to the requirements of EIA Standard 481-B. - 5. In accordance with EIA standard device pin 1 is located next to the sprocket holes in the tape. - 6. This drawing is subject to change without notice. Page 74Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 ## **Soldering & Storage** Information ## **Soldering Information** The module has been tested and has demonstrated an ability to be reflow soldered to a PCB substrate. The solder reflow profile describes the expected maximum heat exposure of components during the solder reflow process of product on a PCB. Temperature is measured on top of component. The components should be limited to a maximum of three passes through this solder reflow profile. Figure 98: **Solder Reflow Profile** | Profile Feature Preheat/Soak | Sn-Pb Eutectic Assembly | Pb-Free Assembly | | |-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Temperature Min (T <sub>smin</sub> ) | 100°C | 150°C | | | Temperature Max (T <sub>smax</sub> ) | 150°C | 200°C | | | Time (t <sub>s</sub> ) from (T <sub>smin</sub> to T <sub>smax</sub> ) | 60-120 seconds | 60-120 seconds | | | Ramp-up rate (T <sub>L</sub> to T <sub>P</sub> ) | 3°C/second max. | 3°C/second max. | | | Liquidous temperature $(T_L)$<br>Time $(t_L)$ maintained above $T_L$ | 183°C<br>60-150 seconds | 217°C<br>60-150 seconds | | | Peak package body temperature (T <sub>P</sub> ) | For users T <sub>P</sub> must not exceed the Classification temp of 235°C For suppliers T <sub>P</sub> must equal or exceed the Classification temp of 235°C | For users T <sub>P</sub> must not exceed the Classification temp of 260°C For suppliers T <sub>P</sub> must equal or exceed the Classification temp of 260°C | | | Time $(t_p)^{(1)}$ within 5°C of the specified classification temperature $(T_c)$ | 20 <sup>(1)</sup> seconds | 30 <sup>(1)</sup> seconds | | | Ramp-down rate (T <sub>P</sub> to T <sub>L</sub> ) | 6°C/second max. | 6°C/second max. | | | Time 25°C to peak temperature | 6 minutes max. | 8 minutes max. | | #### Note(s): 1. Tolerance for peak profile temperature (TP) is defined as a supplier minimum and a user maximum. **Datasheet, Public** Page 75 **Document Feedback** Figure 99: Solder Reflow Profile Graph ### **Storage Information** ### **Moisture Sensitivity** Optical characteristics of the device can be adversely affected during the soldering process by the release and vaporization of moisture that has been previously absorbed into the package. To ensure the package contains the smallest amount of absorbed moisture possible, each device is baked prior to being dry packed for shipping. Devices are dry packed in a sealed aluminized envelope called a moisture-barrier bag with silica gel to protect them from ambient moisture during shipping, handling, and storage before use. #### Shelf Life The calculated shelf life of the device in an unopened moisture barrier bag is 24 months from the date code on the bag when stored under the following conditions: • Shelf Life: 24 months • Ambient Temperature: <40°C • Relative Humidity: <90% Rebaking of the devices will be required if the devices exceed the 24 months shelf life or the Humidity Indicator Card shows that the devices were exposed to conditions beyond the allowable moisture region. Page 76 Document Feedback [v4-00] 2022-Dec-22 #### Floor Life The module has been assigned a moisture sensitivity level of MSL 3. As a result, the floor life of devices removed from the moisture barrier bag is 168 hours from the time the bag was opened, provided that the devices are stored under the following conditions: • Floor Life: 168 hours • Ambient Temperature: <30°C • Relative Humidity: <60% If the floor life or the temperature/humidity conditions have been exceeded, the devices must be rebaked prior to solder reflow or dry packing. ### **Rebaking Instructions** When the shelf life or floor life limits have been exceeded, rebake at 50°C for 12 hours. **Datasheet, Public** Page 77 **Document Feedback** ## **Ordering & Contact Information** Figure 100: Ordering Information | Ordering Code | Address | Interface | Delivery Form | Delivery Quantity | |---------------|---------|-----------------------|---------------|-------------------| | TSL25853P | 0x39 | 1.8V I <sup>2</sup> C | Tape & Reel | 10000 pcs/reel | | TSL25853PM | 0x39 | 1.8V I <sup>2</sup> C | Tape & Reel | 1000 pcs/reel | Buy our products or get free samples online at: www.ams.com/Products Technical Support is available at: www.ams.com/Technical-Support Provide feedback about this document at: www.ams.com/Document-Feedback For further information and requests, e-mail us at: ams\_sales@ams.com $For \ sales \ of fices, \ distributors \ and \ representatives, \ please \ visit:$ www.ams.com/Contact ### Headquarters ams-OSRAM AG Tobelbader Strasse 30 8141 Premstaetten Austria, Europe Tel: +43 (0) 3136 500 0 Website: www.ams.com Page 78Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 ## **RoHS Compliant & ams Green Statement** RoHS: The term RoHS compliant means that ams-OSRAM AG products fully comply with current RoHS directives. Our semiconductor products do not contain any chemicals for all 6 substance categories plus additional 4 substance categories (per amendment EU 2015/863), including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, RoHS compliant products are suitable for use in specified lead-free processes. ams Green (RoHS compliant and no Sb/Br/CI): ams Green defines that in addition to RoHS compliance, our products are free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) and do not contain Chlorine (Cl not exceed 0.1% by weight in homogeneous material). **Important Information:** The information provided in this statement represents ams-OSRAM AG knowledge and belief as of the date that it is provided. ams-OSRAM AG bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. ams-OSRAM AG has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. ams-OSRAM AG and ams-OSRAM AG suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. **Datasheet, Public** Page 79 ### **Copyrights & Disclaimer** Copyright ams-OSRAM AG, Tobelbader Strasse 30, 8141 Premstaetten, Austria-Europe. Trademarks Registered. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner. Devices sold by ams-OSRAM AG are covered by the warranty and patent indemnification provisions appearing in its General Terms of Trade. ams-OSRAM AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein. ams-OSRAM AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with ams-OSRAM AG for current information. This product is intended for use in commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by ams-OSRAM AG for each application. This product is provided by ams-OSRAM AG "AS IS" and any express or implied warranties, including, but not limited to the implied warranties of merchantability and fitness for a particular purpose are disclaimed. ams-OSRAM AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of ams-OSRAM AG rendering of technical or other services. Page 80 Datasheet, Public [v4-00] 2022-Dec-22 ## **Document Status** | Document Status | Product Status | Definition | |--------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Product Preview | Pre-Development | Information in this datasheet is based on product ideas in<br>the planning phase of development. All specifications are<br>design goals without any warranty and are subject to<br>change without notice | | Preliminary Datasheet | Pre-Production | Information in this datasheet is based on products in the design, validation or qualification phase of development. The performance and parameters shown in this document are preliminary without any warranty and are subject to change without notice | | Datasheet | Production | Information in this datasheet is based on products in ramp-up to full production or full production which conform to specifications in accordance with the terms of ams-OSRAM AG standard warranty as given in the General Terms of Trade | | Datasheet (discontinued) | Discontinued | Information in this datasheet is based on products which conform to specifications in accordance with the terms of ams-OSRAM AG standard warranty as given in the General Terms of Trade, but these products have been superseded and should not be used for new designs | Datasheet, Public Page 81 **Document Feedback** ## **Revision Information** | Changes from 3-00 (2022-Nov-04) to current revision 4-00 (2022-Dec-22) | | |------------------------------------------------------------------------|----| | Updated Package Drawings (no design change) | 72 | | Updated Shelf Life | 76 | ### Note(s): - 1. Page and figure numbers for the previous version may differ from page and figure numbers in the current revision. - 2. Correction of typographical errors is not explicitly mentioned. Page 82Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 #### **Content Guide** - 1 General Description - 2 Key Benefits & Features - 2 Applications - 3 Block Diagram - 4 Pin Assignment and Photodiodes - 5 Absolute Maximum Ratings - **6 Optical Characteristics** - 8 Electrical Characteristics - 10 Timing Characteristics - 12 Typical Operating Characteristics ### 14 Detailed Description - 15 State Machine Diagrams - 17 I<sup>2</sup>C Protocol #### 18 Register Overview - 18 Register Map - 22 Register Descriptions - 22 UV\_CALIB Register - 23 MOD\_CHANNEL\_CTRL Register - 23 ENABLE Register - 24 MEAS\_MODE0 Register - 25 MEAS\_MODE1 Register - 25 SAMPLE\_TIME0 Register - 26 SAMPLE\_TIME1 Register - 26 ALS\_NR\_SAMPLES0 Register - 26 ALS\_NR\_SAMPLES1 Register - 27 FD\_NR\_SAMPLES0 Register - 27 FD\_NR\_SAMPLES1 Register - 27 WTIME Register - 28 ALS Interrupt Low Threshold Registers - 28 ALS Interrupt High Threshold Registers - 29 Device Identification Registers - 29 STATUS Register - 30 ALS\_STATUS Register - 31 ALS Data Registers - 31 ALS\_STATUS2 Register - 32 ALS\_STATUS3 Register - 32 STATUS2 Register - 33 STATUS3 Register - 34 STATUS4 Register - 34 STATUS5 Register - 35 CFG0 Register - 35 CFG1 Register - 36 CFG2 Register - 37 CFG3 Register - 38 CFG4 Register - 39 CFG5 Register - 40 CFG6 Register41 CFG7 Register - 41 CFG8 Register - 41 CFG9 Register - 42 AGC Number of Samples Registers - 42 TRIGGER MODE Register - 43 CONTROL Register - 44 INTENAB Register - 45 SIEN Register - 45 MOD\_COMP\_CFG1 Register - 46 MEAS\_SEQR\_FD\_0 Register - 46 MEAS\_SEQR\_ALS\_FD\_1 Register - 47 MEAS\_SEQR\_APERS\_AND\_VSYNC\_WAIT Register - 47 MEAS\_SEQR\_RESIDUAL\_0 Register - 48 MEAS\_SEQR\_RESIDUAL\_1\_AND\_WAIT Register - 49 MEAS\_SEQR\_STEP0\_MOD\_GAINX\_L Register - 49 MEAS\_SEQR\_STEP0\_MOD\_GAINX\_H Register - 50 MEAS\_SEQR\_STEP1\_MOD\_GAINX\_L Register - 50 MEAS\_SEQR\_STEP1\_MOD\_GAINX\_H Register - 51 MEAS\_SEQR\_STEP2\_MOD\_GAINX\_L Register - 51 MEAS SEQR STEP2 MOD GAINX H Register - 52 MEAS\_SEQR\_STEP3\_MOD\_GAINX\_L Register - 52 MEAS\_SEQR\_STEP3\_MOD\_GAINX\_H Register - 53 MEAS\_SEQR\_STEP0\_MOD\_PHDX\_SMUX\_L Register - 54 MEAS\_SEQR\_STEP0\_MOD\_PHDX\_SMUX\_H Register - 55 MEAS\_SEQR\_STEP1\_MOD\_PHDX\_SMUX\_L Register - 56 MEAS\_SEQR\_STEP1\_MOD\_PHDX\_SMUX\_H Register - 57 MEAS\_SEQR\_STEP2\_MOD\_PHDX\_SMUX\_L Register - 58 MEAS\_SEQR\_STEP2\_MOD\_PHDX\_SMUX\_H Register - 59 MEAS\_SEQR\_STEP3\_MOD\_PHDX\_SMUX\_L Register - 60 MEAS SEQR STEP3 MOD PHDX SMUX H Register - 60 MOD\_CALIB\_CFG0 Register - 61 MOD\_CALIB\_CFG2 Register - 62 VSYNC Period Registers - 62 VSYNC\_PERIOD\_TARGET Registers - 63 VSYNC\_CONTROL Register - 64 VSYNC\_CFG Register - 65 VSYNC\_GPIO\_INT Register - 66 MOD FIFO DATA CFG0 Register - 67 MOD\_FIFO\_DATA\_CFG1 Register - 68 MOD\_FIFO\_DATA\_CFG2 Register - 68 FIFO THR Register - 69 FIFO\_STATUS0 Register - 69 FIFO\_STATUS1 Register - 70 FIFO\_DATA Registers - 71 Application Information - 72 Package Drawings & Markings - 73 PCB Pad Layout - 74 Tape & Reel Information - 75 Soldering & Storage Information - 75 Soldering Information - 76 Storage Information - 76 Moisture Sensitivity - 76 Shelf Life - 77 Floor Life - 77 Rebaking Instructions Page 84Datasheet, PublicDocument Feedback[v4-00] 2022-Dec-22 - 78 Ordering & Contact Information - 79 RoHS Compliant & ams Green Statement - 80 Copyrights & Disclaimer - 81 Document Status - 82 Revision Information **Datasheet, Public** Page 85 **Document Feedback**