## ACFJ-3262T

## Automotive Dual-Channel 10-Amp Peak Gate Drive Optocoupler for MOSFET/IGBT with Rail-to-Rail Output Voltage in SO-24 Package

## Description

The Broadcom ${ }^{\circledR}$ ACFJ-3262T driver is a 10A peak, rail-torail output Automotive $\mathrm{R}^{2}$ Coupler ${ }^{\text {TM }}$ gate drive optocoupler. The ACFJ-3262T comes in a compact, surface-mountable SO-24 package with two independent isolated channels for space-savings. It provides an isolation voltage of $5 \mathrm{k} \mathrm{V}_{\mathrm{rms}}$ between input and output channels and differential voltage of $900 V_{D C}$ between two output channels.

The ACFJ-3262T is primarily designed with high peak driving current capability to ensure optimum performance for direct driving MOSFET or IGBT in various applications. The ACFJ-3262T features fast propagation delay and tight channel-to-channel skew, which make it ideal for driving SiC MOSFET and IGBTs at high frequency DC-DC and AC-DC converters.

Broadcom $R^{2}$ Coupler isolation products provide reinforced insulation and reliability that delivers safe signal isolation critical in automotive and high temperature industrial applications.

Figure 1: Functional Diagram


## Features

- Qualified to AEC-Q100 Grade 1 Test Guidelines
- Automotive temperature range: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
- High output driving current: 10A (typical)
- Rail-to-rail output voltage
- Propagation delay: 95 ns max.
- Channel-to-channel skew: 9 ns max.
- Wide operating supply ( $\mathrm{V}_{\mathrm{DD}}$ ) range: 10 V to 25 V
- Undervoltage lock-out (UVLO) protection with hysteresis
- Low supply current allows bootstrap half-bridge topology: $\mathrm{I}_{\mathrm{DD}}=4 \mathrm{~mA}$ max.
- Common mode transient immunity (CMTI) $>100 \mathrm{kV} / \mu \mathrm{s}$ at $V_{C M}=1000 \mathrm{~V}$
- High noise immunity
- Direct LED input with low input impedance and low noise sensitivity
- Dual-channel in SO-24 package with $8.3-\mathrm{mm}$ creepage and clearance
- $2.8-\mathrm{mm}$ creepage between two output drivers
- Regulatory approvals:
- UL1577 5k $\mathrm{V}_{\text {rms }}$ for 1 min
- CAN/CSA-C22.2 No. 62368-1
- DIN/EN 607474-5-5 $\mathrm{V}_{\text {IORM }}=1230 \mathrm{~V}_{\text {PEAK }}$


## Applications

- Powertrain DC-DC converter
- EV/PHEV onboard charger
- Automotive isolated MOSFET/IGBT gate drive for inverter and HVAC

CAUTION! Take normal static precautions in the handling and assembly of this component to prevent damage, degradation, or both that might be induced by ESD. The components featured in this data sheet are not to be used in military or aerospace applications or environments.

## Ordering Information

| Part Number | Option <br> (RoHS Compliant) | Package | Surface Mount | Tape and <br> Reel | IEC/EN/DIN EN <br> 60747-5-5 | Quantity |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | -000 E |  | X |  | X | 45 per tube |
|  | $-500 E$ |  | X | X | X | 850 per reel |

To order, choose a part number from the part number column and combine it with the desired option from the option column to form an order entry.

Example: ACFJ-3262T-500E to order the product of SO-24 Surface Mount package in Tape and Reel packaging with IEC/EN/DIN EN 60747-5-5 Safety Approval in RoHS compliant.

Options data sheets are available. Contact your Broadcom sales representative or an authorized distributor for information.

## Package Outline Drawing

Figure 2: ACFJ-3262T


## NOTE:

1. Dimensions are in millimeters (inches).
2. Lead coplanarity $=0.10 \mathrm{~mm}$ ( 0.004 inches), Mold Flash on each side $=0.203 \mathrm{~mm}$ ( 0.008 inches) max.

Customers should contact their PCB manufacturers for solder-mask tolerance between and around signal pads.

## Product Overview Description

The ACFJ-3262T (shown in Figure 1) is a dual-channel, high peak driving current, rail-to-rail output isolated MOSFET/IGBT gate driver in compact SO-24 package. It can operate over wide VDD range of 10 V to 25 V with undervoltage lock-out protection. The ACFJ-3262T has two separate source and sink outputs to facilitate tuning of turn-on and turn-off gate resistors. Direct LED input allows flexible logic configuration and differential current mode driving with low input impedance, greatly increasing noise immunity.

## Package Pinout

Figure 3: ACFJ-3262T Pinout


## Pin Descriptions

| Pin | Name | Function | Pin | Name | Function |
| :---: | :---: | :--- | :---: | :---: | :--- |
| 1 | NC | No connection | 24 | VDD1 | Driver 1 supply voltage |
| 2 | CA1(DNC) | Cathode 1 <br> (Do not connect externally.) | 23 | VOUTP1 | Driver 1 output to turn on gate of MOSFET/IGBT |
| 3 | AN1 | Anode 1 | 22 | VOUTN1 | Driver 1 output to turn off gate of MOSFET/IGBT |
| 4 | CA1 | Cathode 1 | 21 | VSS1 | Driver 1 Ground (Connect a decoupling capacitor <br> to VSS1 and VDD1 locally and closely to the <br> device.) |
| 8 | NC | No connection | 17 | VDD2 | Driver 2 supply voltage |
| 9 | CA2 (DNC) | Cathode 2 <br> (Do not connect externally.) | 16 | VSS2 (DNC) | Driver 2 Ground (Additional pin for VSS2 lead <br> frame support. Internally connected to pin 13. Do <br> not connect externally to avoid ground loop.) |
| 10 | AN2 | Anode 2 | 15 | VOUTP2 | Driver 2 output to turn on gate of MOSFET/IGBT |
| 11 | CA2 | Cathode 2 | 14 | VOUTN2 | Driver 2 output to turn off gate of MOSFET/IGBT |
| 12 | NC | No connection | 13 | VSS2 | Driver 2 Ground (Connect a decoupling capacitor <br> to VSS2 and VDD2 locally and closely to the <br> device.) |

## Recommended PB-Free IR Profile

Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision).
NOTE: Non-halide flux should be used.

## Regulatory Information

The ACFJ-3262T is approved by the following organizations:

- UL - Recognized under UL 1577, component recognition program up to $\mathrm{V}_{\text {ISO }}=5000 \mathrm{~V}_{\text {rms }}$
- CAN/CSA - CAN/CSA-C22.2 No. 62368-1
- IEC/DIN/EN - IEC 60747-5-5, DIN/EN 60747-5-5


## IEC/EN/DIN EN 60747-5-5 Insulation Characteristics

| Description | Symbol | Characteristic | Unit |
| :---: | :---: | :---: | :---: |
| ```Installation Classification per DIN VDE 0110/1.89, Table 1 For Rated Mains Voltage \leq 150 V \ms For Rated Mains Voltage \leq 300 V Vms For Rated Mains Voltage \leq600 V vms For Rated Mains Voltage \leq 1000 \ \ms``` |  | $\begin{aligned} & I-I V \\ & I-I V \\ & I-I V \\ & I-I I I \end{aligned}$ |  |
| Climatic Classification |  | 40/125/21 |  |
| Pollution Degree (DIN VDE 0110/1.89) |  | 2 |  |
| Maximum Working Insulation Voltage | $V_{\text {IORM }}$ | 1230 | $V_{\text {PEAK }}$ |
| Input to Output Test Voltage, Method $\mathrm{b}^{\mathrm{a}}$ <br> $V_{\text {IORM }} \times 1.875=V_{P R}, 100 \%$ Production Test with $t_{m}=1$ second, Partial discharge $<5 \mathrm{pC}$ | $V_{\text {PR }}$ | 2306 | $V_{\text {PEAK }}$ |
| Input to Output Test Voltage, Method $\mathrm{a}^{\mathrm{a}}$ <br> $\mathrm{V}_{\text {IORM }} \times 1.6=\mathrm{V}_{\mathrm{PR}}$, Type and Sample Test, $\mathrm{t}_{\mathrm{m}}=10$ seconds, Partial discharge $<5 \mathrm{pC}$ | $V_{P R}$ | 1968 | $V_{\text {PEAK }}$ |
| Highest Allowable Overvoltage ${ }^{\text {a }}$ <br> (Transient Overvoltage $\mathrm{t}_{\text {ini }}=60$ seconds) | $V_{\text {IOTM }}$ | 8000 | $V_{\text {PEAK }}$ |
| Safety-Limiting Values - maximum values allowed in the event of a failure ${ }^{\text {b }}$ <br> Case Temperature <br> Input Current <br> Output Power | $T_{S}$ <br> $I_{S, ~ I N P U T}$ $\mathrm{P}_{\mathrm{S} \text {, OUTPUT }}$ | $\begin{gathered} 175 \\ 400 \\ 1200 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ <br> mA <br> mW |
| Insulation Resistance at $\mathrm{T}_{\mathrm{S}}, \mathrm{V}_{1 \mathrm{O}}=500 \mathrm{~V}$ | $\mathrm{R}_{\mathrm{S}}$ | $>10^{9}$ | $\Omega$ |

a. Refer to the optocoupler section of the Isolation and Control Components Designer's Catalog, under Product Safety Regulation section IEC/EN/DIN EN 60747-5-5, for a detailed description of Method a and Method b partial discharge test profiles.
b. Isolation characteristics are guaranteed only within the safety maximum ratings, which must be ensured by protective circuits in application. Surface mount classification is Class A in accordance with CECCOO802.

## Insulation and Safety Related Specifications

| Parameter | Symbol | Value | Unit | Conditions |
| :--- | :---: | :---: | :---: | :--- |
| Minimum External Air Gap (Clearance) | $\mathrm{L}(101)$ | 8.3 | mm | Measured from input terminals to output terminals, <br> shortest distance through air. |
| Minimum External Tracking (Creepage) | $\mathrm{L}(102)$ | 8.3 | mm | Measured from input terminals to output terminals, <br> shortest distance path along body. |
| Minimum Internal Plastic Gap <br> (Internal Clearance) | 0.3 | mm | Through insulation, distance conductor to conductor, <br> usually the straight-line distance thickness between the <br> emitter and detector. |  |
| Tracking Resistance <br> (Comparative Tracking Index) | CTI | $>600$ | V | DIN IEC 112/VDE 0303 Part 1. |
| Isolation Group |  | I | - | Material Group (DIN VDE 0110). |

## Absolute Maximum Ratings

Unless otherwise specifies, all voltages at output IC reference to $\mathrm{V}_{\mathrm{SS}}$.

| Parameter | Symbol | Min. | Max. | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Storage Temperature | $\mathrm{T}_{\text {S }}$ | -55 | 150 | ${ }^{\circ} \mathrm{C}$ |  |
| Operating Temperature | $\mathrm{T}_{\mathrm{A}}$ | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |  |
| IC Junction Temperature | $\mathrm{T}_{J}$ | - | 150 | ${ }^{\circ} \mathrm{C}$ |  |
| Average LED Input Current | $\mathrm{I}_{\mathrm{F} \text { (AVG1) }}, \mathrm{I}_{\mathrm{F}(\mathrm{AVG2)}}$ | - | 20 | mA |  |
| Peak Transient LED Input Current (<1 $\mu \mathrm{s}$ pulse width, 300 pps ) | $\mathrm{I}_{\mathrm{F} \text { (TRAN1) }}, \mathrm{I}_{\mathrm{F} \text { (TRAN2) }}$ | - | 1 | A |  |
| Reverse Input Voltage ( $\mathrm{V}_{\mathrm{CA}}-\mathrm{V}_{\mathrm{AN}}$ ) | $\mathrm{V}_{\mathrm{R} 1}, \mathrm{~V}_{\mathrm{R} 2}$ | - | 6 | V |  |
| Total Output Supply Voltage | $\left(V_{D D 1}-V_{S S 1}\right),\left(V_{D D 2}-V_{S S 2}\right)$ | -0.5 | 35 | V |  |
| High Side Output Voltage | $\mathrm{V}_{\mathrm{OH} 1}, \mathrm{~V}_{\mathrm{OH} 2}$ | -0.5 | $\mathrm{V}_{\mathrm{DD}}$ | V |  |
| Low Side Output Voltage | $\mathrm{V}_{\mathrm{OL} 1}, \mathrm{~V}_{\mathrm{OL} 2}$ | -0.5 | $\mathrm{V}_{\mathrm{DD}}$ | V |  |
| Output Sourcing Current | $\mathrm{l}_{\mathrm{OH} 1}, \mathrm{l}_{\mathrm{OH} 2}$ | -7 | - | A | a |
| Output Sinking Current | $\mathrm{I}_{\mathrm{OL} 1}$, $\mathrm{I}_{\text {OL2 }}$ | - | 7 | A | a |
| Output IC Power Dissipation | $\mathrm{P}_{\mathrm{O}}$ | - | 1000 | mW | b |
| LED Power Dissipation | $\mathrm{P}_{\text {LED }}$ | - | 100 | mW | c |
| ESD Immunity | $\mathrm{V}_{\mathrm{ESD}}$ | - | 2.5 | kV | d |
|  |  | - | 750 | V | e |
|  |  | - | 500 | V | f |

a. Maximum pulse width $=100 \mathrm{~ns}$ and duty cycle at $0.4 \%$.
b. Output IC power dissipation is derated linearly above $105^{\circ} \mathrm{C}$ from 1000 mW to 600 mW at $125^{\circ} \mathrm{C}$.
c. Input LED power dissipation is derated linearly above $105^{\circ} \mathrm{C}$ from 100 mW to 80 mW at $125^{\circ} \mathrm{C}$.
d. Human body model (HBM) per AEC Q100-002, all pins.
e. Charge device model (CDM) per AEC Q100-011, all corner pins.
f. Charge device model (CDM) per AEC Q100-011, all pins.

## Recommended Operating Conditions

| Parameter | Symbol | Min. | Max. | Unit | Note |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Operating Temperature | $\mathrm{T}_{\mathrm{A}}$ | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |  |
| Total Output IC Supply Voltage | $\left(\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}\right)$ | 10 | 25 | V |  |
| Input LED Turn On Current (ON) | $\mathrm{I}_{\mathrm{F}(\mathrm{ON})}$ | 10 | 16 | mA |  |
| Input LED Turn Off Voltage $\left(\mathrm{V}_{\mathrm{AN}}-\mathrm{V}_{\mathrm{CA}}\right)$ | $\mathrm{V}_{\mathrm{F}(\mathrm{OFF})}$ | -5.5 | 0.8 | V |  |
| Output IC Supply Decoupling Capacitor $\left(\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}\right)$ | $\mathrm{C}_{\mathrm{VDD}}$ | 10 | - | $\mu \mathrm{F}$ | a |
| Minimum Input Pulse Width | $\mathrm{t}_{\mathrm{ON}(\text { LED })}$ | 100 | - | ns | b |

a. It is recommended to check external decoupling capacitor derating guidelines.
b. Minimum input pulse width for a guarantee output pulse under no load condition.

## Electric Specifications (DC)

Unless otherwise specified, all minimum/maximum specifications are at recommended operating conditions. All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{Ground}$.

| Parameter | Symbol | Min. | Typ. | Max. | Unit | Test Conditions | Fig. | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{OH} 1 \text { (PEAK), }} \mathrm{I}_{\mathrm{OH} 2 \text { (PEAK) }}$ Peak Sourcing Current | $\mathrm{I}_{\text {OH(PEAK }}$ | - | -10 | -6 | A | $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\text {OUTP }}=15 \mathrm{~V}$ | 15 | a |
| $\mathrm{I}_{\mathrm{OL1}}$ (PEAK), $\mathrm{I}_{\mathrm{OL} 2(\text { PEAK) }}$ Peak Sinking Current | Iol(PEAK) | 6 | 9 | - | A | $\mathrm{V}_{\text {OUTN }}-\mathrm{V}_{\text {SS }}=15 \mathrm{~V}$ | 14 | a |
| $\mathrm{R}_{\mathrm{DS} 1, \mathrm{OH}}, \mathrm{R}_{\mathrm{DS} 2, \mathrm{OH}}$ Output Resistance at High State | $\mathrm{R}_{\mathrm{DS}, \mathrm{OH}}$ | 0.4 | 0.8 | 1.3 | $\Omega$ | $\mathrm{IOH}_{\mathrm{OH}}=-3 \mathrm{~A}$ |  | b |
| $\mathrm{R}_{\mathrm{DS} 1, \mathrm{OL}}, \mathrm{R}_{\mathrm{DS} 2, \mathrm{OL}}$ Output Resistance at Low State | $\mathrm{R}_{\mathrm{DS}, \mathrm{OL}}$ | 0.2 | 0.6 | 1.2 | $\Omega$ | $\mathrm{I}_{\mathrm{OL}}=3 \mathrm{~A}$ |  | b |
| $\mathrm{V}_{\mathrm{OH} 1}, \mathrm{~V}_{\mathrm{OH} 2}$ <br> Output Voltage at High State | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{DD}}-0.3$ | $V_{D D}-0.06$ | - | V | $\begin{aligned} & \mathrm{I}_{\mathrm{F}}=10 \mathrm{~mA}, \\ & \mathrm{I}_{\mathrm{OH}}=-10 \mathrm{~mA} \end{aligned}$ |  | c |
| $\mathrm{V}_{\mathrm{OL} 1}, \mathrm{~V}_{\mathrm{OL} 2}$ <br> Output Voltage at Low State | $\mathrm{V}_{\mathrm{OL}}$ | - | 0.06 | 0.3 | V | $\begin{aligned} & \mathrm{V}_{\mathrm{F}}=0 \mathrm{~V}, \\ & \mathrm{l}_{\mathrm{OL}}=100 \mathrm{~mA} \end{aligned}$ |  |  |
| $\mathrm{V}_{\text {UVLO1+ }}, \mathrm{V}_{\text {UVLO2+ }}$ UVLO Low to High Threshold | $\mathrm{V}_{\text {UVLO+ }}$ | 8.2 | 8.6 | 9.1 | V | $\mathrm{I}_{\mathrm{F}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{OH}}>5 \mathrm{~V}$ |  |  |
| $V_{\text {UVLO1_, }} V_{\text {UVLO2- }}$ UVLO High to Low Threshold | V UVLO- | 7.2 | 7.6 | 8.0 | V | $\mathrm{I}_{\mathrm{F}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{OL}}<5 \mathrm{~V}$ |  |  |
| $V_{\text {UVLO1_HYS }}$, VUVLO2_HYS UVLO Hysteresis | V ${ }_{\text {UVLO_HYS }}$ | 0.8 | 1 | 1.3 | V |  |  |  |
| $\mathrm{I}_{\mathrm{DDH}}$, $\mathrm{I}_{\mathrm{DDH} 2}$ <br> High Level Supply Current | $\mathrm{I}_{\mathrm{DDH}}$ | - | 2.8 | 4 | mA | $\mathrm{I}_{\mathrm{F}}=10 \mathrm{~mA}$, No Load | 13,17 |  |
| $I_{D D L}, I_{D D L 2}$ <br> Low Level Supply Current | $\mathrm{I}_{\text {DLL }}$ | - | 2.7 | 4 | mA | $\mathrm{V}_{\mathrm{F}}=0 \mathrm{~V}$, No Load | 12,17 |  |
| $\mathrm{I}_{\mathrm{TH} 1+}, \mathrm{I}_{\mathrm{TH} 2+}$ <br> LED Current Low to High Threshold | $\mathrm{I}_{\text {TH+ }}$ | 0.5 | 2.6 | 7 | mA |  |  |  |
| $I_{\text {TH1 } 1, ~}$ I ${ }_{\text {TH2- }}$ LED Current High to Low Threshold | $\mathrm{I}_{\text {TH- }}$ | - | 2.1 | 6 | mA |  |  |  |
| $\mathrm{I}_{\text {TH1_HYS }}, \mathrm{I}_{\mathrm{TH} 2 \_H Y S}$ LED Turn on Current Hysteresis | $\mathrm{I}_{\text {TH_HYS }}$ | - | 0.5 | - | mA |  |  |  |


| Parameter | Symbol | Min. | Typ. | Max. | Unit | Test Conditions | Fig. | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{F} 1}, \mathrm{~V}_{\mathrm{F} 2}$ <br> LED Forward Voltage Drop | $V_{F}$ | 1.25 | 1.55 | 1.85 | V | $\mathrm{I}_{\mathrm{F}}=10 \mathrm{~mA}$ | 18,16 |  |
| $\Delta \mathrm{V}_{\mathrm{F} 1} / \Delta \mathrm{T}_{\mathrm{A} 1}, \Delta \mathrm{~V}_{\mathrm{F} 2} / \Delta \mathrm{T}_{\mathrm{A} 2}$ <br> Temperature Coefficient of $\mathrm{V}_{\mathrm{F} 1}, \mathrm{~V}_{\mathrm{F} 2}$ | $\Delta \mathrm{V}_{\mathrm{F}} / \Delta \mathrm{T}_{\mathrm{A}}$ | - | -1.7 | - | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{F}}=10 \mathrm{~mA}$ |  |  |
| $\mathrm{V}_{\mathrm{FHL} 1}, \mathrm{~V}_{\mathrm{FHL} 2}$ <br> LED High to Low Threshold Voltage | $\mathrm{V}_{\mathrm{FHL}}$ | 0.8 | - | - | V |  |  |  |
| $\mathrm{V}_{\mathrm{BR} 1}, \mathrm{~V}_{\mathrm{BR} 2}$ <br> LED Reverse Breakdown Voltage $\left(\mathrm{V}_{\mathrm{CA}}-\mathrm{V}_{\mathrm{AN}}\right)$ | $\mathrm{V}_{\mathrm{BR}}$ | 6 | - | - | V | $\mathrm{I}_{\mathrm{F}}=-100 \mu \mathrm{~A}$ |  |  |
| $\mathrm{C}_{\mathrm{IN} 1}, \mathrm{C}_{\mathrm{IN} 2}$ <br> LED Input Capacitance | $\mathrm{C}_{\text {IN }}$ | - | 30 | - | pF |  |  |  |

a. Short circuit pulsed current at $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}=30 \mathrm{~V}$ and pulse duration less than $1 \mu \mathrm{~s}$.
b. Output is sourced at -3 A or 3 A with maximum pulse width of $10 \mu \mathrm{~s}$.
c. $\mathrm{V}_{\mathrm{OH}}$ is measured with a DC load current. When driving capacitive loads, $\mathrm{V}_{\mathrm{OH}}$ will approach $\mathrm{V}_{\mathrm{DD}}$ as $\mathrm{I}_{\mathrm{OH}}$ approaches zero amps.

## Switching Specifications (AC)

Unless otherwise specified, all minimum/maximum specifications are at recommended operating conditions. All typical values at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=$ Ground.

| Parameter | Symbol | Min. | Typ. | Max. | Unit | Test Conditions | Fig. | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PLH1 } 1}, t_{\text {PLH2 }}$ <br> Input Pulse to High Level Output Propagation Delay Time | $t_{\text {PLH }}$ | 45 | 68 | 95 | ns | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=2.2 \mathrm{nF}, \\ & \mathrm{f}=20 \mathrm{kHz}, \end{aligned}$ <br> Duty cycle $=50 \%$ | 4, 5, 8 |  |
| $\mathrm{t}_{\mathrm{PHL} 1}, \mathrm{t}_{\mathrm{PHL}}$ <br> Input Pulse to Low Level Output Propagation <br> Delay Time | $\mathrm{t}_{\text {PHL }}$ | 45 | 67 | 95 | ns | $\begin{aligned} & \mathrm{R}_{\mathrm{G}}=2 \Omega \\ & \mathrm{R}_{\mathrm{IN}}=240 \Omega \end{aligned}$ | 4, 5, 9 |  |
| $\mathrm{PWD}_{1}, \mathrm{PWD}_{2}$ <br> Pulse Width Distortion | PWD | -20 | 1 | 20 | ns | $\begin{aligned} & V_{I N}=5 \mathrm{~V} \\ & V_{D D}-V_{S S}=15 \mathrm{~V} \end{aligned}$ | 10 | a |
| $\mathrm{DTD}_{1}, \mathrm{DTD}_{2}$ <br> Dead Time Distortion Caused by Any Two Parts | DTD | -30 | 1 | 30 | ns |  |  | b |
| $\mathrm{T}_{\mathrm{CSK} 1}, \mathrm{~T}_{\mathrm{CSK} 2}$ <br> Channel-to-Channel Skew | $\mathrm{T}_{\text {CSK }}$ | -9 | 1 | 9 | ns |  |  | c |
| $\mathrm{t}_{\mathrm{R} 1}, \mathrm{t}_{\mathrm{R} 2}$ <br> Output Rise Time (20\% to 80\%) | $\mathrm{t}_{\mathrm{R}}$ | - | 7 | 15 | ns |  | 5 |  |
| $\mathrm{t}_{\mathrm{F} 1}, \mathrm{t}_{\mathrm{F} 2}$ <br> Output Fall Time (80\% to 20\%) | $\mathrm{t}_{\mathrm{F}}$ | - | 7 | 15 | ns |  | 5 |  |
| $\left\|\mathrm{CM}_{\mathrm{H} 1}\right\|,\left\|\mathrm{CM}_{\mathrm{H} 2}\right\|$ <br> Output High Level Common Mode Transient Immunity | ${ }^{\text {CM }} \mathrm{CM}_{\mathrm{H}}$ | 100 | - | - | kV/ $/$ s | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{DD}}= \\ & 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=1 \mathrm{kV}, \end{aligned}$ | 6 | d |
| $\left\|\mathrm{CM}_{\mathrm{L} 1}\right\|,\left\|\mathrm{CM}_{\mathrm{L} 2}\right\|$ <br> Output Low Level Common Mode Transient Immunity | $\mid \mathrm{CM}_{\mathrm{L}} \mathrm{l}$ | 100 | - | - | kV/ $/$ s | with current limiting resistors at both AN and CA nodes | 7 | e |

a. Pulse width distortion (PWD) is defined as $t_{P H L}-t_{P L H}$ for the same part and channel.
b. Dead time distortion (DTD) is defined as $t_{P L H}-t_{P H L}$ between any two parts and channels under the same test condition. A negative DTD reduces original system dead time, while a positive DTD increases original system dead time.
c. Channel-to-channel skew ( $\mathrm{T}_{\mathrm{CSK}}$ ) is defined as propagation delay difference for the same part between Channel 1 and Channel 2 , on the same rising or falling edge ( $\mathrm{t}_{\mathrm{PLH}} / \mathrm{t}_{\mathrm{PHL}}$ ) under the same test condition.
d. Common mode transient immunity in the high state is the maximum tolerable $\mathrm{dV}_{\mathrm{CM}} / \mathrm{dt}$ of the common mode pulse, $\mathrm{V}_{\mathrm{CM}}$, to ensure that the output will remain in the high state (that is, $\mathrm{V}_{\mathrm{O}}>10 \mathrm{~V}$ ).
e. Common mode transient immunity in a low state is the maximum tolerable $d V_{C M} / d t$ of the common mode pulse, $V_{C M}$, to ensure that the output will remain in a low state (that is, $\mathrm{V}_{\mathrm{O}}<1.0 \mathrm{~V}$ ).

## Package Characteristics

| Parameter | Symbol | Min. | Typ. | Max. | Unit | Test Conditions | Note |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input-Output Momentary Withstand Voltage | $\mathrm{V}_{\mathrm{ISO}}$ | 5000 | - | - | $\mathrm{V}_{\mathrm{rms}}$ | $\mathrm{RH}<50 \%, \mathrm{t}=1 \mathrm{~min}$. <br> $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\mathrm{a}, \mathrm{b}$ |
| Resistance (Input-Output) | $\mathrm{R}_{\mathrm{I}-\mathrm{O}}$ | - | $10^{14}$ | - | $\Omega$ | $\mathrm{V}_{\mathrm{I}-\mathrm{O}}=500 \mathrm{~V}_{\mathrm{DC}}$ | c |
| Capacitance (Input-Output) | $\mathrm{C}_{\mathrm{I}-\mathrm{O}}$ | - | 0.8 | - | pF | $\mathrm{f}=1 \mathrm{MHz}$ | c |

a. The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating. For the continuous voltage rating, refer to your equipment level safety specification or IEC/EN/DIN EN 60747-5-5 Insulation Characteristics Table.
b. In accordance with UL1577, each optocoupler is proof tested by applying an insulation test voltage $\geq 6000 \mathrm{~V}_{\text {rms }}$ for 1 second.
c. The device is considered a two-terminal device: pins 1 to 12 are shorted together, and pins 13 to 24 are shorted together.

## Parameter Measurements

Figure 4 depicts the test setup to measure the gate driver's propagation delay. These settings correlate to the loading effects found in most automotive applications.

Figure 4: Propagation Delay Measurement Test Setup


Figure 5 shows the $20 \%$ to $80 \%$ rise and fall time measurement.
Figure 5: Rise and Fall Time Measurement


The common mode rejection test circuitries are shown in the following figures. Both CMR High (Figure 6) and Low (Figure 7) $\mathrm{V}_{\mathrm{O}}$ are probed in the presence of $\mathrm{V}_{\mathrm{CM}}$ at 1000 V .

Figure 6: CMR $\mathrm{V}_{\mathrm{O}}$ High Test Circuit


Figure 7: CMR $\mathrm{V}_{\mathrm{O}}$ Low Test Circuit


## Typical Performance Plots

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$. With capacitance load of 2.2 nF , unless otherwise noted.

Figure 8: $\mathbf{t}_{\text {PLH }}$ vs Temperature $\left(\mathbf{V}_{\text {OUTP }}\right)$


Figure 10: Pulse Width Distortion vs Temperature


Figure 12: $I_{D D L}$ vs Temperature


Figure 9: $\mathrm{t}_{\mathrm{PHL}}$ vs Temperature ( $\mathrm{V}_{\text {OUTN }}$ )


Figure 11: Channel-to-Channel Skew vs Temperature


Figure 13: $I_{D D H}$ vs Temperature


Figure 14: $\mathrm{I}_{\mathrm{OL}}$ vs $\mathrm{V}_{\text {OUTN }}$


Figure 16: $I_{F}$ vs $\mathbf{V}_{\mathbf{F}}$


Figure 15: $\mathrm{I}_{\mathrm{OH}}$ vs $\left(\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{OUTP}}\right)$


Figure 17: Supply Current vs. Supply Voltage


Figure 18: $\mathbf{V}_{\mathbf{F}}$ vs Temperature


## Thermal Resistance Model for ACFJ-3262T

Figure 19 shows the diagram for thermal resistance measurement. This is a multichip package with four heat sources. The effect of heating on one die due to the adjacent dice is considered by applying the theory of linear superposition. One die is heated while the temperatures of all the other dice are recorded after thermal equilibrium is reached. Hereafter, the second die is heated and all the dice temperatures are recorded, and so on, until the fourth die is heated. With the known ambient temperature, die junction temperature, and power dissipation, the thermal resistance can be calculated. The thermal resistance calculation can be cast in matrix form. This yields a 4-by-4 matrix for our case of four heat sources.

Figure 19: Thermal Resistance Measurements


## Definitions

$\mathrm{R}_{11}$ : Thermal Resistance of Die1 due to heating of Die1 ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) $\mathrm{R}_{12}$ : Thermal Resistance of Die1 due to heating of Die2 ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) $\mathrm{R}_{13}$ : Thermal Resistance of Die1 due to heating of Die3 ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) $\mathrm{R}_{14}$ : Thermal Resistance of Die1 due to heating of Die4 ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ )
$\mathrm{R}_{21}$ : Thermal Resistance of Die2 due to heating of Die1 ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) $\mathrm{R}_{22}$ : Thermal Resistance of Die2 due to heating of Die2 ( ${ }^{\mathrm{C}} / \mathrm{W}$ ) $\mathrm{R}_{23}$ : Thermal Resistance of Die2 due to heating of Die3 ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) $\mathrm{R}_{24}$ : Thermal Resistance of Die2 due to heating of Die4 ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ )
$\mathrm{R}_{31}$ : Thermal Resistance of Die3 due to heating of Die1 ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) $\mathrm{R}_{32}$ : Thermal Resistance of Die3 due to heating of Die2 ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) $\mathrm{R}_{33}$ : Thermal Resistance of Die3 due to heating of Die3 ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) $\mathrm{R}_{34}$ : Thermal Resistance of Die3 due to heating of Die4 ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ )
$\mathrm{R}_{41}$ : Thermal Resistance of Die4 due to heating of Die1 ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) $\mathrm{R}_{42}$ : Thermal Resistance of Die4 due to heating of Die2 ( ${ }^{\mathrm{C}} / \mathrm{W}$ ) $\mathrm{R}_{43}$ : Thermal Resistance of Die4 due to heating of Die3 ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) $\mathrm{R}_{44}$ : Thermal Resistance of Die4 due to heating of Die4 ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ )
$\mathrm{P}_{1}$ : Power dissipation of Die1 (W)
$\mathrm{P}_{2}$ : Power dissipation of Die2 (W)
$\mathrm{P}_{3}$ : Power dissipation of Die3 (W)
$\mathrm{P}_{4}$ : Power dissipation of Die4 (W)
$\mathrm{T}_{1}$ : Junction temperature of Die1 due to heat from all dice $\left({ }^{\circ} \mathrm{C}\right)$
$\mathrm{T}_{2}$ : Junction temperature of Die2 due to heat from all dice $\left({ }^{\circ} \mathrm{C}\right)$
$\mathrm{T}_{3}$ : Junction temperature of Die3 due to heat from all dice ( ${ }^{\circ} \mathrm{C}$ )
$\mathrm{T}_{4}$ : Junction temperature of Die4 due to heat from all dice $\left({ }^{\circ} \mathrm{C}\right)$
$\mathrm{T}_{\mathrm{A}}$ : Ambient temperature ( ${ }^{\circ} \mathrm{C}$ )
$\Delta T_{1}$ : Temperature difference between Die1 junction and $T_{A}$ $\Delta T_{2}$ : Temperature deference between Die2 junction and $T_{A}$ $\Delta T_{3}$ : Temperature difference between Die3 junction and $T_{A}$ $\Delta T_{4}$ : Temperature deference between Die4 junction and $T_{A}$ $\mathrm{T}_{1}=\left(\mathrm{R}_{11} \times \mathrm{P}_{1}+\mathrm{R}_{12} \times \mathrm{P}_{2}+\mathrm{R}_{13} \times \mathrm{P}_{3}+\mathrm{R}_{14} \times \mathrm{P}_{4}\right)+\mathrm{T}_{\mathrm{A}}-$ - (1)
$T_{2}=\left(R_{21} \times P_{1}+R_{22} \times P_{2}+R_{23} \times P_{3}+R_{24} \times P_{4}\right)+T_{A}--(2)$
$\mathrm{T}_{3}=\left(R_{31} \times P_{1}+R_{32} \times P_{2}+R_{33} \times P_{3}+R_{34} \times P_{4}\right)+T_{A}-(3)$
$T_{4}=\left(R_{41} \times P_{1}+R_{42} \times P_{2}+R_{43} \times P_{3}+R_{44} \times P_{4}\right)+T_{A}-(4)$

## Measurement Data

Measurement is done on a high effective thermal conductivity board according to JEDEC Standard 51-7.
Table 1: Test Board Thermal Conductivity Measurement Data

| Test Board | Test Board Conditions | Thermal Resistance | Power Dissipation Derating Chart |
| :---: | :---: | :---: | :---: |
|  | 4-layer board that embodies two signal layers, a power plane, and a ground plane. <br> Outer layers: 2 oz. Copper thickness Inner layers: 1 oz. Copper thickness | $\begin{aligned} & \mathrm{R}_{11}=193.9^{\circ} \mathrm{C} / \mathrm{W} \\ & \mathrm{R}_{12}=16.6^{\circ} \mathrm{C} / \mathrm{W} \\ & \mathrm{R}_{13}=12^{\circ} \mathrm{C} / \mathrm{W} \\ & \mathrm{R}_{14}=20.5^{\circ} \mathrm{C} / \mathrm{W} \\ & \mathrm{R}_{21}=16.7^{\circ} \mathrm{C} / \mathrm{W} \\ & \mathrm{R}_{22}=204.9^{\circ} \mathrm{C} / \mathrm{W} \\ & \mathrm{R}_{23}=19.7^{\circ} \mathrm{C} / \mathrm{W} \\ & \mathrm{R}_{24}=12^{\circ} \mathrm{C} / \mathrm{W} \\ & \mathrm{R}_{31}=16.7^{\circ} \mathrm{C} / \mathrm{W} \\ & \mathrm{R}_{32}=31^{\circ} \mathrm{C} / \mathrm{W} \\ & \mathrm{R}_{33}=42^{\circ} \mathrm{C} / \mathrm{W} \\ & \mathrm{R}_{34}=13.3^{\circ} \mathrm{C} / \mathrm{W} \\ & \mathrm{R}_{41}=31.6^{\circ} \mathrm{C} / \mathrm{W} \\ & \mathrm{R}_{42}=17.5^{\circ} \mathrm{C} / \mathrm{W} \\ & \mathrm{R}_{43}=13.9^{\circ} \mathrm{C} / \mathrm{W} \\ & \mathrm{R}_{44}=45.2^{\circ} \mathrm{C} / \mathrm{W} \end{aligned}$ | Figure 20: Power Derating Chart Based on High Effective Thermal Conductivity <br> NOTE: <br> - Input LED power dissipation is derated linearly above $105^{\circ} \mathrm{C}$ from 100 mW to 80 mW at $125^{\circ} \mathrm{C}$. <br> - Output IC power dissipation is derated linearly above $105^{\circ} \mathrm{C}$ from 1000 mW to 600 mW at $125^{\circ} \mathrm{C}$ |

## Notes on Thermal Calculation

Application and environmental design for ACFJ-3262T needs to ensure that the junction temperature of the internal ICs and LED within the gate driver optocoupler do not exceed $150^{\circ} \mathrm{C}$. The following equations are for the purposes of calculating the maximum power dissipation and corresponding effect on junction temperatures. The thermal resistance model shown here is not meant to and will not predict the performance of a package in an application-specific environment; it can only be used as a reference for thermal performance comparison under specified PCB layout as shown in Table 1.

## Calculation of Input LED Power Dissipation, $\mathbf{P}_{\mathbf{1}}$ and $\mathbf{P}_{\mathbf{2}}$

Input LED Power Dissipation $\left(\mathrm{P}_{1}\right)=\mathrm{I}_{\mathrm{F}(\mathrm{LED})}($ Recommended Max. $) \times \mathrm{V}_{\mathrm{F}\left(\mathrm{LED}, 125^{\circ} \mathrm{C}\right)} \times$ Duty Cycle

## Example:

$P_{1}=16 \mathrm{~mA} \times 1.85 \mathrm{~V} \times 50 \%$ duty cycle $=15 \mathrm{~mW}$
$P_{2}=P_{1}=15 \mathrm{~mW}$

## Calculation of Output IC Power Dissipation, $\mathrm{P}_{3}$ and $\mathrm{P}_{\mathbf{4}}$

Output IC Power Dissipation $\left(\mathrm{P}_{3}\right)=\mathrm{P}_{\mathrm{O}(\text { Static })}+\mathrm{P}_{\mathrm{HS}}+\mathrm{P}_{\mathrm{LS}}$
Where:

- $\mathrm{P}_{\mathrm{O}(\text { Static })}$ : Static power dissipated by the output IC $=I_{\mathrm{DD}} \times \mathrm{V}_{\mathrm{DD}}$
- $\mathrm{P}_{\mathrm{HS}}$ : High side switching power dissipation at $\mathrm{V}_{\mathrm{OH}} \mathrm{pin}=\left(\mathrm{V}_{\mathrm{DD}} \times \mathrm{Q}_{\mathrm{G}} \times \mathrm{f}_{\mathrm{PWM}}\right) \times \mathrm{R}_{\mathrm{DS}, \mathrm{OH}(\mathrm{MAX})} /\left(\mathrm{R}_{\mathrm{DS}, \mathrm{OH}(\mathrm{MAX})}+\mathrm{R}_{\mathrm{GH}}\right) / 2$
- $P_{L s}$ : Low side switching power dissipation at $\mathrm{V}_{\mathrm{OL}} \mathrm{pin}=\left(\mathrm{V}_{\mathrm{DD}} \times \mathrm{Q}_{\mathrm{G}} \times \mathrm{f}_{\mathrm{PWM}}\right) \times \mathrm{R}_{\mathrm{DS}, \mathrm{OL}(\mathrm{MAX})}\left(\mathrm{R}_{\mathrm{DS}, \mathrm{OL}(\mathrm{MAX})}+\mathrm{R}_{\mathrm{GL}}\right) / 2$
- $\mathrm{Q}_{\mathrm{G}}$ : SiC gate charge at 16 V supply voltage ( 110 nC )
- $\mathrm{f}_{\mathrm{PWM}}$ : Input LED switching frequency ( 400 kHz )
- $R_{\mathrm{DS}, \mathrm{OH}(\mathrm{MAX})}$ : Maximum high side output impedance (1.3 $)$
- $\mathrm{R}_{\mathrm{GH}}$ : External gate charging resistance ( $2.2 \Omega$ )
- $R_{D S, O L(M A X)}$ : Maximum low side output impedance (1.2 $)$
- $\mathrm{R}_{\mathrm{GL}}$ : External gate discharging resistance ( $2.2 \Omega$ )


## Example:

$$
\begin{aligned}
& \mathrm{P}_{\mathrm{HS}}=(16 \mathrm{~V} \times 110 \mathrm{nC} \times 400 \mathrm{kHz}) \times 1.3 \Omega /(1.3 \Omega+2.2 \Omega) / 2=130.74 \mathrm{~mW} \\
& \mathrm{P}_{\mathrm{LS}}=(16 \mathrm{~V} \times 110 \mathrm{nC} \times 400 \mathrm{kHz}) \times 1.2 \Omega /(1.2 \Omega+2.2 \Omega) / 2=124.24 \mathrm{~mW} \\
& \mathrm{P}_{\mathrm{O}(\text { Static })}=4 \mathrm{~mA}(\text { Data Sheet Max. }) \times 16 \mathrm{~V}=64 \mathrm{~mW} \\
& \mathrm{P}_{3}=64 \mathrm{~mW}+130.74 \mathrm{~mW}+124.24 \mathrm{~mW}=320 \mathrm{~mW} \\
& \mathrm{P}_{3}=\mathrm{P}_{4}=0.32 \mathrm{~mW}
\end{aligned}
$$

## Calculation of Junction Temperature for High Effective Thermal Conductivity Board

## Example:

Input LED1 Junction Temperature, $\mathrm{T}_{1}$

$$
\begin{aligned}
& =\left(R_{11} \times P_{1}+R_{12} \times P_{2}+R_{13} \times P_{3}+R_{14} \times P_{4}\right)+T_{A} \\
& =\left(193.9^{\circ} \mathrm{C} / \mathrm{W} \times 15 \mathrm{~mW}\right)+\left(16.6^{\circ} \mathrm{C} / \mathrm{W} \times 15 \mathrm{~mW}\right)+\left(12^{\circ} \mathrm{C} / \mathrm{W} \times 320 \mathrm{~mW}\right)+\left(20.5^{\circ} \mathrm{C} / \mathrm{W} \times 320 \mathrm{~mW}\right)+125^{\circ} \mathrm{C} \\
& =138^{\circ} \mathrm{C}<T_{J}(\text { absolute } \max ) \text { of } 150^{\circ} \mathrm{C}
\end{aligned}
$$

Input LED2 Junction Temperature, $T_{2}$

$$
\begin{aligned}
& =\left(R_{21} \times P_{1}+R_{22} \times P_{2}+R_{23} \times P_{3}+R_{24} \times P_{4}\right)+T_{A} \\
& =\left(16.7^{\circ} \mathrm{C} / \mathrm{W} \times 15 \mathrm{~mW}\right)+\left(204.9^{\circ} \mathrm{C} / \mathrm{W} \times 15 \mathrm{~mW}\right)+\left(19.7^{\circ} \mathrm{C} / \mathrm{W} \times 320 \mathrm{~mW}\right)+\left(12^{\circ} \mathrm{C} / \mathrm{W} \times 320 \mathrm{~mW}\right)+125^{\circ} \mathrm{C} \\
& =138^{\circ} \mathrm{C}<T_{J}(\text { absolute max }) \text { of } 150^{\circ} \mathrm{C}
\end{aligned}
$$

Output IC2 Junction Temperature, $\mathrm{T}_{3}$

$$
\begin{aligned}
& =\left(R_{31} \times P_{1}+R_{32} \times P_{2}+R_{33} \times P_{3}+R_{34} \times P_{4}\right)+T_{A} \\
& =\left(16.7^{\circ} \mathrm{C} / \mathrm{W} \times 15 \mathrm{~mW}\right)+\left(31^{\circ} \mathrm{C} / \mathrm{W} \times 15 \mathrm{~mW}\right)+\left(42^{\circ} \mathrm{C} / \mathrm{W} \times 320 \mathrm{~mW}\right)+\left(13.3^{\circ} \mathrm{C} / \mathrm{W} \times 320 \mathrm{~mW}\right)+125^{\circ} \mathrm{C} \\
& =143^{\circ} \mathrm{C}<T_{J}(\text { absolute } \max ) \text { of } 150^{\circ} \mathrm{C}
\end{aligned}
$$

Output IC1 Junction Temperature, $\mathrm{T}_{4}$

$$
\begin{aligned}
& =\left(R_{41} \times P_{1}+R_{42} \times P_{2}+R_{43} \times P_{3}+R_{44} \times P_{4}\right)+T_{A} \\
& =\left(31.6^{\circ} \mathrm{C} / \mathrm{W} \times 15 \mathrm{~mW}\right)+\left(17.5^{\circ} \mathrm{C} / \mathrm{W} \times 15 \mathrm{~mW}\right)+\left(13.9^{\circ} \mathrm{C} / \mathrm{W} \times 320 \mathrm{~mW}\right)+\left(45.2^{\circ} \mathrm{C} / \mathrm{W} \times 320 \mathrm{~mW}\right)+125^{\circ} \mathrm{C} \\
& =145^{\circ} \mathrm{C}<T_{J}(\text { absolute max }) \text { of } 150^{\circ} \mathrm{C}
\end{aligned}
$$

NOTE: Junction temperature of $T_{1}, T_{2}, T_{3}$, and $T_{4}$ must not exceed $150^{\circ} \mathrm{C}$ at any given ambient temperature $T_{A}$.

## Typical Application Circuit

Figure 21: ACFJ-3262T Typical Application Circuit


NOTE: Component value is subjected to change based on application conditions.

## Sizing the External Gate Resistor

The ACFJ-3262T has two separate source and sink outputs, which offers flexibility in tuning the turn-on and turn-off gate resistors for optimum MOSFET/IGBT switching performance. Typically, when working on a new design, the gate resistor value can be selected based on the recommended values given in MOSFET/IGBT data sheet under certain test conditions. However, it is also important to consider the gate driver capability during the design so that peak gate current is within the recommended ratings of the driver. If the ACFJ-3262T is used to drive MOSFET/IGBT directly, the designer has to consider the power dissipation for both the gate driver and the external gate resistors.

## Example:

Given $\mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=$ Ground $(0 \mathrm{~V})$ :

- Recommended $\mathrm{I}_{\mathrm{OH}(\text { PEAK })}=$ Maximum $\mathrm{V}_{\text {OUTP }}$ peak output souring current $=-6 \mathrm{~A}$
- Recommended $\mathrm{I}_{\mathrm{OL}(\text { PEAK })}=$ Minimum $\mathrm{V}_{\text {OUTN }}$ peak output souring current $=6 \mathrm{~A}$
- Minimum gate turn-on resistor, Rgon(min) $\geq\left(\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}\right) / I_{\mathrm{OH}(\mathrm{PEAK})}-\mathrm{R}_{\mathrm{DS}, \mathrm{OH}(\mathrm{ON})}=15 \mathrm{~V} / 6 \mathrm{~A}-0.8 \Omega=1.7 \Omega$
- Select Rgon $=1.8 \Omega$ to start with.
- Minimum gate turn-off resistor, $\operatorname{Rgoff}(\min ) \geq\left(\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}\right) / \mathrm{I}_{\mathrm{OL}(\mathrm{PEAK})}-\mathrm{R}_{\mathrm{DS}, \mathrm{OL}(\mathrm{ON})}=15 \mathrm{~V} / 6 \mathrm{~A}-0.6 \Omega=1.9 \Omega$ - Select Rgoff $=2 \Omega$ to start with.

Power dissipation of gate resistors can be calculated as follows:
Power dissipation in turn-on gate resistor, $\mathrm{P}_{(\text {Rgon })}=$ Average Igate(on) ${ }^{2} \times$ Rgon
Power dissipation in turn-off gate resistor, $\mathrm{P}_{(\text {Rgoff })}=$ Average Igate(off) ${ }^{2} \times$ Rgoff
When the initial Rgon and Rgoff values are selected, test the circuit with MOSFET/IGBT under actual application conditions to check for switching losses, MOSFET/IGBT voltage spike, and so on, to fine tune the gate resistor values.

## Layout Guidelines

The gate driver's output sinks about 10A, which the return current path of minimum inductance must be implemented during printed circuit board layout design to alleviate the effect of ground bounce, as the excitation of parasitic elements in the PCB/ gate driver become dominant.

The smallest loop between the outbound and return currents forms the least inductance. The gate driver should be placed close to the power devices (that is, MOSFET/IGBT) with short and thick traces to minimize the parasitic inductance along the high current switching path.

Adequate spacing should always be maintained between the high voltages isolated circuitry and any input referenced circuitry. Minimum spacing between two adjacent high-side isolated channels (that is, top and bottom channels) must be maintained as well. Insufficient spacing will reduce the effective isolation and may increase parasitic coupling that will degrade part performance. Figure 22 shows the recommended PCB layout guidelines.

Figure 22: PCB Layout Guidelines


The placement and routing of supply bypass capacitors require special attention. During switching transients, the majority of gate charge is supplied by bypass capacitors. Maintaining short bypass capacitor trace lengths will ensure low supply ripple and clean switching waveforms. It is recommended to connect the bypass capacitors to the power plane and ground plane with multiple via holes. The planes can provide better heat dissipation and, at the same time, serve as a natural decoupling capacitor to the IC. Figure 23 shows the bypass capacitors placement and PCB planes stack-up.

Figure 23: PCB Planes Stack-Up and Bypass Capacitors Placement


Copyright © 2022-2023 Broadcom. All Rights Reserved. The term "Broadcom" refers to Broadcom Inc. and/or its subsidiaries. For more information, go to www.broadcom.com. All trademarks, trade names, service marks, and logos referenced herein belong to their respective companies.

Broadcom reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design. Information furnished by Broadcom is believed to be accurate and reliable. However, Broadcom does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.

