Click here to ask an associate for production status of specific part numbers. ## Low-Power Arm Cortex-M4 with FPU-Based Microcontroller with Bluetooth 5 for Wearables ### **General Description** DARWIN is a new breed of low-power microcontrollers built to thrive in the rapidly evolving Internet of Things (IoT). They are smart, with the biggest memories in their class and a massively scalable memory architecture. They run forever, thanks to wearable-grade power technology. They are durable enough to withstand the most advanced cyberattacks. DARWIN microcontrollers are designed to run any application imaginable—in places where you would not dream of sending other microcontrollers. Generation UB microcontrollers are designed to handle the increasingly complex applications demanded by to-day's advanced battery-powered devices and wirelessly connected devices, while providing robust hardware security and Bluetooth<sup>®</sup> 5 Low Energy (Bluetooth LE) radio connectivity. The MAX32665/MAX32666 UB class microcontrollers are advanced systems-on-chips featuring an Arm<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU CPU for efficient computation of complex functions and algorithms with integrated power management. It also includes the newest generation Bluetooth 5 LE radio with support for long range (4x) and high throughput (2Mbps) and ADI's best-in-class hardware security suite trust protection unit (TPU). The devices offer large on-board memory with 1MB flash and 560KB SRAM. Split flash banks of 512KB each support seamless overthe-air upgrades, adding an additional degree of reliability. Memory scalability of data (SRAM) and code (Flash) space is supported by two SPI execute-in-place (SPIX) interfaces. Multiple high-speed interfaces are supported including HS-USB, secure digital interface (SD, SDIO, MMC, SD-HC, and microSD™), SPI, UART, and I<sup>2</sup>C serial interfaces, and an audio subsystem supporting PDM, PCM, I<sup>2</sup>S, and TDM interfaces. An 8-input, 10-bit ADC is available to monitor analog inputs from external sensors and meters. The devices are available in 109-bump WLP (0.35mm pitch) and 121-bump CTBGA (0.65mm pitch). ### **Applications** - Connected Home - Industrial Sensors - Payment/Fitness/Medical Wearables - Telemedicine - · Gaming Devices - Hearables #### **Benefits and Features** - High-Efficiency Microcontroller and Audio DSP for Wearable and Hearable Devices - Arm Cortex-M4 with FPU Up to 96MHz - Optional Second Arm Cortex-M4 with FPU Optimized for Data Processing - Low-Power, 7.3728MHz System Clock Option - 1MB Flash, Organized into Dual Banks 2 x 512KB - 560KB SRAM; 3 x 16KB Cache - · Bluetooth 5 Low Energy Radio - 1Mbps and 2Mbps Data Throughput - Long Range (125kbps and 500kbps) - · Advertising Extension - Rx Sensitivity: -95dbm; Tx Power Up to +4.5dbm - · On-Chip Matching with Single-Ended Antenna Port - Power Management Maximizes Operating Time for Battery Applications - Integrated SIMO SMPS for Coin-Cell Operation - Dynamic Voltage Scaling Minimizes Active Core Power Consumption - 27.3µA/MHz at 3.3V Executing from Cache - Selectable SRAM Retention in Low Power Modes with RTC Enabled - Multiple Peripherals for System Control - Three QSPI Master/Slave with Three Chip Selects Each, Three 4-Wire UARTs, Three I<sup>2</sup>C Master/ Slave, up to 50 GPIO - · QSPI (SPIXF) with Real-Time Flash Decryption - QSPI (SPIXR) RAM Interface Provides SRAM Expansion - 8-Input, 10-Bit Delta-Sigma ADC 7.8ksps - USB 2.0 HS Engine with Internal Transceiver - PDM Interface Supports Two Digital Microphones - I<sup>2</sup>S with TDM, Six 32-Bit Timers, Two High-Speed Timers, 1-Wire<sup>®</sup> Master, 16 Pulse Trains (PWM) - Secure Digital Interface Supports SD3.0/SDIO3.0/ eMMC4.51 - Secure Valuable IP/Data with Hardware Security - Trust Protection Unit (TPU) with MAA Supports Fast ECDSA and Modular Arithmetic - AES/SHA-2/DES/3DES Hardware Accelerator - · TRNG Seed Generator - Ensure Software Integrity and Loading - Secure Bootloader (SCPBL) - · Secure Boot ### **Simplified Block Diagram** ### **TABLE OF CONTENTS** | General Description | 1 | |----------------------------------------------------------------------|----| | Applications | 1 | | Benefits and Features | 1 | | Simplified Block Diagram | | | Absolute Maximum Ratings | | | Package Information | | | 109 WLP | | | 121 CTBGA | 7 | | Electrical Characteristics | 7 | | Electrical Characteristics—SPI | 16 | | Electrical Characteristics—I <sup>2</sup> C | 17 | | Electrical Characteristics—SD/SDIO/SDHC/MMC | 19 | | Electrical Characteristics—1-Wire Master | 19 | | Pin Configurations | 23 | | 109 WLP | 23 | | 121 CTBGA | 24 | | Pin Description | 24 | | Detailed Description | 29 | | MAX32665/MAX32666 | 29 | | Arm Cortex-M4 with FPU Processor | 29 | | Memory | 29 | | Internal Flash Memory | 29 | | Internal SRAM | 29 | | Secure Digital Interface | 29 | | Bluetooth 5 | | | Bluetooth 5 Low Energy Radio | | | Bluetooth 5 Software Stack | | | Comparators | | | Dynamic Voltage Scaling Controller | | | Clocking Scheme | | | General-Purpose I/O and Special Function Pins | | | Analog-to-Digital Converter (ADC) | | | Single-Inductor Multiple-Output Switch-Mode Power Supply (SIMO SMPS) | | | Power Management | | | Power Management Unit | | | ACTIVE Mode | | | SLEEP Mode | | | DEEPSLEEP Mode | | | BACKUP Mode | | ### TABLE OF CONTENTS (CONTINUED) | Wake-up Sources | 34 | |---------------------------------------------------|----| | Real-Time Clock | 34 | | CRC Module | 35 | | Programmable Timers | 35 | | 32-Bit Timer/Counter/PWM (TMR) | 35 | | Watchdog Timer (WDT) | 36 | | Pulse Train Engine (PT) | 37 | | HTIMER | 37 | | Serial Peripherals | 38 | | USB Controller | 38 | | Audio Interface | 38 | | I <sup>2</sup> C Interface | 38 | | Serial Peripheral Interface | 39 | | SPI Execute in Place (SPIX) Master | 39 | | UART | 39 | | 1-Wire Master (OWM) | 40 | | Standard DMA Controller | 40 | | Trusted Protection Unit (TPU) | 40 | | True Random Number Generator (TRNG) | 40 | | MAA | 41 | | AES | 41 | | SHA-2 | 41 | | Memory Decryption Integrity Unit (MDIU) | 41 | | Software Integrity and Root of Trust | 41 | | Root of Trust | 41 | | Secure Communications Protocol Bootloader (SCPBL) | 41 | | Secure Boot | | | Applications Information | | | Bypass Capacitor Recommendations | 43 | | USB Design Considerations | 43 | | V <sub>REGI</sub> Design Considerations | 44 | | Transmitted Spurious Emissions | 45 | | Bootloader Activation | 45 | | GPIO and Alternate Function Matrix | 45 | | Ordering Information | 47 | | Revision History | 48 | # Low-Power Arm Cortex-M4 with FPU-Based Microcontroller with Bluetooth 5 for Wearables ### LIST OF FIGURES | Figure 1. SPI Master Mode Timing Diagram | | |--------------------------------------------------|----| | Figure 2. SPI Slave Mode Timing Diagram | 20 | | Figure 3. I <sup>2</sup> C Timing Diagram | | | Figure 4. SD/SDIO/SDHC/MMC Timing Diagram | | | Figure 5. 1-Wire Master Data Timing Diagram | 22 | | Figure 6. Clocking Scheme Diagram | 32 | | Figure 7. 32-Bit Timer | 36 | | Figure 8. V <sub>DDB</sub> Signal Implementation | 44 | # Low-Power Arm Cortex-M4 with FPU-Based Microcontroller with Bluetooth 5 for Wearables ### LIST OF TABLES | Fable 1. MAX32665/MAX32666 Wake-up Sources | 34 | |----------------------------------------------------------------|----| | Fable 2. Common CRC Polynomials | 35 | | Fable 3. MAX32665/MAX32666 32-Bit Timer Instances | 36 | | Fable 4. MAX32665/MAX32666 Watchdog Timer Instances | 37 | | Fable 5. MAX32665/MAX32666 Pulse Train Instances | 37 | | Fable 6. MAX32665/MAX32666 HTIMER Instances | 37 | | Fable 7. MAX32665/MAX32666 I <sup>2</sup> C Instances | 38 | | Fable 8. MAX32665/MAX32666 SPI Instances | 39 | | Fable 9. MAX32665/MAX32666 UART Instances | 40 | | Fable 10. MAX32665/MAX32666 VREGI Capacitor Placement Priority | 44 | | Fable 11. MAX32666 Bootloader Activation Summary | 45 | | Fable 12. GPIO and Alternate Function Matrix | 45 | | | | ### **Absolute Maximum Ratings** | V <sub>COREA</sub> 0.3V to +1.21V | DM, DP (with respect to V <sub>SSB</sub> )0.3V to +3.6V | |-----------------------------------------------------------------|------------------------------------------------------------------| | V <sub>COREB</sub> 0.3V to +1.21V | V <sub>DDIO</sub> Combined Pins (sink)100mA | | V <sub>DDA</sub> 0.3V to +1.98V | V <sub>DDIOH</sub> Combined Pins (sink)100mA | | V <sub>DDIO</sub> 0.3V to +1.98V | V <sub>SSA</sub> | | V <sub>DDIOH</sub> 0.3V to +3.6V | V <sub>SS</sub> | | V <sub>REGI</sub> 0.3V to +3.6V | V <sub>SSPWR</sub> 100mA | | V <sub>TXIN</sub> 0.3V to +1.9V | V <sub>SSA_BT[1:5]</sub> 100mA | | V <sub>RXIN</sub> 0.3V to +1.9V | Output Current (sink) by Any GPIO Pin25mA | | V <sub>DDA_BT[1:5]</sub> 0.3V to +1V | Output Current (source) by Any GPIO Pin25mA | | RSTN, GPIO (V <sub>DDIO</sub> )0.3V to V <sub>DDIO</sub> + 0.5V | Continuous Package Power Dissipation CTBGA (multilayer | | GPIO (V <sub>DDIOH</sub> )0.3V to V <sub>DDIOH</sub> + 0.5V | board) $T_A = +70^{\circ}C$ (derate 31.0mW/°C above +70°C)1692mW | | 32KIN, 32KOUT0.3V to V <sub>DDA</sub> + 0.2V | Operating Temperature Range40°C to +85°C | | HFXIN, HFXOUT0.3V to V <sub>DDA</sub> + 0.2V | Storage Temperature Range65°C to +125°C | | AIN[7:0]0.3V to +3.6V | Soldering Temperature+260°C | | V <sub>DDB</sub> (with respect to V <sub>SSB</sub> ) | - | **Note:** No device pin can exceed 3.63V. All voltages with respect to V<sub>SS</sub> unless otherwise noted. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Package Information** #### 109 WLP | Package Code | W1093A4+1 | | | | |----------------------------------------|--------------------------------|--|--|--| | Outline Number | <u>21-100301</u> | | | | | Land Pattern Number | Refer to Application Note 1891 | | | | | Thermal Resistance, Four-Layer Board: | | | | | | Junction to Ambient (θ <sub>JA</sub> ) | 38.05°C/W | | | | | Junction to Case (θ <sub>JC</sub> ) | N/A | | | | #### **121 CTBGA** | Package Code | X12188+6C | |----------------------------------------|----------------| | Outline Number | <u>21-0680</u> | | Land Pattern Number | 90-0451 | | Thermal Resistance, Four-Layer Board: | | | Junction to Ambient (θ <sub>JA</sub> ) | 32.5°C/W | | Junction to Case (θ <sub>JC</sub> ) | 8.8°C/W | For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>. ### **Electrical Characteristics** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|--------------------|------------|----------------------------------------|-----|------|-------| | POWER SUPPLIES | | | | | | | | Core Input Supply<br>Voltage A | V <sub>COREA</sub> | | V <sub>COREA</sub><br>V <sub>RST</sub> | 1.1 | 1.21 | V | ### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------|------|--------| | Core Input Supply<br>Voltage B | V <sub>COREB</sub> | | V <sub>COREB</sub><br>V <sub>RST</sub> | 1.1 | 1.21 | V | | Input Supply Voltage,<br>Analog | V <sub>DDA</sub> | | 1.71 | 1.8 | 1.89 | V | | Input Supply Voltage,<br>TXIN | V <sub>TXIN</sub> | Bluetooth Transmitter Supply | 1.1 | 1.3 | 1.9 | V | | Input Supply Voltage, RXIN | V <sub>RXIN</sub> | Bluetooth Receiver Supply | 1.1 | 1.3 | 1.9 | V | | Input Supply Voltage,<br>Battery | V <sub>REGI</sub> | If power to the device is cycled, V <sub>REGI</sub> must exceed V <sub>REGI_POR(MIN)</sub> within 20ms after V <sub>DDA</sub> > 1.24V. After that, V <sub>REGI</sub> can settle to its final value. | 2.0 | 2.7 | 3.6 | V | | | V <sub>REGI_POR</sub> | | 2.4 | | | 7 | | Input Supply Voltage,<br>GPIO | V <sub>DDIO</sub> | | 1.71 | 1.8 | 1.89 | V | | Input Supply Voltage,<br>GPIO (High) | V <sub>DDIOH</sub> | | 1.71 | 1.8 | 3.6 | V | | | | Monitors V <sub>COREA</sub> | 0.72 | 0.77 | | | | | | Monitors V <sub>COREB</sub> | 0.72 | 0.77 | | | | | | Monitors V <sub>DDA</sub> | 1.60 | 1.65 | 1.69 | | | | | Monitors V <sub>DDB</sub> | 2.81 | 2.91 | | | | Power-Fail Reset Voltage | Reset | Monitors V <sub>DDIO</sub> | 1.60 | 1.65 | 1.69 | V | | Vollage | | Monitors V <sub>DDIOH</sub> | 1.60 | 1.65 | 1.69 | | | | | Monitors V <sub>REGI</sub> | 1.94 | | 2.08 | 1 | | | | Monitors V <sub>TXOUT</sub> | | 0.773 | | 1 | | | | Monitors V <sub>RXOUT</sub> | | 0.773 | | 1 | | Power-On Reset<br>Voltage | V <sub>POR</sub> | Monitors V <sub>COREA</sub> | | 0.63 | | V | | | <sup>I</sup> REGI_ACT | Total current into V <sub>REGI</sub> pins, f <sub>SYS</sub> <sub>CLK</sub> = 96MHz, V <sub>REGI</sub> = 3.3V, CPU0 in ACTIVE mode, executing While(1) from cache; inputs tied to V <sub>SS</sub> , V <sub>DDIO</sub> , or V <sub>DDIOH</sub> ; outputs source/sink 0mA | | 3.3 | | mA | | V <sub>REGI</sub> Current, ACTIVE<br>Mode | I <sub>REGI_</sub> SLOPE | This parameter is the slope of a line which includes the point I <sub>REGI ACT</sub> and a nonzero y-intercept. V <sub>REGI</sub> = 3.3V, f <sub>SYS CLK</sub> is changed only. DVS off. CPU0 in ACTIVE mode, executing While(1) from cache; inputs tied to V <sub>SS</sub> , V <sub>DDIO</sub> , or V <sub>DDIOH</sub> ; outputs source/sink 0mA | | 27.3 | | μΑ/MHz | | V <sub>REGI</sub> Current, SLEEP<br>Mode | I <sub>REGI_SLP</sub> | Total current into $V_{REGI}$ pins, $f_{SYS\_CLK}$ = 96MHz, $V_{REGI}$ = 3.3V, CPU0 in SLEEP mode; inputs tied to $V_{SS}$ , $V_{DDIO}$ , or $V_{DDIOH}$ ; outputs source/sink 0mA | | 2.1 | | mA | ### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------|----------------------------------|-----------------------------------------------------------------------|-------------------------------------------|------|----------------------------|--------|-------| | | | | RTC enabled, full memory retention | | 8.6 | | | | | | | RTC enabled, no memory retention | | 1.6 | | | | | | Total current into V <sub>REGI</sub> pins, V <sub>REGI</sub> | RTC disabled, no memory retention | | 1.2 | | | | V <sub>REGI</sub> Current,<br>BACKUP Mode | IREGI_BK | = 3.3V; inputs tied to V <sub>SS</sub> , V <sub>DDIO</sub> , or | RTC disabled, full memory retention | | 8.4 | | μΑ | | | | V <sub>DDIOH</sub> ; outputs<br>source/sink 0mA | RTC disabled,<br>32KB memory<br>retention | | 6.3 | | | | | | | RTC disabled,<br>64KB memory<br>retention | | 6.3 | | | | V <sub>REGI</sub> Fixed Current,<br>DEEPSLEEP Mode | I <sub>REGI_FDSL</sub> | Standby state with fu | ıll retention | | 10.0 | | μА | | V <sub>REGO_X</sub> Output<br>Current | V <sub>REGO_X_IOU</sub> | Output current for ea | ich of the V <sub>REGO_X</sub> | | 5 | 50 | mA | | V <sub>REGO_X</sub> Output<br>Current Combined | V <sub>REGO_X_IOU</sub><br>T_TOT | All four V <sub>REGO_X</sub> ou | tputs combined | | 15 | 100 | mA | | V <sub>REGO_X</sub> Output<br>Voltage Range | V <sub>REGO_X_RA</sub> | V <sub>REGI</sub> ≥ V <sub>REGO_X</sub> + | 0.5 | 1.0 | 1.85 | V | | | V <sub>REGO_X</sub> Efficiency | V <sub>REGO_X_EFF</sub> | V <sub>REGI</sub> = 2.7V, V <sub>REGO_X</sub> = 1.1V, load = 30mA | | | 90 | | % | | CLOCKS | | | | | | | | | System Clock<br>Frequency | fsys_clk | | | 8 | | 96,000 | kHz | | System Clock Period | tsys_clk | | | | 1/f <sub>SYS_C</sub><br>LK | | ns | | High-Speed Oscillator<br>Frequency | fHSCLK | Factory default, user 96MHz | adjustable 50MHz to | 92.5 | 96 | 99.6 | MHz | | Low-Power Oscillator<br>Frequency | f <sub>LPCLK</sub> | | | | 60 | | MHz | | RF Oscillator Frequency | fRFCLK | 32MHz crystal, $C_L = C_0 \le 7$ pF, temperatu initial tolerance ±20p | re stability ±20ppm, | | 32 | | MHz | | HFXIN, HFXOUT Input<br>Capacitance | C <sub>HFX_PIN</sub> | | | | 6 | | pF | | 7MHz Oscillator<br>Frequency | f <sub>7</sub> MCLK | | | | 7.3728 | | MHz | | RTC Input Frequency | f <sub>32KIN</sub> | 32kHz watch crystal,<br>ESR < 90kΩ, $C_0 \le 2$ | | | 32.768 | | kHz | | RTC Operating Current | I <sub>RTC_BDSLP</sub> | BACKUP or DEEPSLEEP mode | | | 0.39 | | μA | | RTC Power-Up Time | t <sub>RTC</sub> ON | | | | 250 | | ms | | Nanoring Oscillator<br>Frequency | f <sub>NANO</sub> | | | | 8 | | kHz | ### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|-----------------------------|----------| | GENERAL-PURPOSE I/C | ) | | | | • | | | Input Low Voltage for All | V <sub>IL_VDDIO</sub> | V <sub>DDIO</sub> selected as I/O supply | | | 0.3 ×<br>V <sub>DDIO</sub> | V | | GPIO | V <sub>IL_</sub> VDDIOH | V <sub>DDIOH</sub> selected as I/O supply | | | 0.3 ×<br>V <sub>DDIOH</sub> | V | | Input Low Voltage for RSTN | V <sub>IL_RSTN</sub> | | | 0.5 x<br>V <sub>COREA</sub> | | V | | Input High Voltage for | V <sub>IH_VDDIO</sub> | V <sub>DDIO</sub> selected as I/O supply | 0.7 ×<br>V <sub>DDIO</sub> | | | V | | All GPIO | V <sub>IH_VDDIOH</sub> | V <sub>DDIOH</sub> selected as I/O supply | 0.7 ×<br>V <sub>DDIOH</sub> | | | <b>V</b> | | Input High Voltage for RSTN | V <sub>IH_RSTN</sub> | | | 0.5 x<br>V <sub>COREA</sub> | | V | | | | $V_{\rm DDIO}$ selected as I/O supply, $V_{\rm DDIO}$ = 1.71V, GPIOn_DS_SEL[1:0] = 00, I <sub>OL</sub> = 1mA | | 0.2 | 0.4 | | | Output Low Voltage for All GPIO | V | V <sub>DDIO</sub> selected as I/O supply, V <sub>DDIO</sub> = 1.71V, GPIOn_DS_SEL[1:0] = 01, I <sub>OL</sub> = 2mA | | 0.2 | 0.4 | | | | V <sub>OL_VDDIO</sub> | V <sub>DDIO</sub> selected as I/O supply, V <sub>DDIO</sub> = 1.71V, GPIOn_DS_SEL[1:0] = 10, I <sub>OL</sub> = 4mA | | 0.2 | 0.4 | | | | age for | V <sub>DDIO</sub> selected as I/O supply, V <sub>DDIO</sub> = 1.71V, GPIOn_DS_SEL[1:0] = 11, I <sub>OL</sub> = 8mA | | 0.2 | 0.4 | | | | | V <sub>DDIOH</sub> selected as I/O supply, V <sub>DDIOH</sub> = 1.71V, GPIOn_DS_SEL[1:0] = 00, I <sub>OL</sub> = 1mA | | 0.2 | 0.4 | V | | | V | V <sub>DDIOH</sub> selected as I/O supply, V <sub>DDIOH</sub> = 1.71V, GPIOn_DS_SEL[1:0] = 01, I <sub>OL</sub> = 2mA | | 0.2 | 0.4 | | | | V <sub>OL_VDDIOH</sub> V <sub>DDIOH</sub> selected as I/O supply, V <sub>DDIOH</sub> = 1.71V, GPIOn_DS_SEL[1:0] = 10, I <sub>OL</sub> = 4mA | | 0.2 | 0.4 | | | | | | V <sub>DDIOH</sub> selected as I/O supply, V <sub>DDIOH</sub> = 1.71V, GPIOn_DS_SEL[1:0] = 11, I <sub>OL</sub> = 8mA | | 0.2 | 0.4 | | | Combined I <sub>OL</sub> , All GPIO | I <sub>OL_TOTAL</sub> | | | | 48 | mA | ### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----|-------|-------| | | | $V_{\rm DDIO}$ selected as I/O supply, $V_{\rm DDIO}$ = 1.71V, GPIOn_DS_SEL[1:0] = 00, I <sub>OL</sub> = -1mA | V <sub>DDIO</sub> -<br>0.4 | | | | | | Vousvenie | V <sub>DDIO</sub> selected as I/O supply, V <sub>DDIO</sub> = 1.71V, GPIOn_DS_SEL[1:0] = 01, I <sub>OL</sub> = -2mA | V <sub>DDIO</sub> -<br>0.4 | | | | | | VOH_VDDIO | V <sub>DDIO</sub> selected as I/O supply, V <sub>DDIO</sub> = 1.71V, GPIOn_DS_SEL[1:0] = 10, I <sub>OL</sub> = -4mA | V <sub>DDIO</sub> -<br>0.4 | | | | | Output High Voltage for | | V <sub>DDIO</sub> selected as I/O supply, V <sub>DDIO</sub> = 1.71V, GPIOn_DS_SEL[1:0] = 11, I <sub>OL</sub> = -8mA | V <sub>DDIO</sub> -<br>0.4 | | | V | | All GPIO | | V <sub>DDIOH</sub> selected as I/O supply, V <sub>DDIOH</sub> = 1.71V, GPIOn_DS_SEL[1:0] = 00, I <sub>OL</sub> = -1mA | V <sub>DDIOH</sub><br>- 0.4 | | | V | | | Vou version | V <sub>DDIOH</sub> selected as I/O supply, V <sub>DDIOH</sub> = 1.71V, GPIOn_DS_SEL[1:0] = 01, I <sub>OL</sub> = -2mA | V <sub>DDIOH</sub><br>- 0.4 | | | | | | VOH_VDDIOH | V <sub>DDIOH</sub> selected as I/O supply, V <sub>DDIOH</sub> = 1.71V, GPIOn_DS_SEL[1:0] = 10, I <sub>OL</sub> = -4mA | V <sub>DDIOH</sub><br>- 0.4 | | | | | | | V <sub>DDIOH</sub> selected as I/O supply, V <sub>DDIOH</sub> = 1.71V, GPIOn_DS_SEL[1:0] = 11, I <sub>OL</sub> = -8mA | V <sub>DDIOH</sub><br>- 0.4 | | | | | Combined I <sub>OH</sub> , All GPIO | I <sub>OH_</sub> TOTAL | | | | -48 | mA | | Input Hysteresis (Schmitt) | V <sub>IHYS</sub> | | | 300 | | mV | | Input Leakage Current<br>Low | I <sub>IL</sub> | $V_{\rm DDIO}$ = 1.89V, $V_{\rm DDIOH}$ = 3.6V, $V_{\rm DDIOH}$ selected as I/O supply, $V_{\rm IN}$ = 0V, internal pullup disabled | -100 | | +100 | nA | | | l <sub>IН</sub> | V <sub>DDIO</sub> = 1.89V, V <sub>DDIOH</sub> = 3.6V, V <sub>DDIOH</sub> selected as I/O supply, V <sub>IN</sub> = 3.6V, internal pulldown disabled | -100 | | +100 | nA | | Input Leakage Current<br>High | I <sub>OFF</sub> | V <sub>DDIO</sub> = 0V, V <sub>DDIOH</sub> = 0V, V <sub>DDIO</sub> selected as I/O supply, V <sub>IN</sub> < 1.89V | -1 | | +1 | | | | I <sub>IH3V</sub> | V <sub>DDIO</sub> = V <sub>DDIOH</sub> = 1.71V, V <sub>DDIO</sub> selected as I/O supply, V <sub>IN</sub> = 3.6V | -2 | | +2 | μΑ | | Input Pullup Resistor | D | P1M = 1 | | 1 | | ΜΩ | | RSTN | R <sub>PU_R</sub> | P1M = 0 | | 25 | | kΩ | | Input Pullup/Pulldown | R <sub>PU1</sub> | Normal resistance | | 25 | | kΩ | | Resistor for All GPIO | R <sub>PU2</sub> | Highest resistance | | 1 | | ΜΩ | | BLUETOOTH RADIO / PO | OWER | | | | | | | Bluetooth Supply<br>Voltage LNA/Mixer | V <sub>DDA_BT1</sub> | Internal LDO disabled | 0.855 | 0.9 | 0.945 | V | | Bluetooth Supply<br>Voltage Power Amplifier | V <sub>DDA_BT2</sub> | Internal LDO disabled | 0.9 | | 1.2 | V | ### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------|-----------------------------------------|---------------------| | Bluetooth Supply<br>Voltage FRAC_N<br>Divider | V <sub>DDA_BT3</sub> | Internal LDO disabled | 0.855 | 0.9 | 0.945 | V | | Bluetooth Supply<br>Voltage Receiver<br>Baseband | V <sub>DDA_BT4</sub> | Internal LDO disabled | 0.855 | 0.9 | 0.945 | V | | Bluetooth Supply<br>Voltage Voltage-<br>Controlled Oscillator | V <sub>DDA_BT5</sub> | Internal LDO disabled | 0.855 | 0.9 | 0.945 | V | | BLUETOOTH RADIO / FI | REQUENCY | | | | | | | Operating Frequency | | 1MHz channel spacing | 2360 | | 2500 | MHz | | PLL Programming Resolution | PLL <sub>RES</sub> | | | 1 | | MHz | | Frequency Deviation at 1Mbps | Δf <sub>1MHz</sub> | | | ±170 | | kHz | | Frequency Deviation at Bluetooth LE 1Mbps | Δf <sub>BLE1MHz</sub> | | | ±250 | | kHz | | Frequency Deviation at 2Mbps | Δf <sub>2MHz</sub> | | | ±320 | | kHz | | Frequency Deviation at Bluetooth LE 2Mbps | Δf <sub>BLE2MHz</sub> | | | ±500 | | kHz | | BLUETOOTH RADIO / C<br>60MHz, Bluetooth LE sta<br>DEEPSLEEP mode.) | URRENT CONS | UMPTION (SIMO enabled, $V_{REGI}$ = 3.3V. Leddicated hardware. Measured at the $V_{RE}$ | ow-power o<br><sub>GI</sub> device p | scillator e<br>in, V <sub>REGO</sub> | nabled, f <sub>S\</sub><br>_B = 0.9V. ( | 'S_CLK =<br>CPU0 in | | | I <sub>TX_+4.5DBM</sub> | P <sub>RF</sub> = +4.5dBm | | 6.00 | | | | | I <sub>TX 0DBM</sub> | P <sub>RF</sub> = 0dBm | | 4.30 | | 1 | | To Day Orange | I <sub>TX</sub> -10DBM | P <sub>RF</sub> = -10dBm | | 3.22 | | 1 | | Tx Run Current | I <sub>TX12DBM</sub> | P <sub>RF</sub> = -12dBm | | 3.05 | | mA | | | I <sub>TX</sub> -16DBM | P <sub>RF</sub> = -16dBm | | 2.85 | | 1 | | | I <sub>TX</sub> -20DBM | P <sub>RF</sub> = -20dBm | | 2.80 | | 1 | | Tx Startup Current | I <sub>START_TX</sub> | | | 1.40 | | mA | | Dv Dun Cumant | I <sub>RX_1M</sub> | f <sub>RX</sub> = 1Mbps | | 3.20 | | A | | Rx Run Current | I <sub>RX_2M</sub> | f <sub>RX</sub> = 2Mbps | | 3.30 | | - mA | | Rx Startup Current | I <sub>START_RX</sub> | | | 1.40 | | mA | | BLUETOOTH RADIO / TI | | | • | | | , | | Maximum Output Power | P <sub>RF</sub> | | | +4.5 | | dBm | | RF Power Accuracy | P <sub>RF_ACC</sub> | | | ±1 | | dB | | First Adjacent Channel<br>Transmit Power ±2MHz | P <sub>RF1_1</sub> | 2Mbps Bluetooth LE | | -31.7 | | dBc | | Second Adjacent<br>Channel Transmit<br>Power ±4MHz | P <sub>RF2_1</sub> | 2Mbps Bluetooth LE | | -49.1 | | dBc | ### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------------------------------------------|------------------------|----------------------------------|-----|---------------------|-----|-------| | BLUETOOTH RADIO / RI | ECEIVER | | | | | | | Maximum Received<br>Signal Strength at <<br>0.1% PER | P <sub>RX_MAX</sub> | | | 0 | | dBm | | Receiver Sensitivity, | P <sub>SENS_IT</sub> | 1Mbps Bluetooth LE | | -95 | | dBm | | Ideal Transmitter | · 3EN3_11 | 2Mbps Bluetooth LE | | -92 | | | | Receiver Sensitivity, | P <sub>SENS_DT</sub> | 1Mbps Bluetooth LE | | -94 | | dBm | | Dirty Transmitter | . SENS_D1 | 2Mbps Bluetooth LE | | -91 | | 45 | | Receiver Sensitivity, | P <sub>SENS_LR</sub> | 125kbps Bluetooth LE | | -103 | | dBm | | Long-Range Coded | ' SENS_LR | 500kbps Bluetooth LE | | -101 | | dbiii | | C/I Cochannel | C/I <sub>1MHz</sub> | 1Mbps Bluetooth LE | | 8 | | dB | | C/I Cochannel | C/I <sub>2Mhz</sub> | 2Mbps Bluetooth LE | | 8 | | T UB | | | C/I <sub>+1_1</sub> | +1MHz offset, 1Mbps Bluetooth LE | | -1 | | dBm | | | C/I <sub>-1_1</sub> | -1MHz offset, 1Mbps Bluetooth LE | | -2 | | UBIII | | | C/I <sub>+2 1</sub> | +2MHz offset, 1Mbps Bluetooth LE | | -30.7 | | | | A dia a a a tota a fa a a a a a | C/I <sub>-2_1</sub> | -2MHz offset, 1Mbps Bluetooth LE | | -32.3 | | | | Adjacent Interference | C/I <sub>+2 2</sub> | +2MHz offset, 2Mbps Bluetooth LE | | -1.7 | | ] | | | C/I <sub>-2_2</sub> | -2MHz offset, 2Mbps Bluetooth LE | | -3 | | dB | | | C/I <sub>+4_2</sub> | +4MHz offset, 2Mbps Bluetooth LE | | -25.3 | | | | | C/I <sub>-4 2</sub> | -4MHz offset, 2Mbps Bluetooth LE | | -26.3 | | | | Adjacent Interference, (3+n) MHz Offset [n = 0, 1, 2,] | C/I <sub>3+MHZ</sub> | 1Mbps Bluetooth LE | | -34.8 | | dB | | Adjacent Interference,<br>(6+2n) MHz Offset [n =<br>0, 1, 2,] | C/I <sub>6+MHZ</sub> | 2Mbps Bluetooth LE | | -34.8 | | dB | | Intermodulation Performance, 1Mbps Bluetooth LE with 3MHz, 4MHz, 5MHz Offset | P <sub>IMD_1MBPS</sub> | 1Mbps Bluetooth LE | | -37.1 | | dBm | | Intermodulation<br>Performance, 2Mbps<br>Bluetooth LE with 6MHz,<br>8MHz, 10MHz Offset | P <sub>IMD_2MBPS</sub> | 2Mbps Bluetooth LE | | -36.4 | | dBm | | Received Signal<br>Strength Indicator<br>Accuracy | RSSI <sub>ACC</sub> | | | ±3 | | dB | | Received Signal<br>Strength Indicator<br>Range | RSSI <sub>RANGE</sub> | | | -95 to<br>-50 | | dB | | ADC (DELTA-SIGMA) | | | | | | | | Resolution | | | | 10 | | Bits | | ADC Clock Rate | fACLK | | 0.1 | | 8 | MHz | | ADC Clock Period | t <sub>ACLK</sub> | | | 1/f <sub>ACLK</sub> | | μs | ### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |------------------------------------|---------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------|------|---------------------|-------------------| | | | AIN[7:0],<br>ADC_DIVSEL =<br>[00],<br>ADC_CH_SEL =<br>[7:0] | REF_SEL = 0,<br>INPUT_SCALE = 0 | V <sub>SSA</sub> + 0.05 | | $V_{BG}$ | | | Input Voltage Range | V | AIN[7:0],<br>ADC_DIVSEL =<br>[01],<br>ADC_CH_SEL =<br>[7:0] | REF_SCALE = 0,<br>INPUT_SCALE = 0 | V <sub>SSA</sub> + 0.05 | | 2 x V <sub>BG</sub> | V | | input voltage Kange | Vain | AIN[7:0],<br>ADC_DIVSEL =<br>[10],<br>ADC_CH_SEL =<br>[7:0] | REF_SCALE = 0,<br>INPUT_SCALE =<br>0, V <sub>DDIOH</sub> selected<br>as the I/O supply | V <sub>SSA</sub> +<br>0.05 | | V <sub>DDIOH</sub> | V | | | | AIN[7:0],<br>ADC_DIVSEL =<br>[11],<br>ADC_CH_SEL =<br>[7:0] | REF_SEL = 0,<br>INPUT_SCALE =<br>0, V <sub>DDIOH</sub> selected<br>as the I/O supply | V <sub>SSA</sub> +<br>0.05 | | V <sub>DDIOH</sub> | | | Input Impedance | R <sub>AIN</sub> | | | | 30 | | kΩ | | Analog Input | C <sub>AIN</sub> | Fixed capacitance to | V <sub>SSA</sub> | | 1 | | pF | | Capacitance | SAIN | Dynamically switche | d capacitance | | 250 | | fF | | Integral Nonlinearity | INL | Measured at +25°C, temperature drift due | | | | ±2 | LSb | | Differential Nonlinearity | DNL | Measured at +25°C, temperature drift due | | | | ±1 | LSb | | Offset Error | Vos | | | | ±1 | | LSb | | ADC Active Current | I <sub>ADC</sub> | ADC active, reference input buffer disabled | | | 210 | | μA | | ADC Setup Time | t <sub>ADC_SU</sub> | Any power-up of AD to CpuAdcStart | C clock or ADC bias | | | 10 | μs | | ADC Output Latency | t <sub>ADC</sub> | | | | 1067 | | <sup>t</sup> ACLK | | ADC Sample Rate | f <sub>ADC</sub> | | | | | 7.8 | ksps | | ADC Input Leakage | I <sub>ADC_LEAK</sub> | ADC inactive or char | nnel not selected | | 0.16 | | nA | | Full-Scale Voltage | V <sub>FS</sub> | ADC code = 0x3FF | | | 1.2 | | V | | Bandgap Temperature<br>Coefficient | V <sub>TEMPCO</sub> | Box method | | | 30 | | ppm | | COMPARATORS | | | | | | | | | Input Offset Voltage | V <sub>OFFSET</sub> | | | | ±1 | | mV | | | | AINCOMPHYST[1:0 | • | | ±23 | | | | Input Hysteresis | V <sub>HYST</sub> | AINCOMPHYST[1:0 | • | | ±50 | | mV | | mpat riyotoroolo | , , , , , , , , , , , , , , , , , , , | AINCOMPHYST[1:0 | | | ±2 | | 111 V | | | | AINCOMPHYST[1:0 | - | | ±7 | | | | Input Voltage Range | V <sub>IN</sub> CMP | Common-mode rang | je | 0.6 | | 1.35 | V | ### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------------|----------------------|----------------------------------------------------------------|----------|---------|-----------|---------| | FLASH MEMORY | | | | | | | | Flack France Times | t <sub>M_ERASE</sub> | Mass erase | | 20 | | | | Flash Erase Time | t <sub>P_ERASE</sub> | Page erase | | 20 | | ms | | Flash Programming<br>Time per Word | t <sub>PROG</sub> | 32-bit programming mode,<br>f <sub>FLC_CLK</sub> = 1MHz | | 42 | | μs | | Flash Endurance | | | 10 | | | kcycles | | Data Retention | t <sub>RET</sub> | T <sub>A</sub> = +85°C | 10 | | | years | | USB | | | | | | | | USB Transceiver Supply<br>Voltage | $V_{DDB}$ | | 3.0 | 3.3 | 3.6 | V | | Pin Capacitance (DP, DM) | C <sub>IN_USB</sub> | Pin to V <sub>SSB</sub> | | 8 | | pF | | Driver Output<br>Resistance | $R_{DRV}$ | Steady state drive | | 44 ±10% | | Ω | | USB / FULL SPEED | | | | | | | | Single-Ended Input High<br>Voltage (DP, DM) | V <sub>IH_USB</sub> | | 2.1 | | | V | | Single-Ended Input Low<br>Voltage (DP, DM) | V <sub>IL_USB</sub> | | | | 0.5 | V | | Output High Voltage (DP, DM) | V <sub>OH_USB</sub> | $R_L$ = 1.5kΩ from DP and DM to $V_{SSB}$ , $I_{OH}$ = -4mA | 2.8 | | $V_{DDB}$ | V | | Output Low Voltage (DP, DM) | V <sub>OL_USB</sub> | $R_L$ = 1.5kΩ from DP to $V_{DDB}$ , $I_{OL}$ = 4mA | $V_{SS}$ | | 0.3 | V | | Differential Input<br>Sensitivity | $V_{DI}$ | DP to DM ; system requirement, not tested | 0.2 | | | V | | Common-Mode Voltage<br>Range | V <sub>CM</sub> | Includes V <sub>DI</sub> range; system requirement, not tested | 0.8 | | 2.5 | V | | Transition Time (Rise/<br>Fall) DP, DM | t <sub>RF</sub> | C <sub>L</sub> = 50pF | 4 | | 20 | ns | | Pullup Resistor on<br>Upstream Ports | R <sub>PU</sub> | | 1.05 | 1.5 | 1.95 | kΩ | | USB / HI-SPEED | | | | | | | | Hi-Speed Data Signaling<br>Common-Mode Voltage<br>Range | V <sub>HSCM</sub> | | -50 | | +500 | mV | | Hi-Speed Squelch | V | Squelch detected | | 100 | | mV | | Detection Threshold | V <sub>HSSQ</sub> | No squelch detected | | 200 | | IIIV | | Hi-Speed Idle Level<br>Output Voltage | V <sub>HSOI</sub> | | -10 | | +10 | mV | | Hi-Speed Low-Level<br>Output Voltage | V <sub>HSOL</sub> | | -10 | | +10 | mV | | Hi-Speed High-Level<br>Output Voltage | V <sub>HSOH</sub> | | | 400 ±40 | | mV | ### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------|---------------------|------------|-----|--------------|-----|-------| | Chirp-J Output Voltage (Differential) | V <sub>CHIRPJ</sub> | | | 900<br>±200 | | mV | | Chirp-K Output Voltage (Differential) | V <sub>CHIRPK</sub> | | | -700<br>±200 | | mV | ### **Electrical Characteristics—SPI** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------------------|---------------------|---------------------|-----|-------| | MASTER MODE | | | ' | | | • | | SPI Master Operating Frequency | fMCK | f <sub>SYS_CLK</sub> = 96MHz,<br>f <sub>MCK(MAX)</sub> = f <sub>SYS_CLK</sub> /2 | | | 48 | MHz | | SPI Master SCK Period | t <sub>MCK</sub> | | | 1/f <sub>MCK</sub> | | ns | | SCK Output Pulse-<br>Width High/Low | t <sub>MCH</sub> , t <sub>MCL</sub> | | t <sub>MCK</sub> /2 | | | ns | | MOSI Output Hold Time<br>After SCK Sample Edge | tмон | | t <sub>MCK</sub> /2 | | | ns | | MOSI Output Valid to<br>Sample Edge | t <sub>MOV</sub> | | t <sub>MCK</sub> /2 | | | ns | | MOSI Output Hold Time<br>After SCK Low Idle | t <sub>MLH</sub> | | | t <sub>MCK</sub> /2 | | ns | | MISO Input Valid to<br>SCK Sample Edge<br>Setup | t <sub>MIS</sub> | | | 5 | | ns | | MISO Input to SCK<br>Sample Edge Hold | t <sub>MIH</sub> | | | t <sub>MCK</sub> /2 | | ns | | SLAVE MODE | | | · | | | | | SPI Slave Operating Frequency | f <sub>SCK</sub> | | | | 48 | MHz | | SPI Slave SCK Period | t <sub>SCK</sub> | | | 1/f <sub>SCK</sub> | | ns | | SCK Input Pulse-Width<br>High/Low | t <sub>SCH</sub> , t <sub>SCL</sub> | | | t <sub>SCK</sub> /2 | | | | SSx Active to First Shift Edge | t <sub>SSE</sub> | | | 10 | | ns | | MOSI Input to SCK<br>Sample Edge Rise/Fall<br>Setup | t <sub>SIS</sub> | | | 5 | | ns | | MOSI Input from SCK<br>Sample Edge Transition<br>Hold | tsıH | | | 1 | | ns | | MISO Output Valid After<br>SCLK Shift Edge<br>Transition | t <sub>SOV</sub> | | | 5 | | ns | | SCK Inactive to SSx Inactive | t <sub>SSD</sub> | | | 10 | | ns | | SSx Inactive Time | tssh | | | 1/f <sub>SCK</sub> | | μs | ### **Electrical Characteristics—SPI (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------|------------------|------------|-----|-----|-----|-------| | MISO Hold Time After<br>SSx Deassertion | t <sub>SLH</sub> | | | 10 | | ns | ### Electrical Characteristics—I<sup>2</sup>C (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------|---------------------|------------------------------------------------------------------|------|-----|-----|-------| | STANDARD MODE | | | | | | | | Output Fall Time | t <sub>OF</sub> | Standard mode, from V <sub>IH(MIN)</sub> to V <sub>IL(MAX)</sub> | | 150 | | ns | | SCL Clock Frequency | f <sub>SCL</sub> | | 0 | | 100 | kHz | | Low Period SCL Clock | t <sub>LOW</sub> | | 4.7 | | | μs | | High Time SCL Clock | tHIGH | | 4.0 | | | μs | | Setup Time for<br>Repeated Start<br>Condition | t <sub>SU;STA</sub> | | 4.7 | | | μs | | Hold Time for Repeated Start Condition | t <sub>HD;STA</sub> | | 4.0 | | | μs | | Data Setup Time | t <sub>SU;DAT</sub> | | 300 | | ns | | | Data Hold Time | t <sub>HD;DAT</sub> | | | 10 | | ns | | Rise Time for SDA and SCL | t <sub>R</sub> | | | 800 | | ns | | Fall Time for SDA and SCL | t <sub>F</sub> | | | 200 | | ns | | Setup Time for a Stop<br>Condition | tsu;sto | | 4.0 | | | μs | | Bus Free Time Between<br>a Stop and Start<br>Condition | t <sub>BUS</sub> | | 4.7 | | | μs | | Data Valid Time | t <sub>VD;DAT</sub> | | 3.45 | | | μs | | Data Valid Acknowledge<br>Time | t <sub>VD;ACK</sub> | | 3.45 | | | μs | | FAST MODE | | | • | | | | | Output Fall Time | t <sub>OF</sub> | From V <sub>IH(MIN)</sub> to V <sub>IL(MAX)</sub> | | 150 | | ns | | Pulse Width Suppressed by Input Filter | t <sub>SP</sub> | | | 75 | | ns | | SCL Clock Frequency | f <sub>SCL</sub> | | 0 | | 400 | kHz | | Low Period SCL Clock | t <sub>LOW</sub> | | 1.3 | | | μs | | High Time SCL Clock | tHIGH | | 0.6 | | | μs | | Setup Time for<br>Repeated Start<br>Condition | <sup>t</sup> SU;STA | | 0.6 | | | μs | | Hold Time for Repeated Start Condition | t <sub>HD;STA</sub> | | 0.6 | | | μs | ### **Electrical Characteristics—I<sup>2</sup>C (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------|---------------------|---------------------------------------------------|------|-----|------|-------| | Data Setup Time | t <sub>SU;DAT</sub> | | | 125 | | ns | | Data Hold Time | t <sub>HD;DAT</sub> | | | 10 | | ns | | Rise Time for SDA and SCL | t <sub>R</sub> | | | 30 | | ns | | Fall Time for SDA and SCL | t <sub>F</sub> | | | 30 | | ns | | Setup Time for a Stop<br>Condition | t <sub>SU;STO</sub> | | 0.6 | | | μs | | Bus Free Time Between<br>a Stop and Start<br>Condition | t <sub>BUS</sub> | | 1.3 | | | μs | | Data Valid Time | t <sub>VD;DAT</sub> | | 0.9 | | | μs | | Data Valid Acknowledge<br>Time | t <sub>VD;ACK</sub> | | 0.9 | | | μs | | FAST-MODE PLUS | | | · | | | | | Output Fall Time | t <sub>OF</sub> | From V <sub>IH(MIN)</sub> to V <sub>IL(MAX)</sub> | | 80 | | ns | | Pulse Width Suppressed by Input Filter | t <sub>SP</sub> | | | 75 | | ns | | SCL Clock Frequency | f <sub>SCL</sub> | | 0 | | 1000 | kHz | | Low Period SCL Clock | t <sub>LOW</sub> | | 0.5 | | | μs | | High Time SCL clock | tHIGH | | 0.26 | | | μs | | Setup Time for<br>Repeated Start<br>Condition | t <sub>SU;STA</sub> | | 0.26 | | | μs | | Hold Time for Repeated Start Condition | t <sub>HD;STA</sub> | | 0.26 | | | μs | | Data Setup Time | tsu;dat | | | 50 | | ns | | Data Hold Time | t <sub>HD;DAT</sub> | | | 10 | | ns | | Rise Time for SDA and SCL | t <sub>R</sub> | | | 50 | | ns | | Fall Time for SDA and SCL | t <sub>F</sub> | | | 30 | | ns | | Setup Time for a Stop<br>Condition | tsu;sto | | 0.26 | | | μs | | Bus Free Time Between<br>a Stop and Start<br>Condition | t <sub>BUS</sub> | | 0.5 | | | μs | | Data Valid Time | t <sub>VD;DAT</sub> | | 0.45 | | | μs | | Data Valid Acknowledge<br>Time | t <sub>VD;ACK</sub> | | 0.45 | | | μs | ### Electrical Characteristics—SD/SDIO/SDHC/MMC (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------|-------------------|------------|-----|-----------------------------|-----------------------|-------| | Clock Frequency in Data<br>Transfer Mode | fSDHC_CLK | | 0 | | f <sub>HSCLK</sub> /2 | MHz | | Clock Period | t <sub>CLK</sub> | | | 1/f <sub>SDHC</sub><br>_CLK | | ns | | Clock Low Time | t <sub>WCL</sub> | | | 7 | | ns | | Clock High Time | twch | | | 7 | | ns | | Input Setup Time | t <sub>ISU</sub> | | | 5 | | ns | | Input Hold Time | t <sub>IHLD</sub> | | | 1 | | ns | | Output Valid Time | t <sub>OVLD</sub> | | | 5 | | ns | | Output Hold Time | tohld | | | 6 | | ns | ### **Electrical Characteristics—1-Wire Master** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------|-------------------|--------------------------|-----|-----|-----|-------| | Write 0 Low Time | 4 | Standard | | 60 | | | | Write o Low Time | t <sub>WOL</sub> | Overdrive | | 8 | | μs | | | | Standard | | 6 | | | | Write 1 Low Time | t <sub>W1L</sub> | Standard, Long Line mode | | 8 | | μs | | | | Overdrive | | 1 | | | | <b>5</b> | | Standard | | 70 | | | | Presence Detect Sample | t <sub>MSP</sub> | Standard, Long Line mode | | 85 | | μs | | Campio | | Overdrive | | 9 | | | | | | Standard | | 15 | | | | Read Data Value | t <sub>MSR</sub> | Standard, Long Line mode | | 24 | | μs | | | | Overdrive | | 3 | | | | | | Standard | | 10 | | | | Recovery Time | t <sub>REC0</sub> | Standard, Long Line mode | | 20 | | μs | | | | Overdrive | | 4 | | | | Reset Time High | 4 | Standard | | 480 | | | | Reset fille fligh | t <sub>RSTH</sub> | Overdrive | | 58 | | μs | | Reset Time Low | 4 | Standard | | 600 | | | | Reset fille LOW | tRSTL | Overdrive | | 70 | | μs | | Time Clot | 4 | Standard | | 70 | | | | Time Slot | tslot | Overdrive | | 12 | | μs | Figure 1. SPI Master Mode Timing Diagram Figure 2. SPI Slave Mode Timing Diagram Figure 3. I<sup>2</sup>C Timing Diagram Figure 4. SD/SDIO/SDHC/MMC Timing Diagram Figure 5. 1-Wire Master Data Timing Diagram ### **Pin Configurations** ### 109 WLP # Low-Power Arm Cortex-M4 with FPU-Based Microcontroller with Bluetooth 5 for Wearables #### 121 CTBGA | | OP VIEW (BUM | P SIDE DOWN | 1) | | | | | | | | | |---|-------------------------|----------------------------|-------------------------|-------------------------|----------|-----------------------|-----------------------|------------------------|------------------------|-----------------------|----------------------| | 1 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | | А | + (GND) | (ANT<br>THRU | (VDD_BT5) | (HFXIN) | (VRXIN) | (VTXIN) | (Vss) | (V <sub>REGO_C</sub> ) | (V <sub>REGO_B</sub> | LXB | (Vsspwr) | | В | (V <sub>SSA_BT1</sub> ) | ANT | (Vssa_bts) | (HFXOUT) | (VRXOUT) | (V <sub>TXOUT</sub> ) | (V <sub>SSA</sub> ) | (VREGO_D) | (V <sub>REGO_A</sub> ) | (V <sub>SSPWR</sub> ) | (LXA) | | С | (V <sub>SSA_BT4</sub> ) | (Vssa_bt1) | (V <sub>DD_BT2</sub> ) | (Vssa_bt2) | RSTN | (SWDIO) | VREGI | (VDDA) | (VDDIO) | V <sub>BST</sub> | (V <sub>REGI</sub> ) | | D | (V <sub>DD_BT4</sub> ) | $\left(V_{DD\_BT1}\right)$ | (V <sub>DD_BT1</sub> ) | (V <sub>SSA_BTO</sub> ) | (P1.15) | (P0.15) | (P0.9) | (P0.23) | (VDDIOH) | Vcorea | (VCOREB) | | Е | (VDD_BT3) | (V <sub>SSA_BT3</sub> ) | (V <sub>SSA_BT0</sub> ) | (V <sub>SSA_BT0</sub> ) | (P1.12) | (P1.13) | (P0.8) | (P0.21) | (P0.22) | (V <sub>SS</sub> ) | (Vss) | | F | (32KIN) | (32KOUT) | (D.N.C.) | (D.N.C.) | (P0.14) | (P0.11) | (Vss) | (Vss) | (Vss) | (V <sub>SSB</sub> ) | (DM) | | G | (Vss) | (V <sub>SS</sub> ) | (V <sub>SS</sub> ) | (P1.14) | (P0.12) | (P0.10) | SWCLK | (P0.24) | (P0.18) | (VDDB) | (DP) | | н | (P1.9) | (P1.11) | (P1.10) | (P1.8) | (P0.13) | (P0.29) | (P0.27) | (P0.25) | (P0.17) | (P0.20) | (Vss) | | J | (V <sub>COREB</sub> ) | (P1.7) | (P1.6) | (P1.5) | (P1.4) | (P0.30) | (P0.28) | (P0.26) | (P0.3) | (P0.2) | (P0.19) | | К | (VCOREA) | (P1.0) | (P1.1) | (P1.3) | (P0.31) | (P0.0) | (P0.1) | (P0.7) | (P0.4) | (VDDIO) | (P0.16) | | L | (N.C.) | (VDDIOH) | (VDDIO) | (P1.2) | (Vss) | (V <sub>COREA</sub> ) | (V <sub>COREB</sub> ) | (P0.6) | (P0.5) | (VDDIOH) | (V <sub>DDIO</sub> ) | ### **Pin Description** | PIN | | NAME | FUNCTION | | | |-------------------------------------------------------|-----------|--------------------|-----------------------------------------------------------------------------------|--|--| | 109 WLP | 121 CTBGA | NAME | FUNCTION | | | | POWER (See <u>Bypass Capacitor Recommendations</u> .) | | | | | | | H7, H11 | C7, C11 | $V_{REGI}$ | Battery Power Supply Input for the SIMO. See <u>VREGI Design Considerations</u> . | | | | J10, K11 | A11, B10 | V <sub>SSPWR</sub> | Ground for the SIMO. Connect to V <sub>SS</sub> . | | | ### **Pin Description (continued)** | PIN | | | FUNCTION | | |-----------------------------------|--------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 109 WLP | | | | | | A5, D11, F2,<br>F3, G4, H4,<br>K7 | A7, E10, E11,<br>F7, F8, F9,<br>G1, G2, G3,<br>H11, L5 | V <sub>SS</sub> | Digital Ground | | | _ | A1 | GND | This device pin is not connected internally to the die. Connect this device pin to the ground plane of the circuit board. Do not connect any other signal to this pin. | | | K6 | A6 | V <sub>TXIN</sub> | Radio Transmitter Supply Voltage Input. Bypass with 1µF to V <sub>SS</sub> . | | | K5 | A5 | V <sub>RXIN</sub> | Radio Receiver Supply Voltage Input. Bypass with 1µF to V <sub>SS</sub> . | | | J11 | B11 | LXA | Switching Inductor Input A. Connect a 2.2µH inductor between LXA and LXB. | | | K10 | A10 | LXB | Switching Inductor Input B. Connect a 2.2µH inductor between LXA and LXB. | | | H10 | C10 | V <sub>BST</sub> | The boosted supply voltage for the gate drive of high-side switches. Bypass $V_{\mbox{\footnotesize{BST}}}$ to LXB with a 3.3nF capacitor. | | | J9 | В9 | V <sub>REGO_</sub> A | Buck Converter A Voltage Output. Bypass with $22\mu F$ to $V_{SS}$ , placed as close as possible to the $V_{DDA}$ pin. Do not connect any other signal to this pin. | | | K9 | A9 | V <sub>REGO_B</sub> | Buck Converter B Voltage Output. Bypass with 22µF to V <sub>SS</sub> , placed as close as possible to the nearest V <sub>COREB</sub> pin. Do not connect any other signal to this pin. | | | K8 | A8 | V <sub>REGO_C</sub> | Buck Converter C Voltage Output. Bypass with $22\mu F$ to $V_{SS}$ , placed as close as possible to the nearest $V_{COREA}$ pin. Do not connect any other signal to this pin. | | | J8 | В8 | V <sub>REGO_D</sub> | Buck Converter D Voltage Output. Bypass with 22 $\mu$ F to V <sub>SS</sub> , placed as close as possible to the nearest V <sub>RXIN</sub> or V <sub>TXIN</sub> pin. Do not connect any other signal to this pin. | | | H8 | C8 | $V_{DDA}$ | 1.8V Analog/Digital Power Supply Input. Bypass with 1μF to V <sub>SS</sub> . | | | J7 | В7 | V <sub>SSA</sub> | Analog Ground | | | J6 | В6 | $V_{TXOUT}$ | Radio Transmitter Supply Voltage Output. Bypass with 1µF to V <sub>SS</sub> . | | | J5 | B5 | $V_{RXOUT}$ | Radio Receiver Supply Voltage Output. Bypass with 1µF to V <sub>SS</sub> . | | | A3, A11, B10,<br>H9, | C9, L3, L11,<br>K10 | $V_{DDIO}$ | GPIO Supply Voltage Input. Bypass with 1μF to V <sub>SS</sub> . | | | A2, A10, G9 | D9, L2, L10 | $V_{DDIOH}$ | GPIO Supply Voltage Input, High. V <sub>DDIOH</sub> ≥ V <sub>DDIO</sub> . Bypass with 1µF to V <sub>SS</sub> . | | | A6, B1, G10 | D10, K1, L6 | V <sub>COREA</sub> | Digital Core Supply Voltage A Input. Bypass with 1µF to V <sub>SS</sub> . | | | A7, C1, G11 | D11, J1, L7 | $V_{COREB}$ | Digital Core Supply Voltage B Input. Bypass with 1µF to V <sub>SS</sub> . | | | E10 | G10 | $V_{DDB}$ | USB Transceiver Supply Voltage Input. See <u>USB Design Considerations</u> . | | | F10 | F10 | $V_{SSB}$ | USB Transceiver Ground. Connect to V <sub>SS</sub> . | | | J2 | D2, D3 | V <sub>DD_BT1</sub> | 0.9V Analog Power Supply for the Bluetooth Radio Low Noise Amplifier and Mixer. Connect to $V_{RXOUT}$ . Bypass with 1 $\mu$ F to $V_{SS}$ . | | | J3 | C3 | V <sub>DD_BT2</sub> | 1.1V Power Supply Input for the Bluetooth Radio Power Amplifier. Connect to $V_{TXOUT}$ . Bypass with 1 $\mu$ F to $V_{SS}$ . | | | G3 | E1 | V <sub>DD_BT3</sub> | 0.9V Power Supply Input for the Bluetooth Radio FRAC-N Divider. Connect to $V_{RXOUT}$ . Bypass with 1µF to $V_{SS}$ . | | | G1 | D1 | V <sub>DD_BT4</sub> | 0.9V Power Supply Input for the Bluetooth Radio Receiver Baseband. Connect to $V_{RXOUT}$ . Bypass with 1µF to $V_{SS}$ . | | | H2 | A3 | V <sub>DD_BT5</sub> | 0.9V Power Supply Input for the Bluetooth Radio Voltage-Controlled Oscillator. Connect to V <sub>RXOUT</sub> . Bypass with 1µF to V <sub>SS</sub> . | | | F4 | D4, E3, E4 | V <sub>SSA_BT0</sub> | Bluetooth Radio Analog Ground 0. Connect to V <sub>SS</sub> . | | | J1 | B1, C2 | V <sub>SSA_BT1</sub> | Bluetooth Radio Analog Ground 1. Connect to V <sub>SS</sub> . | | ### **Pin Description (continued)** | PIN | | | | | |-------------|--------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 109 WLP | 121 CTBGA | NAME | FUNCTION | | | K3 | C4 | $V_{SSA\_BT2}$ | Bluetooth Radio Analog Ground 2. Connect to V <sub>SS</sub> . | | | G2 | E2 | V <sub>SSA_BT3</sub> | Bluetooth Radio Analog Ground 3. Connect to V <sub>SS</sub> . | | | H1 | C1 | $V_{SSA\_BT4}$ | Bluetooth Radio Analog Ground 4. Connect to V <sub>SS</sub> . | | | H3 | В3 | V <sub>SSA_BT5</sub> | Bluetooth Radio Analog Ground 5. Connect to V <sub>SS</sub> . | | | CLOCK | | | | | | E1 | F2 | 32KOUT | 32kHz Crystal Oscillator Output | | | F1 | F1 | 32KIN | 32kHz Crystal Oscillator Input. Connect a 32kHz crystal between 32KIN and 32KOUT for RTC operation. Optionally, this pin can be configured as the input for an external CMOS-level clock source. | | | J4 | B4 | HFXOUT | 32MHz Crystal Oscillator Output | | | K4 | A4 | HFXIN | 32MHz Crystal Oscillator Input. Connect a 32MHz crystal between HFXIN and HFXOUT for Bluetooth operation. Optionally, this pin can be configured as the input for an external CMOS-level clock source. | | | USB | | | | | | E11 | G11 | DP | USB DP Signal. This bidirectional pin carries the positive differential data or single-ended data. This pin is weakly pulled high internally when the USB is disabled. See <u>USB Design Considerations</u> . | | | F11 | F11 | DM | USB DM Signal. This bidirectional pin carries the negative differential data or single-ended data. This pin is weakly pulled high internally when the USB is disabled. See <u>USB Design Considerations</u> . | | | TEST | | | | | | E7 | G7 | SWCLK | Serial Wire Debug Clock/TCK. This pin can also be configured as a GPIO. | | | H6 | C6 | SWDIO | Serial Wire Debug I/O/TMS. This pin can also be configured as a GPIO. | | | RESET | | | | | | H5 | C5 | RSTN | Active-Low, External System Reset Input. The device remains in reset while this pin is in its active state. When the pin transitions to its inactive state, the device performs a POR reset (resetting all logic on all supplies except for real-time clock circuitry) and begins execution. This pin has an internal pullup to the V <sub>DDIO</sub> supply. | | | GPIO AND AL | TERNATE FUNC | CTION (See Ap | plications Information for GPIO and Alternate Function Matrices.) | | | B6 | K6 | P0.0 | General-Purpose I/O, Port 0 | | | B7 | K7 | P0.1 | General-Purpose I/O, Port 0 | | | C10 | J10 | P0.2 | General-Purpose I/O, Port 0 | | | C9 | J9 | P0.3 | General-Purpose I/O, Port 0 | | | B9 | K9 | P0.4 | General-Purpose I/O, Port 0 | | | A9 | L9 | P0.5 | General-Purpose I/O, Port 0 | | | A8 | L8 | P0.6 | General-Purpose I/O, Port 0 | | | B8 | K8 | P0.7 | General-Purpose I/O, Port 0 | | | F7 | E7 | P0.8 | General-Purpose I/O, Port 0 | | | G7 | D7 | P0.9 | General-Purpose I/O, Port 0 | | | E6 | G6 | P0.10 | General-Purpose I/O, Port 0 | | | F6 | F6 | P0.11 | General-Purpose I/O, Port 0 | | | E5 | G5 | P0.12 | General-Purpose I/O, Port 0 | | ### **Pin Description (continued)** | PIN | | | | | |------------|-----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 109 WLP | 121 CTBGA | NAME | FUNCTION | | | D5 | H5 | P0.13 | General-Purpose I/O, Port 0 | | | F5 | F5 | P0.14 | General-Purpose I/O, Port 0 | | | G6 | D6 | P0.15 | General-Purpose I/O, Port 0 | | | B11 | K11 | P0.16 | General-Purpose I/O, Port 0 | | | D9 | H9 | P0.17 | General-Purpose I/O, Port 0 | | | E9 | G9 | P0.18 | General-Purpose I/O, Port 0 | | | C11 | J11 | P0.19 | General-Purpose I/O, Port 0 | | | D10 | H10 | P0.20 | General-Purpose I/O, Port 0 | | | F8 | E8 | P0.21 | General-Purpose I/O, Port 0 | | | F9 | E9 | P0.22 | General-Purpose I/O, Port 0 | | | G8 | D8 | P0.23 | General-Purpose I/O, Port 0 | | | E8 | G8 | P0.24 | General-Purpose I/O, Port 0 | | | D8 | H8 | P0.25 | General-Purpose I/O, Port 0 | | | C8 | J8 | P0.26 | General-Purpose I/O, Port 0 | | | D7 | H7 | P0.27 | General-Purpose I/O, Port 0 | | | C7 | J7 | P0.28 | General-Purpose I/O, Port 0 | | | D6 | H6 | P0.29 | General-Purpose I/O, Port 0 | | | C6 | J6 | P0.30 | General-Purpose I/O, Port 0 | | | B5 | K5 | P0.31 | General-Purpose I/O, Port 0 | | | A1, B2 | K2 | P1.0 | General-Purpose I/O, Port 1 | | | В3 | K3 | P1.1 | General-Purpose I/O, Port 1 | | | A4 | L4 | P1.2 | General-Purpose I/O, Port 1 | | | B4 | K4 | P1.3 | General-Purpose I/O, Port 1 | | | C5 | J5 | P1.4 | General-Purpose I/O, Port 1 | | | C4 | J4 | P1.5 | General-Purpose I/O, Port 1 | | | C3 | J3 | P1.6 | General-Purpose I/O, Port 1 | | | C2 | J2 | P1.7 | General-Purpose I/O, Port 1 | | | D4 | H4 | P1.8 | General-Purpose I/O, Port 1 | | | D1 | H1 | P1.9 | General-Purpose I/O, Port 1 | | | D3 | H3 | P1.10 | General-Purpose I/O, Port 1 | | | D2 | H2 | P1.11 | General-Purpose I/O, Port 1 | | | E2 | E5 | P1.12 | General-Purpose I/O, Port 1 | | | E3 | E6 | P1.13 | General-Purpose I/O, Port 1 | | | E4 | G4 | P1.14 | General-Purpose I/O, Port 1 | | | G5 | D5 | P1.15 | General-Purpose I/O, Port 1 | | | ANTENNA OU | ITPUT | | | | | K2 | B2 | ANT | Antenna for Bluetooth radio. Attach the single-ended unbalanced Bluetooth radio antenna. | | | _ | A2 | ANT THRU | The single-ended unbalanced Bluetooth radio antenna circuit board trace uses this pin as a pass-through. Do not connect any other signal to this pin. | | # Low-Power Arm Cortex-M4 with FPU-Based Microcontroller with Bluetooth 5 for Wearables ### **Pin Description (continued)** | PIN | | NAME | FUNCTION | | |------------|-----------|--------|---------------------------------------------------------------------------------------------------------------------------------|--| | 109 WLP | 121 CTBGA | NAME | FUNCTION | | | NO CONNECT | | | | | | _ | F3, F4 | D.N.C. | D.N.C. Do Not Connect. Internally connected. Do not make any electrical connection to this pin, including power supply grounds. | | | _ | L1 | N.C. | C. No Connection. Not internally connected. | | ### **Detailed Description** #### MAX32665/MAX32666 The MAX32665/MAX32666 are Arm Cortex-M4 with FPU-based microcontrollers with 1MB flash and 560KB SRAM. They are ideal for wearable medical fitness applications. A second Arm Cortex-M4 with FPU supporting ROM and cache supports extended data processing capabilities such as audio processing for wireless Bluetooth applications. The architecture includes a Bluetooth 5 Low Energy radio. The devices feature five powerful and flexible power modes. The flash memory is split into two banks of 512KB to provide flexibility when programming over the air. A built-in single inductor multiple output (SIMO) switch mode power supply allows the device to be optionally self-powered by a primary lithium cell. Dedicated hardware runs the Bluetooth 5 Low Energy stack freeing the CPUs for data processing tasks. Built-in dynamic clock gating and firmware-controlled power gating allow the user to optimize power for the specific application. Multiple SPI, UART, and I<sup>2</sup>C serial interfaces, 1-Wire Master, and USB 2.0 High-Speed Device interface allow interconnection to a wide variety of external sensors. An audio subsystem supports PDM, PCM, I<sup>2</sup>S, and TDM. An 8-input, 10-bit ADC is available to monitor analog input from external sensors and meters. The MAX32666 incorporates a trust protection unit (TPU) with encryption and advanced security features. These features include a modular arithmetic accelerator (MAA) for fast ECDSA, a hardware AES engine, a hardware TRNG entropy generator, a SHA-2 accelerator, and a secure bootloader. All devices are available in a 109-bump WLP with 0.35mm pitch and a 121-bump CTBGA with 0.65mm pitch packages. #### Arm Cortex-M4 with FPU Processor The Arm Cortex-M4 with FPU processors CPU0 and CPU1 are ideal for the emerging category of wearable medical and wellness applications. The architecture combines high-efficiency signal processing functionality with low power, low cost, and ease of use. The Arm Cortex-M4 with FPU DSP supports single instruction multiple data (SIMD) path DSP extensions, providing: - Four parallel 8-bit add/sub - Floating point single precision - Two parallel 16-bit add/sub - Two parallel MACs - 32- or 64-bit accumulate - Signed, unsigned, data with or without saturation #### Memory #### **Internal Flash Memory** 1MB of internal flash memory provides nonvolatile storage of program and data memory. #### **Internal SRAM** The internal 560KB SRAM provides low-power retention of application information in all power modes. The SRAM can be divided into granular banks that create a flexible SRAM retention architecture. This data-retention feature is optional and configurable. This granularity allows the application to minimize its power consumption by retaining the most essential data only. SRAM can be expanded through the SPIXR SRAM serial interface supported by 16KB of cache. The SPIXR SRAM interface can address an additional 512MB. #### **Secure Digital Interface** The secure digital interface (SDI) provides high-speed, high-density data storage capability for media files and large long-term data logs. This interface supports eMMC, SD, SDHC, and SDXC memory devices at transfer rates up to 24MB/s. The 7-pin interface (4 data, 1 clock, 1 command, 1 write-protect) supports the following specifications: - SD Host Controller Standard Specification Version 3.00 - SDIO Card Specification Version 3.0 - SD Memory Card Specification Version 3.01 # Low-Power Arm Cortex-M4 with FPU-Based Microcontroller with Bluetooth 5 for Wearables - SD Memory Card Security Specification Version 1.01 - MMC Specification Version 4.51 #### Bluetooth 5 #### **Bluetooth 5 Low Energy Radio** Bluetooth 5 Low Energy is the latest version of the Bluetooth wireless communication standard. It is used for wireless headphones and other audio hardware, as well as for communication between various smart home and Internet of Things (IoT) devices. Devices operate in the unlicensed 2.4GHz ISM (Industrial, Scientific, Medical) band. A frequency-hopping transceiver is used to combat interference and fading. The system operates in the 2.4GHz ISM band at 2400MHz-2483.5MHz. It uses 40 RF channels. These RF channels have center frequencies $2402 + k \times 2MHz$ , where k = 0, ..., 39. The Bluetooth stack runs on dedicated hardware so that CPU0 and CPU1 can be freed to run application code. The features of the radio include the following: - Higher transmit power up to +4.5dbm - 1Mbps, 2Mbps, and long range coded (125kbps and 500kbps) - · Increased broadcast capability - · Advertising packet up to 255 bytes - On-chip matching network to the antenna - · Provides hardware on-the-fly encryption and decryption for lower power consumption - Low transmit current of 4.30mA at 0dbm at 3.3V - Low receive current of 3.20mA at 3.3V - Supports mesh networking - Supports high-quality audio streaming (isochronous) #### **Bluetooth 5 Software Stack** A Bluetooth 5 software stack is available for application developers to quickly add support to devices. The Arm Cordio<sup>®</sup>-B50 software stack is provided in library form and provides application developers access to Bluetooth without validation and development of a software stack. The Cordio-B50 software stack interfaces to the Bluetooth link layer running on dedicated hardware. The dedicated hardware for the stack enables the ultimate in power management for IoT applications. Cordio-B50 features the following: - C library for linking directly into an application development tool - Change PHY Support - Host selects the PHY it needs to use at any given time enabling long range or higher bandwidth only when required - IF 1M - LE Coded S = 2 - LE Coded S = 8 - LE 2M - Bluetooth 5 advertising extension support for enabling next generation Bluetooth beacons - · Larger packets and advertising channel offloading - · Packets up to 255 octets long - · Advertising packet chaining - · Advertising sets - · Periodic advertising - · High-duty cycle non-connectable advertising - · Sample applications using standard profiles built on the Cordio-B50 software framework #### **Comparators** The eight AIN[7:0] inputs can be configured as four pairs and deployed as four independent comparators with the following features: - Comparison events can trigger interrupts - Events can wake the CPU from SLEEP, DEEPSLEEP, or BACKUP operating modes - Can be active in all power modes ## Low-Power Arm Cortex-M4 with FPU-Based Microcontroller with Bluetooth 5 for Wearables #### **Dynamic Voltage Scaling Controller** The Dynamic Voltage Scaling (DVS) Controller works using the fixed high-speed oscillator and the $V_{COREA}$ supply voltage to optimally operate the Arm core at the lowest practical voltage. The ability to adaptively adjust the voltage provides a significant reduction in dynamic power consumption. The DVS Controller provides the following features: - Controls DVS monitoring and adjustment functions - Continuous monitoring with programmable monitor sample period - Controlled transition to a programmable operating point - Independent high and low operating limits for safe, bounded operation - Independent high, center, and low operating range delay line delay monitors - Programmable adjustment rate when an adjustment is required - Single clock operation - · APB interface provides IP control and status access - · Interrupt capability during error ### **Clocking Scheme** Multiple system clock sources are available to maximize performance and minimize power consumption: - 96MHz high-frequency oscillator (f<sub>HSCLK</sub> or IPO) - 60MHz low-power oscillator (f<sub>I PCI K</sub> or ISO) - 8kHz nanoring oscillator (f<sub>NANO</sub> or INRO) - 32.768kHz RTC oscillator (external crystal required) (ERTCO) - 7.3728MHz oscillator (f<sub>7MCLK</sub> or IBRO) - 32MHz RF oscillator (external crystal required) (f<sub>RFCLK</sub> or ERFO) Some peripherals may have selectable clock sources that allow them to operate in low-power modes. An external 32.768kHz timebase is required when using the RTC. The audio interface is clocked by an external source on EXT\_AUDCLK. Figure 6. Clocking Scheme Diagram #### General-Purpose I/O and Special Function Pins Most general-purpose I/O (GPIO) pins share both a firmware-controlled I/O function and one or more alternate functions associated with peripheral modules. Pins can be individually enabled for GPIO or peripheral special function use. Configuring a pin as a special function usually supersedes its use as a firmware-controlled I/O. Although this multiplexing between peripheral and GPIO functions is usually static, it can also be done dynamically. The electrical characteristics of a GPIO pin are identical whether the pin is configured as an I/O or special function, except where explicitly noted in the *Electrical Characteristics* tables. In GPIO mode, pins are logically divided into ports of 32 pins. Each pin of a port has an interrupt function that can be # Low-Power Arm Cortex-M4 with FPU-Based Microcontroller with Bluetooth 5 for Wearables independently enabled and configured as a level- or edge-sensitive interrupt. All GPIOs of a given port share the same interrupt vector. When configured as GPIO, the following features are provided. The features can be independently enabled or disabled on a per-pin basis. - Configurable as input, output, bidirectional, or high impedance - Optional internal pullup resistor or internal pulldown resistor when configured as input - Exit from low-power modes on rising or falling edge - Selectable standard- or high-drive modes The MAX32665/MAX32666 provide up to 50 GPIO pins. #### Analog-to-Digital Converter (ADC) The 10-bit delta-sigma ADC provides an integrated reference generator and a single-ended input multiplexer. The multiplexer selects an input channel from one of the eight external analog input signals (AIN0–AIN7) or the internal power supply inputs. The reference for the ADC can be: - Internal 1.22V bandgap - V<sub>DDA</sub> analog supply An optional feature allows samples captured by the ADC to be automatically compared against user-programmable high and low limits. Up to four channel limit pairs can be configured in this way. The comparison allows the ADC to trigger an interrupt (and potentially wake the CPU from a low-power sleep mode) when a captured sample goes outside the preprogrammed limit range. Since this comparison is performed directly by the sample limit monitors, it can be performed even while the CPU is in SLEEP or DEEPSLEEP mode. The eight AIN[7:0] inputs can be configured a four pairs and deployed as four independent comparators. The ADC measures the following voltages: - AIN[7:0] up to 3.3V - V<sub>REGI</sub> - V<sub>TXOUT</sub> - V<sub>RXOUT</sub> - VCOREA - V<sub>COREB</sub> - V<sub>DDIOH</sub> - V<sub>DDIO</sub> - V<sub>DDB</sub> - V<sub>DDA</sub> #### Single-Inductor Multiple-Output Switch-Mode Power Supply (SIMO SMPS) The SIMO SMPS built into the device provides a monolithic power supply architecture for operation from a single lithium cell. The SIMO provides four buck regulator outputs that are voltage programmable. This architecture optimizes power consumption efficiency of the device and minimizes the bill of materials for the circuit design since only a single inductor/capacitor pair is required. ### **Power Management** ### **Power Management Unit** The power management unit (PMU) provides high-performance operation while minimizing power consumption. It exercises intelligent, precise control of power distribution to the CPUs and peripheral circuitry. The PMU provides the following features: - User-configurable system clock - Automatic enabling and disabling of crystal oscillators based on power mode - Multiple power domains ## Low-Power Arm Cortex-M4 with FPU-Based Microcontroller with Bluetooth 5 for Wearables • Fast wake-up of powered-down peripherals when activity detected #### **ACTIVE Mode** In this mode, the CPU is executing application code and all digital and analog peripherals are available on demand. Dynamic clocking disables peripherals not in use, providing the optimal mix of high performance and low power consumption. #### **SLEEP Mode** This mode consumes less power, but wakes faster because the clocks can optionally be enabled. The device status is as follows: - CPU is asleep - Peripherals are on - Standard DMA blocks are available for optional use #### **DEEPSLEEP Mode** This mode corresponds to the Arm Cortex-M4 with FPU DEEPSLEEP mode. In this mode, CPU and critical peripheral configuration settings and all volatile memory is preserved. The device status is a follows: - CPU is off. System state and all SRAM is retained. - The GPIO pins retain their state. - The transition from DEEPSLEEP to ACTIVE mode is faster than the transition from BACKUP to ACTIVE mode because system initialization is not required. - The system oscillators are all disabled to provide additional power savings over SLEEP mode: - · 96MHz high-speed oscillator - · 60MHz low-power oscillator - 7.3728MHz oscillator system clock shuts down. #### **BACKUP Mode** This mode places the CPUs in a static, low-power state that supports a fast wake-up to ACTIVE mode feature. The device status is as follows: - CPU is off. System state is not retained. - Either 32KB, 64KB, or all the SRAM can be retained using the BACKUP recovery vector feature. - The RTC can be enabled. #### Wake-up Sources The sources of wakeup from the SLEEP, DEEPSLEEP, and BACKUP operating modes can be summarized in Table 1. ### Table 1. MAX32665/MAX32666 Wake-up Sources | OPERATING MODE | WAKE-UP SOURCE | |----------------|------------------------------------------------------------------------------------------| | SLEEP | Interrupts (RTC, GPIO, USB, comparators, all peripherals), RSTN assertion, wake-up timer | | DEEPSLEEP | Interrupts (RTC, GPIO, USB, comparators), RSTN assertion, wake-up timer | | BACKUP | Interrupts (RTC, GPIO, USB, comparators), RSTN assertion, wake-up timer | #### Real-Time Clock A real-time clock (RTC) keeps the time of day in absolute seconds. The 32-bit seconds register can count up to approximately 136 years and be translated to calendar format by application software. The RTC provides a time-of-day alarm that can be programmed to any future value between 1 second and 12 days. ## Low-Power Arm Cortex-M4 with FPU-Based Microcontroller with Bluetooth 5 for Wearables When configured for long intervals, the time-of-day alarm can be used as a power-saving timer, allowing the device to remain in an extremely low-power mode, but still awaken periodically to perform assigned tasks. A second independent 32-bit 1/4096 subsecond alarm can be programmed with a tick resolution of 244µs. Both can be configured as recurring alarms. When enabled, either alarm can cause an interrupt or wake the device from most low power modes. The time base is generated by a 32.768kHz crystal or an external clock source that must meet the electrical/timing requirements in the *Electrical Characteristics* table. The RTC calibration feature provides the ability for user software to compensate for minor variations in the RTC oscillator, crystal, temperature, and board layout. Enabling the SQWOUT alternate function outputs a timing signal derived from the RTC. External hardware can measure the frequency and adjust the RTC frequency in increments of ±127ppm with 1ppm resolution. Under most circumstances, the oscillator does not require any calibration. #### **CRC Module** A cyclic redundancy check (CRC) hardware module provides fast calculations and data integrity checks by application software. The CRC polynomial is programmable to support custom CRC algorithms as well as the standard algorithms shown in Table 2. ### **Table 2. Common CRC Polynomials** | ALGORITHM | POLYNOMIAL EXPRESSION | |-----------------|---------------------------------------------------------------------------------------------------------------------------------| | CRC-32-ETHERNET | $x^{32} + x^{26} + x^{23} + x^{22} + x^{16} + x^{12} + x^{11} + x^{10} + x^{8} + x^{7} + x^{5} + x^{4} + x^{2} + x^{1} + x^{0}$ | | CRC-CCITT | $x^{16} + x^{12} + x^{5} + x^{0}$ | | CRC-16 | $x^{16} + x^{15} + x^{5} + x^{0}$ | | USB Data | $x^{16} + x^{15} + x^{5} + x^{0}$ | | Parity | $x^1 + x^0$ | #### **Programmable Timers** #### 32-Bit Timer/Counter/PWM (TMR) General-purpose, 32-bit timers provide timing, capture/compare, or generation of pulse-width modulated (PWM) signals with minimal software interaction. The timer provides the following features: - 32-bit up/down autoreload - Programmable prescaler - PWM output generation - Capture, compare, and capture/compare capability - External pin multiplexed with GPIO for timer input, clock gating, or capture - Timer output pin - Timer interrupt A block diagram of the timer is shown in Figure 7. Figure 7. 32-Bit Timer One or more instances of the peripheral are provided as shown in <u>Table 3</u>. See the <u>Ordering Information</u> table for the specific instances available by part number. Table 3. MAX32665/MAX32666 32-Bit Timer Instances | INSTANCE | SINGLE 32-BIT TIMER | POWER MODES | CLOCK SOURCE | |----------|---------------------|-----------------|--------------| | TMR0 | YES | ACTIVE<br>SLEEP | PCLK | | TMR1 | YES | ACTIVE<br>SLEEP | PCLK | | TMR2 | YES | ACTIVE<br>SLEEP | PCLK | | TMR3 | YES | ACTIVE<br>SLEEP | PCLK | | TMR4 | YES | ACTIVE<br>SLEEP | PCLK | | TMR5 YES | | ACTIVE<br>SLEEP | PCLK | #### Watchdog Timer (WDT) Microcontrollers are often used in harsh environments where electrical noise and electromagnetic interference (EMI) are abundant. Without proper safeguards, these hazards can disturb device operation and corrupt program execution. One of the most effective countermeasures is the watchdog timer (WDT), which detects runaway code or system unresponsiveness. The WDT is a 32-bit, free-running counter with a configurable prescaler. All instances are identical and independent of each other. Each has a dedicated reset bit, reset and/or interrupt enable bits, and status flags. They all share the same timebase, which is a scaled version of the system clock, but have independent prescale values. When enabled, the WDT must be periodically reset by the application software. Failure to reset the WDT within the user-configurable timeout period indicates that the application software is not operating correctly and results in a WDT timeout. A WDT timeout can trigger an interrupt, system reset, or both. Either response forces the instruction pointer to a known good location before resuming instruction execution. One or more instances of the peripheral are provided as shown in <u>Table 4</u>. See the <u>Ordering Information</u> table for the specific instances available by part number. Table 4. MAX32665/MAX32666 Watchdog Timer Instances | INSTANCE | POWER MODES | CLOCK | |----------|-----------------|-------| | WDT0 | ACTIVE<br>SLEEP | PCLK | | WDT1 | ACTIVE<br>SLEEP | PCLK | | WDT2 | ACTIVE<br>SLEEP | PCLK | ### **Pulse Train Engine (PT)** Multiple, independent pulse train generators can provide either a square wave or a repeating pattern from 2 to 32 bits in length. Any single pulse train generator or any desired group of pulse train generators can be synchronized at the bit level allowing for multibit patterns. Each pulse train generator is independently configurable. The pulse train generators provide the following features: - Independently enabled - · Safe enable and disable for pulse trains without bit banding - · Multiple pin configurations allow for flexible layout - Pulse trains can be started/synchronized independently or as a group - Frequency of each enabled pulse train generator is also set separately, based on a divide down (divide by 2, divide by 4, divide by 8, and so on) of the input pulse train module clock - Input pulse train module clock can be optionally configured to be independent from the system AHB clock - Multiple repetition options - Single shot (nonrepeating pattern of 2 to 32 bits) - Pattern repeats user-configurable number of times or indefinitely - · Termination of one pulse train loop count can restart one or more other pulse trains The pulse train engine feature is an alternate function associated with a GPIO pin. In most cases, enabling the pulse train engine function supersedes the GPIO function. One or more instances of the peripheral are provided as shown in <u>Table 5</u>. See the <u>Ordering Information</u> table for the specific instances available by part number. #### Table 5. MAX32665/MAX32666 Pulse Train Instances | INSTANCES | POWER MODES | CLOCK SOURCE | |-----------|-----------------|--------------| | PT[15:0] | ACTIVE<br>SLEEP | PCLK | #### **HTIMER** The HTIMER is a 44-bit timer that is driven by the 7.3728MHz source clock resulting in a tick resolution of 135.63ns. It is programmable to provide interrupts at count comparison. One or more instances of the peripheral are provided as shown in <u>Table 6</u>. See the <u>Ordering Information</u> table for the specific instances available by part number. ## Table 6. MAX32665/MAX32666 HTIMER Instances | INSTANCES | POWER MODES | CLOCK SOURCE | |-----------|-----------------|--------------| | HTMR0 | ACTIVE<br>SLEEP | IBRO | | HTMR1 | ACTIVE<br>SLEEP | IBRO | ### Serial Peripherals #### **USB** Controller The integrated USB slave controller is compliant with the High-Speed (480Mb/s) USB 2.0 specification. The integrated USB physical interface (PHY) reduces board space and system cost. 11 endpoint buffers are a configurable selection of IN or OUT in addition to endpoint 0. #### **Audio Interface** The audio interface allows the device to communicate with external audio devices using standard I<sup>2</sup>S pulse-coded modulation (PCM) and pulse density modulation (PDM) audio interfaces in a slave-only configuration. This allows audio algorithms to be run such as dynamic speaker management (DSM) or ambient noise cancellation (ANC). I<sup>2</sup>S PCM mode features the following: - Single 4-wire I<sup>2</sup>S PCM interface allowing transmit and receive of audio data and is intended to connect to speaker driver devices - Four transmit channels and eight receive channels are supported to allow 4-channel DSM - Support four PDM receive channels at the same time as PCM support - Sample rates from 8kHz to 192kHz PDM mode features the following: - Up to four PDM transmit channels at 3.072MHz - Up to six PDM receive channels at 3.072MHz - · Interpolation and decimation filtering to save MIPS in the DSP #### I<sup>2</sup>C Interface The I<sup>2</sup>C interface is a bidirectional, two-wire serial bus that provides a medium-speed communications network. It can operate as a one-to-one, one-to-many, or many-to-many communication medium. The I<sup>2</sup>C master/slave interface to a wide variety of I<sup>2</sup>C-compatible peripherals. These engines support Standard mode, Fast mode, and Fast-mode Plus I<sup>2</sup>C speeds. It provides the following master or slave mode operation features: - Supports standard 7-bit addressing or 10-bit addressing - RESTART condition - Interactive receive mode - Tx FIFO preloading - Support for clock stretching to allow slower slave devices to operate on higher speed buses - Multiple transfer rates - Standard mode: 100kbps - Fast mode: 400kbps - · Fast-mode Plus: 1000kbps - High-speed mode: 3400kbps - Internal filter to reject noise spikes - · Receiver FIFO depth of 8 bytes - Transmitter FIFO depth of 8 bytes One or more instances of the peripheral are provided as shown in <u>Table 7</u>. See the <u>Ordering Information</u> table for the specific instances available by part number. ## Table 7. MAX32665/MAX32666 I<sup>2</sup>C Instances | INSTANCES | POWER MODES | |-----------|-----------------| | I2C0 | ACTIVE<br>SLEEP | | I2C1 | ACTIVE<br>SLEEP | ## Table 7. MAX32665/MAX32666 I<sup>2</sup>C Instances (continued) | I2C2 | ACTIVE | |------|--------| | | SLEEP | #### **Serial Peripheral Interface** The serial peripheral interface (SPI) is a highly configurable, flexible, and efficient synchronous interface between multiple SPI devices on a single bus. The bus uses a single clock signal and multiple data signals, and one or more slave select lines to address only the intended target device. The SPI operates independently and requires minimal processor overhead. The provided SPI peripherals can operate in either slave or master mode and provide the following features: - SPI modes 0, 1, 2, 3 for single-bit communication - 3- or 4-wire mode for single-bit slave device communication - Full-duplex operation in single-bit, 4-wire mode - Dual and guad data modes supported - Multiple slave select lines on some instances - Multimaster mode fault detection - Programmable interface timing - Programmable SCK frequency and duty cycle - 32-byte transmit and receive FIFOs - Slave select assertion and deassertion timing with respect to leading/trailing SCK edge One or more instances of the peripheral are provided as shown in <u>Table 8</u>. See the <u>Ordering Information</u> table for the specific instances available by part number. ### Table 8. MAX32665/MAX32666 SPI Instances | INSTANCE | DATA | SLAVE<br>SELECT<br>LINES | MAXIMUM FREQUENCY<br>(MASTER MODE) (MHz) | MAXIMUM FREQUENCY<br>(SLAVE MODE) (MHz) | |----------|--------------------------------------------|--------------------------|------------------------------------------|-----------------------------------------| | SPI0 | 3-wire, 4-wire, dual, or quad data support | 3 | 48 | 48 | | SPI1 | 3-wire, 4-wire, dual, or quad data support | 3 | 48 | 48 | | SPI2 | 3-wire, 4-wire, dual, or quad data support | 3 | 48 | 48 | #### SPI Execute in Place (SPIX) Master There are two SPI execute in place (SPIX) master interfaces. One is dedicated for SRAM (SPIXR) and one is dedicated for flash (SPIXF) with dedicated slave selects. This allows the CPU to transparently execute instructions stored in an external SPI memory device. Instructions fetched through the SPI master are cached just like instructions fetched from internal program memory. The SPI SRAM master provides write-through capability. These two SPI execute in place master interfaces can also be used to access large amounts of external static data that would otherwise reside in internal data memory. #### **UART** The universal asynchronous receiver-transmitter (UART) interface supports full-duplex asynchronous communication with optional hardware flow control (HFC) modes to prevent data overruns. If HFC mode is enabled on a given port, the system uses two extra pins to implement the industry standard request to send (RTS) and clear to send (CTS) flow control signaling. Each UART is individually programmable. The UART supports the following features: - Baud rate generation with ±2% optionally utilizing the 7.3727MHz relaxation oscillator - 2-wire interface or 4-wire interface with flow control - 32-byte send/receive FIFO # Low-Power Arm Cortex-M4 with FPU-Based Microcontroller with Bluetooth 5 for Wearables - Full-duplex operation for asynchronous data transfers - Interrupts available for frame error, parity error, CTS, Rx FIFO overrun, and FIFO full/partially full conditions - Automatic parity and frame error detection - Independent baud-rate generator - Programmable 9th-bit parity support - Multidrop support - Start/stop bit support - Hardware flow control using RTS/CTS - Two DMA channels can be connected (read and write FIFOs) - Programmable word size (5 bits to 8 bits) One or more instances of the peripheral are provided as shown in <u>Table 9</u>. See the <u>Ordering Information</u> table for the specific instances available by part number. ### Table 9. MAX32665/MAX32666 UART Instances | INSTANCE | FLOW CONTROL | |----------|--------------| | UART0 | Yes | | UART1 | Yes | | UART2 | Yes | ### 1-Wire Master (OWM) Analog Devices' 1-Wire bus consists of one signal that carries data and also supplies power to the slave devices and a ground return. The bus master communicates serially with one or more slave devices through the bidirectional, multidrop 1-Wire bus. The single contact serial interface is ideal for communication networks requiring minimal interconnection. The provided 1-Wire master supports the following features: - Single contact for control and operation - Unique factory identifier for any 1-Wire device - Multiple device capability on a single line The OWM supports both standard (15.6kbps) and overdrive (110kbps) speeds. #### Standard DMA Controller The standard DMA controller allows automatic one-way data transfer between two entities. These entities can be either memories or peripherals. The transfers are done without using CPU resources. The following transfer modes are supported: - 8-channel - · Peripheral to data memory - Data memory to peripheral - Data memory to data memory - Event support All DMA transactions consist of an AHB burst read into the DMA FIFO followed immediately by an AHB burst write from the FIFO. The MAX32665/MAX32666 provide two instances of the standard DMA controller. #### **Trusted Protection Unit (TPU)** #### **True Random Number Generator (TRNG)** Random numbers are a vital part of a secure application, providing random numbers that can be used for cryptographic seeds or strong encryption keys to ensure data privacy. Software can use random numbers to trigger asynchronous events that result in nondeterministic behavior. This is helpful in thwarting replay attacks or key search approaches. An effective true random number generator (TRNG) must be continuously updated by a high-entropy source. # Low-Power Arm Cortex-M4 with FPU-Based Microcontroller with Bluetooth 5 for Wearables The provided TRNG is continuously driven by a physically-unpredictable entropy source. It generates a 128-bit true random number in 128 system clock cycles. The TRNG can support the system-level validation of many security standards such as FIPS 140-2, PCI-PED, and Common Criteria. Contact Analog Devices for details of compliance with specific standards. #### MAA The provided high-speed, hardware-based modulo arithmetic accelerator (MAA) performs mathematical computations that support strong cryptographic algorithms. These include: - 2048-bit DSA - 4096-bit RSA - Elliptic curve public key infrastructure #### **AES** The dedicated hardware-based AES engine supports the following algorithms: - AES-128 - AES-192 - AES-256 The AES keys are automatically generated by the engine and stored in dedicated flash to protect against tampering. Key generation and storage is transparent to the user. #### SHA-2 SHA-2 is a cryptographic hash function. It authenticates user data and verifies its integrity. It is used for digital signatures. The device provides a hardware SHA-2 engine for fast computation of digests supporting: - SHA-224 - SHA-256 - SHA-384 - SHA-512 #### **Memory Decryption Integrity Unit (MDIU)** The external SPI flash can optionally be encrypted for additional security. Data can be transparently encrypted when it is loaded and decrypted on the fly. Encryption keys are stored in the always-on domain and preserved as as long as $V_{COREA}$ is present. ### Software Integrity and Root of Trust #### **Root of Trust** On devices that support SCPBL, the root of trust starts with trusted software and the microcontroller's complement of security features. Communications between a host and the device must be secure and authenticated, and program integrity must be verified each time before execution to ensure the device's trustworthiness. The device's root of trust is based on a secret Analog Devices root verification key and a signed customer verification key (CVK). Customers submit their public CVK, which is then signed, and a certificate is sent back to the customer. This process is quick and required only once, before the software is released for the first time, and is unnecessary during the software development. A customer can then load their own key and download their signed binary executable code. ### Secure Communications Protocol Bootloader (SCPBL) On devices that support SCPBL, communication between a host system and the device uses a system of ECDSA-256 digitally signed packets. This guarantees the integrity and authenticity of all communication before executing configuration commands and the loading or verification of program memory. One or more serial interfaces are available for communication. This also enables the assembly and programming of the customer's final product by third-party assembly houses without the required cost and complexity of ensuring that the assembly house implements and maintains a secure production facility. It also allows for in-field software upgrades to deployed products, thus eliminating the costly need to return a product to the manufacturer for any software changes. The serial interfaces available for # Low-Power Arm Cortex-M4 with FPU-Based Microcontroller with Bluetooth 5 for Wearables SCPBL communication are shown in <u>Table 11</u>. Following any reset or exit from certain low-power modes, the device tests the assigned stimulus pin and, if active, begins an SCPBL session. The stimulus pin can be reassigned once an SCPBL session begins. The host can disable the bootloader interface before deployment to prevent any changes to program memory. See the Ordering Information table for availability. #### **Secure Boot** On devices that support SCPBL, the device performs a secure boot to confirm that the root of trust has not been compromised. Following every reset and exit from certain low-power modes, the secure boot verifies the digital signature of the program memory to confirm it has not been modified or corrupted, ensuring the trustworthiness of the application software. Failure to verify the digital signature transitions the device to safe mode, which prevents execution of the customer code. During the development phase, the bootloader can be reactivated and a new, trusted program memory loaded. ## **Applications Information** ### **Bypass Capacitor Recommendations** The proper use of bypass capacitors reduces noise generated by the IC into the ground plane. The <u>Pin Description</u> indicates which pins should be connected to bypass capacitors, the capacitance, and the appropriate ground plane. It is recommended that one instance of a bypass capacitor should be connected to each pin/ball of the IC package. For example, if the *Pin Description* shows four device pins associated with voltage supply A, a separate capacitor should be connected to each pin for a total of four capacitors. Place capacitors as close as possible to their corresponding device pins. Pins that recommend more than one value of capacitor per pin should place them in parallel with the lowest value capacitor first, closest to the pin. ### **USB Design Considerations** If USB is not used, the DP and DM signals should be left unconnected, $V_{DDB}$ should be tied to $V_{SS}$ through a 500 $\Omega$ resistor, and $V_{SSB}$ connected to $V_{SS}$ . The device does not provide a dedicated USB VBUS detect pin, so the $3.3V\ V_{DDB}$ supply input serves as both the power supply for the embedded USB transceiver and the detect for the $V_{BUS}$ signal. Voltage should be applied to the $V_{DDB}$ pin only while the $V_{BUS}$ signal is present and removed whenever the $V_{BUS}$ signal is not present. Figure 8 suggests two solutions. - 1. Power can be controlled by connecting a 3.3V LDO regulator between $V_{BUS}$ and the $V_{DDB}$ pin. The LDO requires a $1\mu F$ capacitor placed as close as possible to the LDO for proper operation. The $1\mu F$ capacitor can be omitted if the capacitor required by the USB specification is located close to the LDO. - V<sub>DDB</sub> can be connected to a 3.3V supply through a load switch. The 5V-compatible enable of the load switch should be tied to V<sub>BUS</sub>. A 10kΩ resistor between V<sub>BUS</sub> and V<sub>SS</sub> is required to discharge the capacitance on V<sub>BUS</sub> for the load switch enable. In any implementation, bypass the $V_{DDB}$ signal to $V_{SSB}$ (or $V_{SSB}$ is not pinned out) through an additional $1\mu F$ capacitor placed as close as possible to the $V_{DDB}$ pin. Figure 8. V<sub>DDB</sub> Signal Implementation ### **V<sub>REGI</sub>** Design Considerations The internal SIMO regulator requires one minimum $22\mu F$ capacitor between $V_{REGI}$ and $V_{SSPWR}$ . Larger capacitance values improve decoupling for the SIMO regulator and reduce current peaks drawn from the battery. Place the capacitor as close as possible to the pin shown in <u>Table 10</u>. The ESR/ESL of the input capacitor should be very low (i.e., $\leq 5m\Omega + \leq 500pH$ ) for frequencies up to 2MHz. Ceramic capacitors with X5R or X7R dielectric are highly recommended due to their small size, low ESR, and small temperature coefficients. Table 10. MAX32665/MAX32666 VREGI Capacitor Placement Priority | PACKAGE | PLACEMENT | |-----------|-----------| | 109 WLP | H11 | | 121 CTBGA | C11 | Proper operation requires low inductance routing and minimization of the loop area between $V_{REGI}$ , the capacitor, and the $V_{SSPWR}$ ground plane. ### **Transmitted Spurious Emissions** Various local regulatory agencies can impose limits on transmitted spurious emissions. At maximum output power of +4.5dbm, compliance with local regulations can require either an antenna with at least 6dB rejection at the 7.2GHz third harmonic or the use of a lowpass filter network between the device RF port and antenna. The MAX32665/MAX32666 are designed with an on-chip matching network providing a $50\Omega$ impedance at the ANT device pin. Filter design must match this impedance for best efficiency. #### **Bootloader Activation** The SCPBL is activated following any reset or exiting certain low-power modes if the assigned stimulus pin is asserted. The design must ensure that the bootloader communication port shown in <u>Table 11</u> is available or the SCPBL cannot be activated. Unlike other SCPBL implementations, the device does not use a default stimulus pin. A stimulus pin can be explicitly defined using the SCPBL WRITE\_PARAMS command. Until a stimulus pin is defined, the device will monitor UART0\_RX for the transport layer SYNCH pattern. If the pattern is detected within 6s following a reset, the device will activate the SCPBL. If the pattern is not detected, the device will perform a secure boot. ### Table 11. MAX32666 Bootloader Activation Summary | PART NUMBER | BOOTLOADER COMI | DEFAULT STIMULUS PIN | | |---------------|------------------|----------------------|----------------------| | PART NUMBER | RECEIVE | TRANSMIT | DEFAULT STIMULUS PIN | | MAX32666GWPBL | UART0_RX (P0.10) | UART0_TX (P0.9) | N/A | #### **GPIO** and Alternate Function Matrix ## **Table 12. GPIO and Alternate Function Matrix** | GPIO | ALTERNATE<br>FUNCTION 1 | ALTERNATE<br>FUNCTION 2 | ALTERNATE<br>FUNCTION 3 | ALTERNATE<br>FUNCTION 4 | GPIOOUT_ENABLE | TTAP_ENABLE | |-------|-------------------------|-------------------------|-------------------------|-------------------------|----------------|-------------| | P0.0 | SPIXF_SS0 | | UART2_CTS | TMR0 | | | | P0.1 | SPIXF_MOSI/<br>SDIO0 | | UART2_TX | TMR1 | | | | P0.2 | SPIXF_MISO/<br>SDIO1 | | UART2_RX | TMR2 | | | | P0.3 | SPIXF_SCK | | UART2_RTS | TMR3 | | | | P0.4 | SPIXF_SDIO2 | | OWM_IO | TMR4 | | | | P0.5 | SPIXF_SDIO3 | | OWM_PE | TMR5 | | | | P0.6 | I2C0_SCL | | SWDIO2 | TMR0 | | | | P0.7 | I2C0_SDA | | SWCLK2 | TMR1 | | | | P0.8 | SPIXR_SS0 | QSPI0_SS0 | UART0_CTS | TMR2 | | | | P0.9 | SPIXR_MOSI/<br>SDIO0 | QSPI0_MOSI/<br>SDIO0 | UART0_TX | TMR3 | | | | P0.10 | SPIXR_MISO/<br>SDIO1 | QSPI0_MISO/<br>SDIO1 | UART0_RX | TMR4 | | | | P0.11 | SPIXR_SCK | QSPI0_SCK | UART0_RTS | TMR5 | | | | P0.12 | SPIXR_SDIO2 | QSPI0_SDIO2 | OWM_IO | TMR0 | | | | P0.13 | SPIXR_SDIO3 | QSPI0_SDIO3 | OWM_PE | TMR1 | | | | P0.14 | I2C1_SCL | QSPI0_SS1 | | TMR2 | | | | P0.15 | I2C1_SDA | QSPI0_SS2 | | TMR3 | | | | P0.16 | AIN0/AIN0N | QSPI1_SS0 | OWM_IO | TMR4 | | | **Table 12. GPIO and Alternate Function Matrix (continued)** | GPIO | ALTERNATE<br>FUNCTION 1 | ALTERNATE<br>FUNCTION 2 | ALTERNATE<br>FUNCTION 3 | ALTERNATE<br>FUNCTION 4 | GPIOOUT_ENABLE | TTAP_ENABLE | |-------|-------------------------|-------------------------|-------------------------|-------------------------|--------------------|-------------| | P0.17 | AIN1/AIN0P | QSPI1_MOSI/<br>SDIO0 | OWM_PE | TMR5 | | | | P0.18 | AIN2/AIN1N | QSPI1_MISO/<br>SDIO1 | | TMR0 | PDOWN (active low) | | | P0.19 | AIN3/AIN1P | QSPI1_SCK | | TMR1 | SQWOUT | | | P0.20 | AIN4/AIN2N | QSPI1_SDIO2 | UART1_RX | TMR2 | | | | P0.21 | AIN5/AIN2P | QSPI1_SDIO3 | UART1_TX | TMR3 | | | | P0.22 | AIN6/AIN3N | QSPI1_SS1 | UART1_CTS | TMR4 | | | | P0.23 | AIN7/AIN3P | QSPI1_SS2 | UART1_RTS | TMR5 | EXT_AUDCLK | | | P0.24 | PCM_LRCLK | QSPI2_SS0 | OWM_IO | TMR0 | | | | P0.25 | PCM_DOUT | QSPI2_MOSI/<br>SDIO0 | OWM_PE | TMR1 | | | | P0.26 | PCM_DIN | QSPI2_MISO/<br>SDIO1 | | TMR2 | PDOWN (active low) | | | P0.27 | PCM_BCLK | QSPI2_SCK | | TMR3 | SQWOUT | | | P0.28 | PDM_DATA2 | QSPI2_SDIO2 | UART2_RX | TMR4 | | | | P0.29 | PDM_DATA3 | QSPI2_SDIO3 | UART2_TX | TMR5 | | | | P0.30 | PDM_RX_CLK | QSPI2_SS1 | UART2_CTS | TMR0 | | | | P0.31 | PDM_MCLK | QSPI2_SS2 | UART2_RTS | TMR1 | | | | P1.0 | SDHC_DAT3 | | SDMA_TMS | PT0 | | | | P1.1 | SDHC_CMD | | SDMA_TDO | PT1 | | | | P1.2 | SDHC_DAT0 | | SDMA_TDI | PT2 | | | | P1.3 | SDHC_CLK | | SDMA_TCK | PT3 | | | | P1.4 | SDHC_DAT1 | | UART0_RX | PT4 | | | | P1.5 | SDHC_DAT2 | | UART0_TX | PT5 | | | | P1.6 | SDHC_WP | | UART0_CTS | PT6 | | | | P1.7 | SDHC_CDN | | UART0_RTS | PT7 | | | | P1.8 | QSPI0_SS0 | | | PT8 | | | | P1.9 | QSPI0_MOSI/<br>SDIO0 | | | PT9 | | | | P1.10 | QSPI0_MISO/<br>SDIO1 | | | PT10 | | | | P1.11 | QSPI0_SCK | | | PT11 | | | | P1.12 | QSPI0_SDIO2 | | UART1_RX | PT12 | | | | P1.13 | QSPI0_SDIO3 | | UART1_TX | PT13 | | | | P1.14 | I2C2_SCL | | UART1_CTS | PT14 | | JTAG TDI | | P1.15 | I2C2_SDA | | UART1_RTS | PT15 | | JTAG TDO | | SWDIO | GPIO | | | | | | | SWCLK | GPIO | | | | | | ## **Ordering Information** | PART | BLE | TMR | HTMR | WDT | I <sup>2</sup> C | SPI | UART | PT | EXT<br>ADC<br>INPUTS | TPU | SCPBL | GPIO | PIN-PACKAGE | |------------------|-----|-----|------|-----|------------------|-----|------|----|----------------------|-----|-------|------|-------------| | MAX32665GWPBT+* | Yes | 6 | 2 | 3 | 3 | 3 | 3 | 16 | 8 | No | No | 50 | 109 WLP | | MAX32665GWPBT+T* | Yes | 6 | 2 | 3 | 3 | 3 | 3 | 16 | 8 | No | No | 50 | 109 WLP | | MAX32665GXMBT+* | Yes | 6 | 2 | 3 | 3 | 3 | 3 | 16 | 8 | No | No | 50 | 121 CTBGA | | MAX32665GXMBT+T* | Yes | 6 | 2 | 3 | 3 | 3 | 3 | 16 | 8 | No | No | 50 | 121 CTBGA | | MAX32666GWP+ | No | 6 | 2 | 3 | 3 | 3 | 3 | 16 | 8 | Yes | No | 50 | 109 WLP | | MAX32666GWP+T | No | 6 | 2 | 3 | 3 | 3 | 3 | 16 | 8 | Yes | No | 50 | 109 WLP | | MAX32666GWPBT+ | Yes | 6 | 2 | 3 | 3 | 3 | 3 | 16 | 8 | Yes | No | 50 | 109 WLP | | MAX32666GWPBT+T | Yes | 6 | 2 | 3 | 3 | 3 | 3 | 16 | 8 | Yes | No | 50 | 109 WLP | | MAX32666GXMBT+ | Yes | 6 | 2 | 3 | 3 | 3 | 3 | 16 | 8 | Yes | No | 50 | 121 CTBGA | | MAX32666GXMBT+T | Yes | 6 | 2 | 3 | 3 | 3 | 3 | 16 | 8 | Yes | No | 50 | 121 CTBGA | | MAX32666GWPBL+* | Yes | 6 | 2 | 3 | 3 | 3 | 3 | 16 | 8 | Yes | Yes | 50 | 109 WLP | | MAX32666GWPBL+T* | Yes | 6 | 2 | 3 | 3 | 3 | 3 | 16 | 8 | Yes | Yes | 50 | 109 WLP | | MAX32666GXMBL+ | Yes | 6 | 2 | 3 | 3 | 3 | 3 | 16 | 8 | Yes | Yes | 50 | 121 CTBGA | | MAX32666GXMBL+T | Yes | 6 | 2 | 3 | 3 | 3 | 3 | 16 | 8 | Yes | Yes | 50 | 121 CTBGA | All packages contain one RTC, USB 2.0 device, CRC accelerator, OWM, secure digital interface, and audio subsystem supporting $I^2S$ . BLE = Bluetooth Low Energy; TMR = 32-bit timer; HTMR = HTimer; WDT = watchdog timer; PT = pulse train generator; TPU = trusted protection unit; GPIO = general-purpose I/O pins. Arm, Cordio, and Cortex are registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. The Bluetooth word mark and logos are registered trademarks owned by Bluetooth SIG, Inc. and any use of such marks by Analog Devices is under license. microSD is a trademark of SanDisk Corp. <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. T = Tape and reel. Full reel. <sup>\*</sup>Future product—contact factory for availability. <sup>1-</sup>Wire is a registered trademark of Maxim Integrated Products, Inc. # Low-Power Arm Cortex-M4 with FPU-Based Microcontroller with Bluetooth 5 for Wearables ## **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------| | 0 | 10/18 | Initial release | _ | | 1 | 4/19 | Updated Benefits and Features, Electrical Characteristics table, Pin Description, Bluetooth 5 Low Energy Radio, Bluetooth 5 Software Stack, and Ordering Information sections | 1, 4, 7–9,<br>21, 25, 26,<br>37 | | 2 | 8/19 | Updated General Description, Electrical Characteristics table, Detailed Description, DeepSleep Mode, Backup Mode, I <sup>2</sup> C Interface sections, and Table 4 | 1, 4, 5, 8,<br>24, 29, 35,<br>36 | | 2.1 | | Corrected typos in the Electrical Characteristics table. | 4 | | 3 | 2/20 | Updated Benefits and Features, Simplified Block Diagram, Electrical Characteristics table, Pin Description, Detailed Description, Bluetooth 5 Low Energy Radio, Bluetooth 5 Software Stack, Clocking Scheme, Figure 6, DeepSleep Mode, Backup Mode, Audio Interface, I <sup>2</sup> C Interface, Bypass Capacitors, Transmitted Spurious Emissions, Table 4, and Ordering Information | 1, 2,<br>10–17,<br>26–34, 36,<br>39, 43–45 | | 4 | 4/20 | Updated Absolute Maximum Ratings $V_{DDB}$ and DM, DP signal descriptions. Updated the $V_{REGI}$ Current, Backup Mode and $V_{REGI}$ Fixed Current DeepSleep Mode Electrical Characteristics table specs. Updated the Parameter descriptions for USB in the Electrical Characteristics table. Updated the RSTN pin description in the Pin Descriptions table. Updated the Programmable Timers Detailed Description. Updated the Ordering Information table. | 7, 9, 16,<br>28, 37,<br>45-46 | | 5 | 1/21 | Updated the Ordering Information table. | 45 | | 6 | 10/21 | Updated secure bootloader and secure boot features in the <i>Detailed Description</i> , added external audio clock source to <i>Clocking Scheme Diagram</i> and <i>GPIO and Alternate Function Matrix</i> table. Corrected the polarity of differential inputs in the <i>GPIO and Alternate Function Matrix</i> table. Fixed typo V <sub>OH VDDIOH</sub> condition from 8mA to 4mA to match UG description. Removed all references to MAX32667 and MAX32668 which required changing all pages. Corrected UART baud rate to 921.6kBaud. Added Bootloader Activation to <i>Additional Information</i> . | All | | 7 | 2/23 | Updated bypass capacitor requirements. Clarified the maximum voltage on any pin is 3.6V. Reduced maximum storage temperature to +125°C. Reduced maximum operating temperature to +85°C. Clarified that the BACKUP recovery vector feature preserves SRAM contents when exiting BACKUP. Added note to EC Table clarifying voltage sequencing of VDDA and VREGI supplies. Removed references maximum baud rate of UARTs from Table 3. Removed ECC support. Changed global EC header to "All specifications apply across the entire operating conditions range unless otherwise noted."; no change to product testing. Added design guidance sections for the use of VDDB signal and VREGI pins. Clarified the number of peripheral instances in the Detailed Description and the Ordering Information table. Clarified SCPBL and secure boot are activated following exit from certain low-power modes. | 1, 2, 7-19,<br>25-27, 30,<br>32, 35-42 |