## **Product Change Notification / SYST-24EFGB055** | ١ ـ | 1 | _ | | |-----|---|---|---| | ıa | т | Δ | ۰ | | | | · | | 03-May-2024 # **Product Category:** 8-Bit Microcontrollers # **PCN Type:** **Document Change** # **Notification Subject:** ATtiny202/204/402/404/406 Silicon Errata and Data Sheet Clarification Documents ## **Affected CPNs:** SYST-24EFGB055\_Affected\_CPN\_05032024.pdf SYST-24EFGB055\_Affected\_CPN\_05032024.csv ## **Notification Text:** SYST-24EFGB055 Microchip has released a new Document for the ATtiny202/204/402/404/406 Silicon Errata and Data Sheet Clarification Documents of devices. If you are using one of these devices please read the document located at ATtiny202/204/402/404/406 Silicon Errata and Data Sheet Clarification Documents. ERRATA - ATtiny202/204/402/404/406 Silicon Errata and Data Sheet Clarification Documents Notification Status: Final #### **Description of Change:** - Document: - Editorial updates - Added new data sheet clarifications: - SPI: - 3.1.1. SPI Clock - Electrical Characteristics: - 3.2.1. Power Consumption. The Power Consumption in Power-Down (Max 25°C) reduced from 2 $\mu A$ to 0.6 $\mu A$ . - 3.2.3. SPI Timing Characteristics - 3.2.4. Programming Time Impacts to Data Sheet: None Reason for Change: To improve productivity. Change Implementation Status: Complete Date Document Changes Effective: 03 May 2024 NOTE: Please be advised that this is a change to the document only the product has not been changed. Markings to Distinguish Revised from Unrevised Devices: N/A ## Attachments: ATtiny202/204/402/404/406 Silicon Errata and Data Sheet Clarification Documents Please contact your local Microchip sales office with questions or concerns regarding this notification. ## **Terms and Conditions:** If you wish to <u>receive Microchip PCNs via email</u> please register for our PCN email service at our <u>PCN</u> home page select register then fill in the required fields. You will find instructions about registering for Microchips PCN email service in the <u>PCN FAQ</u> section. If you wish to <u>change your PCN profile, including opt out,</u> please go to the <u>PCN home page</u> select login and sign into your myMicrochip account. Select a profile option from the left navigation bar and make the applicable selections. ## Affected Catalog Part Numbers (CPN) ATTINY202-SSF ATTINY202-SSFR ATTINY202-SSN ATTINY202-SSNR ATTINY202-SSNRA2 ATTINY204-SSF ATTINY204-SSFR ATTINY204-SSN ATTINY204-SSNR ATTINY402-SSF ATTINY402-SSFR ATTINY402-SSN ATTINY402-SSNR ATTINY402-SSNRA3 ATTINY404-SSF ATTINY404-SSFR ATTINY404-SSN ATTINY404-SSNR ATTINY406-MF ATTINY406-MFR ATTINY406-MN ATTINY406-MNR ATTINY406-SF ATTINY406-SFR ATTINY406-SN ATTINY406-SNR Date: Thursday, May 2, 2024 ## Silicon Errata and Data Sheet Clarifications ATtiny202/204/402/404/406 The ATtiny202/204/402/404/406 devices you have received conform functionally to the current device data sheet (www.microchip.com/DS40002318), except for the anomalies described in this document. The errata described in this document will likely be addressed in future revisions of the ATtiny202/204/402/404/406 devices. #### Notes: - This document summarizes all the silicon errata issues from all the silicon revisions, previous and current - Refer to the Device/Revision ID section in the current device data sheet (www.microchip.com/DS40002318) for more detailed information on Device Identification and Revision IDs for your specific device, or contact your local Microchip sales office for assistance # 1. Silicon Issue Summary Legend - Erratum is not applicable. - X Erratum is applicable. | Peripheral | Short Description | Valid for Silic | on Revision | |------------|-------------------------------------------------------------------------------------------------------------------|-----------------------|-------------| | | | Rev. B <sup>(1)</sup> | Rev. C | | | 2.2.1. The Temperature Sensor is Not Calibrated on Parts with Date Code 727, 728 and 1728 (Year 2017, Week 27/28) | Х | - | | Device | 2.2.2. Writing the OSCLOCK Fuse in FUSE.OSCCFG to '1' Prevents Automatic Loading of Calibration Values $$ | X | X | | | 2.2.3. Write Operation Lost if Consecutive Writes to Specific Address Spaces | Х | X | | | 2.3.1. One Extra Measurement Performed After Disabling ADC Free-Running Mode | Χ | Χ | | ADC | 2.3.2. ADC Functionality Cannot be Ensured with CLKADC Above 1.5 MHz and a Setting of 25% Duty Cycle | X | X | | | 2.3.3. ADC Performance Degrades with CLKADC Above 1.5 MHz and VDD < 2.7V | Χ | X | | | 2.3.4. Pending Event Stuck When Disabling the ADC | Χ | X | | | 2.4.1. Connecting LUTs in Linked Mode Requires OUTEN Set to '1' | Χ | Χ | | CCL | 2.4.2. D-latch is Not Functional | Χ | X | | | 2.4.3. The CCL Must be Disabled to Change the Configuration of a Single LUT | Χ | X | | NVMCTRL | 2.5.1. Wrong Reset Value of NVMCTRL.CTRLA Register | Χ | X | | PORTMUX | 2.6.1. Selecting Alternative Output Pin for TCA0 Waveform Output 0-2 also Changes Waveform Output 3-5 | X | X | | RTC | 2.7.1. Any Write to the RTC.CTRLA Register Resets the RTC and PIT Prescaler Counter | Χ | X | | RIC | 2.7.2. Disabling the RTC Stops the PIT | Х | X | | TCA | 2.8.1. Restart Will Reset Counter Direction in NORMAL and FRQ Mode | X | X | | | 2.9.1. Minimum Event Duration Must Exceed the Selected Clock Period | Χ | Χ | | TCB | 2.9.2. The TCA Restart Command Does Not Force a Restart of TCB | X | X | | | 2.9.3. CCMP and CNT Registers Act as 16-Bit Registers in 8-Bit PWM Mode | Χ | Χ | | | 2.10.1. TXD Pin Override Not Released When Disabling the Transmitter | Χ | X | | USART | 2.10.2. Frame Error on a Previous Message May Cause False Start Bit Detection | Χ | X | | USANI | 2.10.3. Full Range Duty Cycle Not Supported When Validating LIN Sync Field | Χ | X | | | 2.10.4. Open-Drain Mode Does Not Work When TXD is Configured as Output | X | X | ## Note: 1. This revision is the initial release of the silicon. ## 2. Silicon Errata Issues ## 2.1 Errata Details - Erratum is not applicable. - X Erratum is applicable. ## 2.2 Device # 2.2.1 The Temperature Sensor is Not Calibrated on Parts with Date Code 727, 728 and 1728 (Year 2017, Week 27/28) The temperature sensor is not calibrated on parts with date code 727/728 (used on QFN packages) and 1728 (used on SOIC packages). #### **Work Around** If temperature sensor calibration data is required, devices with the affected date code may be returned through the Microchip RMA service. Devices with this date code are no longer shipped by Microchip. #### **Affected Silicon Revisions** | Rev. B | Rev. C | |--------|--------| | X | - | # 2.2.2 Writing the OSCLOCK Fuse in FUSE.OSCCFG to '1' Prevents Automatic Loading of Calibration Values Writing the OSCLOCK fuse in FUSE.OSCCFG to '1' prevents the automatic loading of calibration values from the signature row. The device will run with an uncalibrated OSC20M oscillator. ## **Work Around** Do not use OSCLOCK for locking the oscillator calibration value. The oscillator calibration value can be locked by writing LOCKEN in CLKCTRL.MCLKLOCK to '1' when using the OSC20M oscillator as the Main Clock source. ## **Affected Silicon Revisions** | Rev. B | Rev. C | |--------|--------| | X | X | ## 2.2.3 Write Operation Lost if Consecutive Writes to Specific Address Spaces An ST/STD/STS instruction to address > = 64 followed by an ST/STD instruction to address < 64 or SLPCTRL.CTRLA register will cause loss of the last write. #### **Work Around** To avoid loss of write operation, use one of the following workarounds depending on address space: - Insert an NOP instruction before writing to address < 64, or use the OUT instruction instead of ST/STD - Insert an NOP instruction before writing to SLPCTRL.CTRLA register ## **Affected Silicon Revisions** | Rev. B | Rev. C | |--------|--------| | X | X | ## 2.3 ADC - Analog-to-Digital Converter ## 2.3.1 One Extra Measurement Performed After Disabling ADC Free-Running Mode The ADC may perform one additional measurement after clearing ADCn.CTRLA.FREERUN. ## **Work Around** Write ADCn.CTRLA.ENABLE to '0' to stop the Free-Running mode immediately. ## **Affected Silicon Revisions** | Rev. B | Rev. C | |--------|--------| | X | X | # 2.3.2 ADC Functionality Cannot be Ensured with CLK<sub>ADC</sub> Above 1.5 MHz and a Setting of 25% Duty Cycle The ADC functionality cannot be ensured if $CLK_{ADC} > 1.5$ MHz with ADCn.CALIB.DUTYCYC set to '1'. ## **Work Around** If ADC is operated with CLK<sub>ADC</sub> > 1.5 MHz, ADCn.CALIB.DUTYCYC must be set to '0' (50% duty cycle). ## **Affected Silicon Revisions** | Rev. B | Rev. C | |--------|--------| | X | X | ## 2.3.3 ADC Performance Degrades with $CLK_{ADC}$ Above 1.5 MHz and $V_{DD}$ < 2.7V The ADC INL performance degrades if $CLK_{ADC} > 1.5$ MHz and ADCn.CALIB.DUTYCYC is set to '0' for $V_{DD} < 2.7V$ . ## **Work Around** None. ## **Affected Silicon Revisions** | Rev. B | Rev. C | |--------|--------| | X | X | ## 2.3.4 Pending Event Stuck When Disabling the ADC If the ADC is disabled during an event-triggered conversion, the event will not be cleared. ## **Work Around** Clear ADC.EVCTRL.STARTEI and wait for the conversion to complete before disabling the ADC. #### **Affected Silicon Revisions** | Rev. B | Rev. C | |--------|--------| | X | X | ## 2.4 CCL - Configurable Custom Logic ## 2.4.1 Connecting LUTs in Linked Mode Requires OUTEN Set to '1' Connecting the LUTs in linked mode requires LUTnCTRLA.OUTEN set to '1' for the LUT providing the input source. ## **Work Around** Use an event channel to link the LUTs, or do not use the corresponding I/O pin for other purposes. ## **Affected Silicon Revisions** | Rev. B | Rev. C | |--------|--------| | X | X | #### 2.4.2 D-latch is Not Functional The CCL D-latch is not functional. ## **Work Around** None. ## **Affected Silicon Revisions** | Rev. B | Rev. C | |--------|--------| | X | X | ## 2.4.3 The CCL Must be Disabled to Change the Configuration of a Single LUT The CCL peripheral must first be disabled (write ENABLE in CCL.CTRLA to '0') to reconfigure a LUT. Writing ENABLE to '0' will disable all the LUTs and affect the LUTs not under reconfiguration. ## **Work Around** None. #### Affected Silicon Revisions | Rev. B | Rev. C | |--------|--------| | X | X | ## 2.5 NVMCTRL - Nonvolatile Memory Controller ## 2.5.1 Wrong Reset Value of NVMCTRL.CTRLA Register In some cases, the NVMCTRL.CTRLA reset value will not be ' $0 \times 00$ '. Even reserved bits can be read as '1' after Reset. ## **Work Around** Ignore the initial value. ## **Affected Silicon Revisions** | Rev. B | Rev. C | |--------|--------| | X | X | # 2.6 PORTMUX - Port Multiplexer # 2.6.1 Selecting Alternative Output Pin for TCA0 Waveform Output 0-2 also Changes Waveform Output 3-5 Selecting the alternative output pin for TCA0 in PORTMUX.CTRLC does not work as described when TCA0 operates in split mode. - Writing PORTMUX.CTRLC bit 0 to '1' will shift the pin position for both WO0 and WO3 - Writing PORTMUX.CTRLC bit 1 to '1' will shift the pin position for both WO1 and WO4 - Writing PORTMUX.CTRLC bit 2 to '1'will shift the pin position for both WO2 and WO5 PORTMUX.CTRLC[5:3] are non-functional. #### **Work Around** None. ## **Affected Silicon Revisions** | Rev. B | Rev. C | |--------|--------| | X | X | **Note:** Not applicable to 8-pin devices. ## 2.7 RTC - Real-Time Counter ## 2.7.1 Any Write to the RTC.CTRLA Register Resets the RTC and PIT Prescaler Counter Any write to the RTC.CTRLA register resets the 15-bit prescaler counter. The next count occurs ½ prescaler period after the reset, resulting in a period length of 0.5 to 1.5 times the expected period, depending on when the reset occurs. ## **Work Around** None. #### **Affected Silicon Revisions** | Rev. B | Rev. C | |--------|--------| | X | X | ## 2.7.2 Disabling the RTC Stops the PIT Writing RTC.CTRLA.RTCEN to '0' will stop the PIT. Writing RTC.PITCTRLA.PITEN to '0' will stop the RTC. #### **Work Around** Do not disable the RTC or the PIT if any of the modules are used. ## **Affected Silicon Revisions** | Rev. B | Rev. C | |--------|--------| | X | X | # 2.8 TCA - Timer/Counter A ## 2.8.1 Restart Will Reset Counter Direction in NORMAL and FRQ Mode When the TCA is configured to the NORMAL or FRQ mode (WGMODE in TCAn.CTRLB is ' $0\times0$ ' or ' $0\times1$ '), a RESTART command or Restart event will reset the direction to default. The default is counting upwards. ## **Work Around** None. ## **Affected Silicon Revisions** | Rev. B | Rev. C | |--------|--------| | X | X | # 2.9 TCB - Timer/Counter B ## 2.9.1 Minimum Event Duration Must Exceed the Selected Clock Period Event detection will fail if TCBn receives an input event with a high/low period shorter than the period of the selected clock source (CLKSEL in TCBn.CTRLA). This applies to the TCB modes (CNTMODE in TCBn.CTRLB) *Time-Out Check* and *Input Capture Frequency and Pulse-Width Measurement*. ## **Work Around** Ensure that the high/low period of input events is equal to or longer than the selected clock source (CLKSEL in TCBn.CTRLA) period. #### Affected Silicon Revisions | Rev. B | Rev. C | |--------|--------| | X | X | ## 2.9.2 The TCA Restart Command Does Not Force a Restart of TCB The TCA restart command does not force restarting the TCB when TCB is running in SYNCUPD mode. TCB is restarted only after a TCA OVF. ## **Work Around** None. #### Affected Silicon Revisions | Rev. B | Rev. C | |--------|--------| | X | X | ## 2.9.3 CCMP and CNT Registers Act as 16-Bit Registers in 8-Bit PWM Mode When the TCB operates in 8-bit PWM mode (CNTMODE in TCBn.CTRLB is ' $0 \times 7$ '), the low and high bytes for the CCMP and CNT registers act as 16-bit registers for read and write. They cannot be read or written independently. #### **Work Around** Use 16-bit register access. Refer to the data sheet for further information. #### Affected Silicon Revisions | Rev. B | Rev. C | |--------|--------| | X | X | ## 2.10 USART - Universal Synchronous and Asynchronous Receiver and Transmitter ## 2.10.1 TXD Pin Override Not Released When Disabling the Transmitter The USART will not release the TXD pin override if: - The USART transmitter is disabled by writing the TXEN bit in USART.CTRLB to '0' while the USART receiver is disabled (RXEN in USART.CTRLB is '0') - Both the USART transmitter and receiver are disabled at the same time by writing the TXEN and RXEN bits in USART.CTRLB to '0' #### **Work Around** There are two possible work arounds: - Make sure the receiver is enabled (RXEN in USART.CTRLB is '1') while disabling the transmitter (writing TXEN in USART.CTRLB to '0') - Writing to any register in the USART after disabling the transmitter will start the USART for long enough to release the pin override of the TXD pin ## **Affected Silicon Revisions** | Rev. B | Rev. C | |--------|--------| | X | X | ## 2.10.2 Frame Error on a Previous Message May Cause False Start Bit Detection A false start bit detection will trigger if receiving a frame with RXDATAH.FERR set and reading the RXDATAL before the RxD line goes high. #### **Work Around** Wait for the RXD pin to go high before reading RXDATA by, for instance, polling the bit in PORTn.IN where the RXD pin is located. ## **Affected Silicon Revisions** | Rev. B | Rev. C | |--------|--------| | X | X | ## 2.10.3 Full Range Duty Cycle Not Supported When Validating LIN Sync Field For the LIN sync field, the USART validates each bit to be within $\pm 15\%$ instead of the time between falling edges as described in the LIN specification, which allows a minimum duty cycle of 43.5% and a maximum duty cycle of 57.5%. ## **Work Around** None. ## **Affected Silicon Revisions** | Rev. B | Rev. C | |--------|--------| | X | X | ## 2.10.4 Open-Drain Mode Does Not Work When TXD is Configured as Output When the USART TXD pin is configured as an output, it can drive the pin high regardless of whether the Open-Drain mode is enabled or not. #### **Work Around** Configure the TXD pin as an input by writing the corresponding bit in PORTx.DIR to '0' when using Open-Drain mode. #### **Affected Silicon Revisions** | Rev. B | Rev. C | |--------|--------| | X | X | ## 3. Data Sheet Clarifications Note the following typographic corrections and clarifications for the latest version of the device data sheet (www.microchip.com/DS40002318). **Note:** Corrections are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity. ## 3.1 SPI - Serial Peripheral Interface #### 3.1.1 SPI Clock Clarifications regarding the SPI clock have been made in the *Operation - Client Mode* and *Operation - Client Mode - Buffer Mode* sections. Functional changes are shown in **bold**. ## 24.3.2.2 Client Mode In Client mode, the SPI peripheral receives the SPI clock and Client Select from a Host. Client mode supports three operational modes: One Normal mode and two configurations for the Buffered mode. In Client mode, the control logic will sample the incoming signal on the SCK pin. To ensure correct sampling of this clock signal, the minimum low and high periods must each be longer than two peripheral clock cycles. #### 24.3.2.2.2 Buffer Mode To avoid data collisions, the SPI peripheral can be configured in Buffered mode by writing a '1' to the Buffer Mode Enable (BUFEN) bit in the Control B (SPIn.CTRLB) register. In this mode, the SPI has additional interrupt flags and extra buffers. The extra buffers are shown in *Figure 24-1*. There are two different modes for the Buffer mode, selected with the Buffer mode Wait for Receive (BUFWR) bit. The two different modes are described below with timing diagrams. Note: When operating as a client in Buffered mode and the SPI clock is close to maximum frequency, the client may not be able to set up data in time for the first sample edge during back-to-back transfers. Refer to the *Electrical Characteristics - SPI* section for details. ## 3.2 Electrical Characteristics ## 3.2.1 Power Consumption A clarification of the power consumption in the Power-Down sleep mode is made in *Table 33-5*. Functional change is shown in **bold**. Table 33-5. Power Consumption in Power-Down, Standby and Reset Mode | Mode | Description | Condition | | Typ.<br>25°C | Max.<br>25°C | Max.<br>85°C <sup>(1)</sup> | Max.<br>125°C | Unit | |---------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------|--------------|--------------|-----------------------------|---------------|------| | Standby | Standby power consumption | RTC running at 1.024<br>kHz from internal<br>OSCULP32K | V <sub>DD</sub> = 3V | 0.7 | 3.0 | 6.0 | 8.0 | μΑ | | Power<br>Down/<br>Standby | Power down/Standby<br>power consumption is the<br>same when all peripherals<br>are stopped | All peripherals stopped | V <sub>DD</sub> = 3V | 0.1 | 0.6 | 5.0 | 7.0 | μΑ | | Reset | Reset power consumption | Reset line pulled down | V <sub>DD</sub> = 3V | 100 | - | - | - | μΑ | #### Note: 1. These values are based on characterization and not covered by production test limits. ## 3.2.2 I/O Pin Characteristics A clarification of the maximum value of the pull-up resistor is made in *Table 33-15* in the *Electrical Characteristics* section. Functional change is shown in **bold**. Table 33-15. I/O Pin Characteristics ( $T_A = [-40, 105]$ °C, $V_{DD} = [1.8, 5.5]$ V Unless Otherwise Stated) | Symbol | Description | Condition | Min. | Тур. | Max. | Unit | |-----------------------------------|------------------------------------------------------------------|--------------------------------------------------|-----------------------|--------|------------------------|------| | V <sub>IL</sub> | Input low-voltage, except RESET pin as I/O | | -0.2 | - | 0.3 × V <sub>DD</sub> | V | | V <sub>IH</sub> | Input high-voltage, except RESET pin as I/O | | $0.7 \times V_{DD}$ | - | V <sub>DD</sub> + 0.2V | V | | I <sub>IH</sub> / I <sub>IL</sub> | I/O pin input leakage current, except RESET pin as I/O | V <sub>DD</sub> = 5.5V, pin high | - | < 0.05 | - | μΑ | | | | $V_{DD}$ = 5.5V, pin low | - | < 0.05 | - | | | V <sub>OL</sub> | I/O pin drive strength | $V_{DD}$ = 1.8V, $I_{OL}$ = 1.5 mA | - | - | 0.36 | ٧ | | | | $V_{DD}$ = 3.0V, $I_{OL}$ = 7.5 mA | - | - | 0.6 | | | | | $V_{DD}$ = 5.0V, $I_{OL}$ = 15 mA | - | - | 1 | | | V <sub>OH</sub> | I/O pin drive strength | V <sub>DD</sub> = 1.8V, I <sub>OH</sub> = 1.5 mA | 1.44 | - | - | ٧ | | | | V <sub>DD</sub> = 3.0V, I <sub>OH</sub> = 7.5 mA | 2.4 | - | - | | | | | $V_{DD} = 5.0V$ , $I_{OH} = 15 \text{ mA}$ | 4 | - | - | | | I <sub>total</sub> | Maximum combined I/O sink current per pin group <sup>(1)</sup> | | - | - | 100 | mA | | | Maximum combined I/O source current per pin group <sup>(1)</sup> | | - | - | 100 | | | V <sub>IL2</sub> | Input low-voltage on RESET pin as I/O | | -0.2 | - | 0.3 × V <sub>DD</sub> | ٧ | | V <sub>IH2</sub> | Input high-voltage on RESET pin as I/O | | 0.7 × V <sub>DD</sub> | - | V <sub>DD</sub> + 0.2V | ٧ | | V <sub>OL2</sub> | I/O pin drive strength on RESET pin as I/O | $V_{DD}$ = 1.8V, $I_{OL}$ = 0.1 mA | - | - | 0.36 | ٧ | | | | $V_{DD}$ = 3.0V, $I_{OL}$ = 0.25 mA | - | - | 0.6 | | | | | $V_{DD}$ = 5.0V, $I_{OL}$ = 0.5 mA | - | - | 1 | | | V <sub>OH2</sub> | I/O pin drive strength on RESET pin as I/O | V <sub>DD</sub> = 1.8V, I <sub>OH</sub> = 0.1 mA | 1.44 | - | - | ٧ | | | | $V_{DD}$ = 3.0V, $I_{OH}$ = 0.25 mA | 2.4 | - | - | | | | | $V_{DD} = 5.0V$ , $I_{OH} = 0.5$ mA | 4 | - | - | | | t <sub>RISE</sub> | Rise time | V <sub>DD</sub> = 3.0V, load = 20 pF | - | 2.5 | - | ns | | | | V <sub>DD</sub> = 5.0V, load = 20 pF | - | 1.5 | - | | | t <sub>FALL</sub> | Fall time | V <sub>DD</sub> = 3.0V, load = 20 pF | - | 2.0 | - | ns | | | | V <sub>DD</sub> = 5.0V, load = 20 pF | - | 1.3 | - | | | C <sub>PIN</sub> | I/O pin capacitance except TWI pins | | - | 3 | - | pF | | C <sub>PIN</sub> | I/O pin capacitance on TWI pins | | - | 10 | - | pF | | R <sub>P</sub> | Pull-up resistor | | 20 | 35 | 60 | kΩ | ## Note: 1. Pin group x (Px[7:0]). The combined continuous sink/source current for all I/O ports should not exceed the limits. ## 3.2.3 SPI - Timing Characteristics A clarification regarding the SPI clock is made in *Table 33-17. SPI - Timing Characteristics*. Functional changes are shown in **bold**. **Table 33-17. SPI - Timing Characteristics** | Symbol | Description | Condition | Min. | Тур. | Max. | Unit | |-------------------|---------------------|-----------|------|----------------------|------|------| | f <sub>SCK</sub> | SCK clock frequency | Host | - | - | 10 | MHz | | t <sub>SCK</sub> | SCK period | Host | 100 | - | - | ns | | $t_{\text{SCKW}}$ | SCK high/low width | Host | - | $0.5 \times t_{SCK}$ | - | ns | | t <sub>SCKR</sub> | SCK rise time | Host | - | 2.7 | - | ns | | t <sub>SCKF</sub> | SCK fall time | Host | - | 2.7 | - | ns | | continued | | | | | | | | |--------------------|----------------------------|-----------|--------------------------|----------------------|------|------|--| | Symbol | Description | Condition | Min. | Тур. | Max. | Unit | | | t <sub>MIS</sub> | MISO setup to SCK | Host | - | 10 | - | ns | | | t <sub>MIH</sub> | MISO hold after SCK | Host | - | 10 | - | ns | | | t <sub>MOS</sub> | MOSI setup to SCK | Host | - | $0.5 \times t_{SCK}$ | - | ns | | | t <sub>MOH</sub> | MOSI hold after SCK | Host | - | 1.0 | - | ns | | | f <sub>SSCK</sub> | Client SCK clock frequency | Client | - | - | 5 | MHz | | | t <sub>SSCK</sub> | Client SCK Period | Client | 6 × t <sub>CLK_PER</sub> | - | - | ns | | | t <sub>SSCKW</sub> | SCK high/low width | Client | 3 × t <sub>CLK_PER</sub> | - | - | ns | | | t <sub>SSCKR</sub> | SCK rise time | Client | - | - | 1600 | ns | | | t <sub>SSCKF</sub> | SCK fall time | Client | - | - | 1600 | ns | | | t <sub>SIS</sub> | MOSI setup to SCK | Client | 0.0 | - | - | ns | | | t <sub>SIH</sub> | MOSI hold after SCK | Client | 3 x t <sub>CLK_PER</sub> | - | - | ns | | | t <sub>SSS</sub> | SS setup to SCK | Client | - | t <sub>CLK_PER</sub> | - | ns | | | t <sub>SSH</sub> | SS hold after SCK | Client | - | t <sub>CLK_PER</sub> | - | ns | | | t <sub>SOS</sub> | MISO setup to SCK | Client | - | 8.0 | - | ns | | | t <sub>SOH</sub> | MISO hold after SCK | Client | - | 13 | - | ns | | | t <sub>SOSS</sub> | MISO setup after SS low | Client | - | 11 | - | ns | | | t <sub>SOSH</sub> | MISO hold after SS low | Client | - | 8.0 | - | ns | | ## 3.2.4 Programming Time A clarification of the *Programming Time* section is made. *Table 33-30* has been upgraded from *Programming Times* to *Memory Programming Specifications* in the *Electrical Characteristics*. Functional change is shown in **bold**. **Table 33-30. Memory Programming Specifications** | Symbol | Description | Min. | Typ. † | Max. | Unit | Conditions | |----------------------|------------------------------------------------|---------------------------------------|--------|--------------------|---------------------------|---------------------------------| | Data EEP | ROM Memory Specifications | | | | | | | E <sub>EE</sub> * | Data EEPROM byte endurance | 100k | _ | _ | Erase/Write cycles | -40°C ≤ T <sub>A</sub> ≤ +105°C | | t <sub>EE_RET</sub> | Characteristic retention | _ | 40 | _ | Year | T <sub>A</sub> = 55°C | | t <sub>EE_PBC</sub> | Page Buffer Clear (PBC) | _ | 7 | _ | CLK <sub>CPU</sub> cycles | | | t <sub>EE_EEER</sub> | Full EEPROM Erase (EEER) | _ | 4 | _ | ms | | | t <sub>EE_WP</sub> | Page Write (WP) | _ | 2 | _ | ms | | | t <sub>EE_ER</sub> | Page Erase (ER) | _ | 2 | _ | ms | | | t <sub>EE_ERWP</sub> | Page Erase-Write (ERWP) | _ | 4 | _ | ms | | | Program | Flash Memory Specifications | | | | | | | E <sub>FL</sub> * | Flash memory cell endurance | 10k | _ | | Erase/Write cycles | -40°C ≤ T <sub>A</sub> ≤ +105°C | | t <sub>FL_RET</sub> | Characteristic retention | _ | 40 | _ | Year | T <sub>A</sub> = 55°C | | V <sub>FL_UPDI</sub> | <b>V<sub>DD</sub></b> for Chip Erase operation | V <sub>BODLEVEL0</sub> <sup>(1)</sup> | _ | V <sub>DDMAX</sub> | V | | | t <sub>FL_PBC</sub> | Page Buffer Clear (PBC) | _ | 7 | _ | CLK <sub>CPU</sub> cycles | | | t <sub>FL_CHER</sub> | Chip Erase (CHER) | _ | 4 | _ | ms | | | t <sub>FL_WP</sub> | Page Write (WP) | _ | 2 | _ | ms | | | t <sub>FL_ER</sub> | Page Erase (ER) | _ | 2 | _ | ms | | | t <sub>FL_ERWP</sub> | Page Erase/Write (ERWP) | _ | 4 | | ms | | | t <sub>FL_UPDI</sub> | Chip Erase with UPDI | _ | 50 | | ms | 4 KB Flash | | | | _ | 30 | _ | ms | 2 KB Flash | <sup>†</sup> Data in the "Typ." column is at $T_A = 25$ °C and $V_{DD} = 3.0$ V unless otherwise specified. These parameters are not tested and are for design guidance only. ## Note: The Brown-out Detector (BOD) configured with BODLEVEL0 is forced ON during Chip Erase. The erase attempt will fail if the supply voltage V<sub>DD</sub> is below V<sub>BOD</sub> for BODLEVEL0. <sup>\*</sup> These parameters are characterized but not tested in production. # 4. Document Revision History **Note:** The document revision is independent of the silicon revision. # 4.1 Revision History | Doc. | Date | Comments | |------|---------|----------------------------------------------------------------------------------------------------------------------------------------| | Rev. | Date | estimileries | | С | 04/2024 | • Document: | | | | – Editorial updates | | | | Added new data sheet clarifications: | | | | - SPI: | | | | • 3.1.1. SPI Clock | | | | - Electrical Characteristics: | | | | <ul> <li>3.2.1. Power Consumption. The Power Consumption in Power-Down (Max 25°C) reduced<br/>from 2 μA to 0.6 μA.</li> </ul> | | | | 3.2.3. SPI - Timing Characteristics | | | | 3.2.4. Programming Time | | В | 08/2023 | Document: | | | | – Editorial updates | | | | Silicon Errata Issues added: | | | | <ul> <li>Device: 2.2.3. Write Operation Lost if Consecutive Writes to Specific Address Spaces</li> </ul> | | | | - NVMCTRL: 2.5.1. Wrong Reset Value of NVMCTRL.CTRLA Register | | | | Silicon Errata Issues updated: | | | | <ul> <li>Device: 2.2.2. Writing the OSCLOCK Fuse in FUSE.OSCCFG to '1' Prevents Automatic Loading of<br/>Calibration Values</li> </ul> | | | | - RTC: 2.7.1. Any Write to the RTC.CTRLA Register Resets the RTC and PIT Prescaler Counter | | | | Added new data sheet clarification: | | | | - Electrical Characteristics: 3.2.2. I/O Pin Characteristics | | Α | 04/2021 | Initial document release | | | | The content of the document has been restructured from: | | | | ATtiny202/402 Silicon Errata and Data Sheet Clarification | | | | ATtiny204/404 Silicon Errata and Data Sheet Clarification | | | | ATtiny406 Silicon Errata and Data Sheet Clarification | | | | to: | | | | ATtiny202/204/402/404/406 Silicon Errata and Datasheet Clarification document (this document) | | | | Refer to 4.2. Appendix - Obsolete Revision History for further details. | | | | The following items are referring to changes between the latest revisions of the obsolete documents and this document: | | | | Removed Errata: USART: | | | | Start-of-Frame Detection Can Unintentionally Be Triggered in 'Active Mode' | | | | Removed old data sheet clarifications, as the corresponding data sheet has been updated with correct information | ## 4.2 Appendix - Obsolete Revision History **Notes:** Due to document structure change from pin organized documents, the following obsolete document revision history is provided as a reference. - ATtiny202/402 Silicon Errata and Data Sheet Clarification (DS40002123C) - ATtiny204/404 Silicon Errata and Data Sheet Clarification (DS40002124C) - ATtiny406 Silicon Errata and Data Sheet Clarification (DS40002125C) ## 4.2.1 Obsolete Document DS40002123 | Doc.<br>Rev. | Date | Comments | |--------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C | 12/2020 | <ul> <li>Added silicon revision C</li> <li>Added new errata: <ul> <li>Device: Writing the OSCLOCK Fuse in FUSE.OSCCFG to '1' Prevents Automatic Loading of Calibration Values</li> <li>ADC: Pending Event Stuck When Disabling the ADC</li> <li>CCL: The CCL Must be Disabled to Change the Configuration of a Single LUT</li> <li>TCA: Restart Will Reset Counter Direction in NORMAL and FRQ Mode</li> <li>TCB: CCMP and CNT Registers Operate as 16-Bit Registers in 8-Bit PWM Mode</li> <li>USART:</li></ul></li></ul> | | В | 10/2019 | <ul> <li>Updated document template</li> <li>The ADC errata, ADC Functionality Cannot be Ensured with ADCCLK Above 1.5 MHz for All Conditions, has been split into two separate erratas and rewritten</li> <li>Added clarification for ADC electrical characteristics</li> </ul> | | Α | 06/2019 | Initial document release | ## 4.2.2 Obsolete Document DS40002124 | Doc.<br>Rev. | Date | Comments | |--------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C | 12/2020 | <ul> <li>Added silicon revision C</li> <li>Added new errata: <ul> <li>Device: Writing the OSCLOCK Fuse in FUSE.OSCCFG to '1' Prevents Automatic Loading of Calibration Values</li> <li>ADC: Pending Event Stuck When Disabling the ADC</li> <li>CCL: The CCL Must be Disabled to Change the Configuration of a Single LUT</li> <li>TCA: Restart Will Reset Counter Direction in NORMAL and FRQ Mode</li> <li>TCB: CCMP and CNT Registers Operate as 16-Bit Registers in 8-Bit PWM Mode</li> <li>USART:</li></ul></li></ul> | | В | 10/2019 | <ul> <li>The ADC errata, ADC Functionality Cannot be Ensured with ADCCLK Above 1.5 MHz for All Conditions, has been split into two separate erratas and rewritten</li> <li>Added clarification for ADC electrical characteristics</li> </ul> | | Α | 06/2019 | Initial document release | ## 4.2.3 Obsolete Document DS40002125 | Doc.<br>Rev. | Date | Comments | |--------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C | 12/2020 | <ul> <li>Added silicon revision C</li> <li>Added new errata: <ul> <li>Device: Writing the OSCLOCK Fuse in FUSE.OSCCFG to '1' Prevents Automatic Loading of Calibration Values</li> <li>ADC: Pending Event Stuck When Disabling the ADC</li> <li>CCL: The CCL Must be Disabled to Change the Configuration of a Single LUT</li> <li>TCA: Restart Will Reset Counter Direction in NORMAL and FRQ Mode</li> <li>TCB: CCMP and CNT Registers Operate as 16-Bit Registers in 8-Bit PWM Mode</li> <li>USART:</li></ul></li></ul> | | В | 10/2019 | <ul> <li>Updated document template</li> <li>The ADC errata, ADC Functionality Cannot be Ensured with ADCCLK Above 1.5 MHz for All Conditions, has been split into two separate erratas and rewritten</li> <li>Added clarification for ADC electrical characteristics</li> </ul> | | ••••• | continu | ied | |--------------|---------|--------------------------| | Doc.<br>Rev. | Date | Comments | | Α | 06/2019 | Initial document release | # **Microchip Information** ## The Microchip Website Microchip provides online support via our website at <a href="www.microchip.com/">www.microchip.com/</a>. This website is used to make files and information easily available to customers. Some of the content available includes: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - **General Technical Support** Frequently Asked Questions (FAQs), technical support requests, online discussion groups, Microchip design partner program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives ## **Product Change Notification Service** Microchip's product change notification service helps keep customers current on Microchip products. Subscribers will receive email notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, go to www.microchip.com/pcn and follow the registration instructions. ## **Customer Support** Users of Microchip products can receive assistance through several channels: - Distributor or Representative - · Local Sales Office - Embedded Solutions Engineer (ESE) - Technical Support Customers should contact their distributor, representative or ESE for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in this document. Technical support is available through the website at: www.microchip.com/support ## **Microchip Devices Code Protection Feature** Note the following details of the code protection feature on Microchip products: - Microchip products meet the specifications contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions. - Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products. ## **Legal Notice** This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">www.microchip.com/en-us/support/design-help/client-support-services</a>. THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE. IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. ## **Trademarks** The Microchip name and logo, the Microchip logo, Adaptec, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. AgileSwitch, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, TimeCesium, TimeHub, TimePictra, TimeProvider, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, Augmented Switching, BlueSky, BodyCom, Clockstudio, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, EyeOpen, GridTime, IdealBridge, IGaT, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, IntelliMOS, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, MarginLink, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mSiC, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, Power MOS IV, Power MOS 7, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, Trusted Time, TSHARC, Turing, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2024, Microchip Technology Incorporated and its subsidiaries. All Rights Reserved. ISBN: 978-1-6683-4361-6 # **Quality Management System** For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality. # **Worldwide Sales and Service** | AMERICAS | ASIA/PACIFIC | ASIA/PACIFIC | EUROPE | |----------------------------------------|-----------------------|------------------------------------------------|-----------------------| | Corporate Office | Australia - Sydney | India - Bangalore | Austria - Wels | | 355 West Chandler Blvd. | Tel: 61-2-9868-6733 | Tel: 91-80-3090-4444 | Tel: 43-7242-2244-39 | | Chandler, AZ 85224-6199 | China - Beijing | India - New Delhi | Fax: 43-7242-2244-393 | | Геl: 480-792-7200 | Tel: 86-10-8569-7000 | Tel: 91-11-4160-8631 | Denmark - Copenhagen | | Fax: 480-792-7277 | China - Chengdu | India - Pune | Tel: 45-4485-5910 | | Fechnical Support: | Tel: 86-28-8665-5511 | Tel: 91-20-4121-0141 | Fax: 45-4485-2829 | | www.microchip.com/support | China - Chongqing | Japan - Osaka | Finland - Espoo | | Web Address:<br>www.microchip.com | Tel: 86-23-8980-9588 | Tel: 81-6-6152-7160 | Tel: 358-9-4520-820 | | Atlanta | China - Dongguan | Japan - Tokyo | France - Paris | | Duluth, GA | Tel: 86-769-8702-9880 | Tel: 81-3-6880- 3770 | Tel: 33-1-69-53-63-20 | | Tel: 678-957-9614 | China - Guangzhou | Korea - Daegu | Fax: 33-1-69-30-90-79 | | Fax: 678-957-1455 | Tel: 86-20-8755-8029 | Tel: 82-53-744-4301 | Germany - Garching | | Austin, TX | China - Hangzhou | Korea - Seoul | Tel: 49-8931-9700 | | Tel: 512-257-3370 | Tel: 86-571-8792-8115 | Tel: 82-2-554-7200 | Germany - Haan | | Boston | China - Hong Kong SAR | | Tel: 49-2129-3766400 | | Westborough, MA | Tel: 852-2943-5100 | Malaysia - Kuala Lumpur<br>Tel: 60-3-7651-7906 | Germany - Heilbronn | | Tel: 774-760-0087 | | | Tel: 49-7131-72400 | | Fax: 774-760-0088 | China - Nanjing | Malaysia - Penang | Germany - Karlsruhe | | Chicago | Tel: 86-25-8473-2460 | Tel: 60-4-227-8870 | Tel: 49-721-625370 | | tasca, IL | China - Qingdao | Philippines - Manila | Germany - Munich | | Tel: 630-285-0071 | Tel: 86-532-8502-7355 | Tel: 63-2-634-9065 | Tel: 49-89-627-144-0 | | Fax: 630-285-0075 | China - Shanghai | Singapore | Fax: 49-89-627-144-44 | | Dallas | Tel: 86-21-3326-8000 | Tel: 65-6334-8870 | Germany - Rosenheim | | Addison, TX | China - Shenyang | Taiwan - Hsin Chu | Tel: 49-8031-354-560 | | Tel: 972-818-7423 | Tel: 86-24-2334-2829 | Tel: 886-3-577-8366 | Israel - Hod Hasharon | | Fax: 972-818-2924 | China - Shenzhen | Taiwan - Kaohsiung | Tel: 972-9-775-5100 | | Detroit | Tel: 86-755-8864-2200 | Tel: 886-7-213-7830 | Italy - Milan | | Novi, MI<br>Tel: 248-848-4000 | China - Suzhou | Taiwan - Taipei | Tel: 39-0331-742611 | | | Tel: 86-186-6233-1526 | Tel: 886-2-2508-8600 | Fax: 39-0331-466781 | | Houston, TX | China - Wuhan | Thailand - Bangkok | Italy - Padova | | Tel: 281-894-5983 | Tel: 86-27-5980-5300 | Tel: 66-2-694-1351 | Tel: 39-049-7625286 | | Indianapolis | China - Xian | Vietnam - Ho Chi Minh | Netherlands - Drunen | | Noblesville, IN | Tel: 86-29-8833-7252 | Tel: 84-28-5448-2100 | Tel: 31-416-690399 | | Tel: 317-773-8323<br>Fax: 317-773-5453 | China - Xiamen | | Fax: 31-416-690340 | | Tel: 317-536-2380 | Tel: 86-592-2388138 | | Norway - Trondheim | | Los Angeles | China - Zhuhai | | Tel: 47-72884388 | | Mission Viejo, CA | Tel: 86-756-3210040 | | Poland - Warsaw | | Геl: 949-462-9523 | | | Tel: 48-22-3325737 | | Fax: 949-462-9608 | | | Romania - Bucharest | | Tel: 951-273-7800 | | | Tel: 40-21-407-87-50 | | Raleigh, NC | | | Spain - Madrid | | Tel: 919-844-7510 | | | Tel: 34-91-708-08-90 | | New York, NY | | | Fax: 34-91-708-08-91 | | Tel: 631-435-6000 | | | Sweden - Gothenberg | | San Jose, CA | | | Tel: 46-31-704-60-40 | | Tel: 408-735-9110 | | | Sweden - Stockholm | | Tel: 408-436-4270 | | | Tel: 46-8-5090-4654 | | Canada - Toronto | | | UK - Wokingham | | Tel: 905-695-1980 | | | Tel: 44-118-921-5800 | | Fax: 905-695-2078 | | | Fax: 44-118-921-5820 |