## **Product Change Notification / SYST-03CEKA564** | ١ ـ | 1 | _ | | |-----|---|---|---| | ıa | т | Δ | ۰ | | | | · | | 04-Jun-2024 # **Product Category:** Complementary MOSFET Arrays ## **PCN Type:** Document Change # **Notification Subject:** Data Sheet - TC6320 N-Channel and P-Channel Enhancement-Mode MOSFET Pair Data Sheet ## **Affected CPNs:** SYST-03CEKA564\_Affected\_CPN\_06042024.pdf SYST-03CEKA564\_Affected\_CPN\_06042024.csv ## **Notification Text:** SYST-03CEKA564 Microchip has released a new Datasheet for the TC6320 N-Channel and P-Channel Enhancement-Mode MOSFET Pair Data Sheet of devices. If you are using one of these devices please read the document located at TC6320 N-Channel and P-Channel Enhancement-Mode MOSFET Pair Data Sheet. Notification Status: Final Description of Change: - Modified Section "Package Types" from 5-lead DFN to 8-lead VDFN. - Updated Section 4.1 "Package Marking Information" with the latest Package Drawings. Impacts to Data Sheet: See above details Reason for Change: To improve productivity Change Implementation Status: Complete Date Document Changes Effective: 04 Jun 2024 NOTE: Please be advised that this is a change to the document only the product has not been changed. Markings to Distinguish Revised from Unrevised Devices: N/A ### Attachments: TC6320 N-Channel and P-Channel Enhancement-Mode MOSFET Pair Data Sheet Please contact your local Microchip sales office with questions or concerns regarding this notification. ### **Terms and Conditions:** If you wish to <u>receive Microchip PCNs via email</u> please register for our PCN email service at our <u>PCN</u> home page select register then fill in the required fields. You will find instructions about registering for Microchips PCN email service in the <u>PCN FAQ</u> section. If you wish to <u>change your PCN profile</u>, <u>including opt out</u>, please go to the <u>PCN home page</u> select login and sign into your myMicrochip account. Select a profile option from the left navigation bar and make the applicable selections. Affected Catalog Part Numbers (CPN) TC6320TG-G TC6320TG-G-D607 TC6320TG-G-D626 TC6320K6-G TC6320K6-G-D626 Date: Monday, June 3, 2024 # **TC6320** ## N-Channel and P-Channel Enhancement-Mode MOSFET Pair ### **Features** - · Integrated Gate-to-source Resistor - · Integrated Gate-to-source Zener Diode - · Low Threshold - · Low On-resistance - · Low Input Capacitance - · Fast Switching Speeds - · Free from Secondary Breakdown - · Low Input and Output Leakage - Independent Electrically Isolated N-channel and P-channel ### **Applications** - · High-voltage Pulsers - · Amplifiers - Buffers - Piezoelectric Transducer Drivers - · General Purpose Line Drivers - · Logic-level Interfaces ### **General Description** The TC6320 consists of high-voltage, low-threshold N-channel and P-channel MOSFETs in 8-lead VDFN and SOIC packages. Both MOSFETs have integrated gate-to-source resistors and gate-to-source Zener diode clamps which are desired for high-voltage pulser applications. It is a complimentary, high-speed, high-voltage, gate-clamped N-channel and P-channel MOSFET pair, which utilizes an advanced vertical DMOS structure and a well-proven silicon gate manufacturing process. This combination produces a device with the power handling capabilities of bipolar transistors and with the high input impedance and positive temperature coefficient inherent in MOS devices. Characteristic of all MOS structures, this device is free from thermal runaway and thermally induced secondary breakdown. Microchip's vertical DMOS FETs are ideally suited to a wide range of switching and amplifying applications where very low threshold voltage, high breakdown voltage, high input impedance, low input capacitance and fast-switching speeds are desired. ### **Package Types** ## **Functional Block Diagram** ## **Typical Application Circuit** ### 1.0 ELECTRICAL CHARACTERISTICS ### **Absolute Maximum Ratings†** | Drain-to-source Voltage | BV <sub>DSS</sub> | |-----------------------------------------------|-------------------| | Drain-to-gate Voltage | | | Operating Ambient Temperature, T <sub>A</sub> | 200 | | Storage Temperature, T <sub>S</sub> | 55°C to +150°C | **† Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability. ### **N-CHANNEL ELECTRICAL CHARACTERISTICS** | <b>Electrical Specifications</b> : T <sub>A</sub> = T <sub>J</sub> = 25°C unless otherwise specified. | | | | | | | | | |-------------------------------------------------------------------------------------------------------|---------------------|---------|------|------|-------|---------------------------------------------------------------------------------------------------------|--|--| | Parameter | Sym. | Min. | Тур. | Max. | Unit | Conditions | | | | DC PARAMETER (Note 1 unless other | erwise spe | cified) | | | | | | | | Drain-to-source Breakdown Voltage | BV <sub>DSS</sub> | 200 | _ | _ | V | $V_{GS} = 0V$ , $I_D = 2 \text{ mA}$ | | | | Gate Threshold Voltage | V <sub>GS(th)</sub> | 1 | _ | 2 | V | $V_{GS} = V_{DS}$ , $I_D = 1 \text{ mA}$ | | | | Change in V <sub>GS(th)</sub> with Temperature | $\Delta V_{GS(th)}$ | _ | _ | -4.5 | mV/°C | $V_{GS} = V_{DS}$ , $I_D = 1 \text{ mA } (\text{Note 2})$ | | | | Gate-to-source Shunt Resistor | R <sub>GS</sub> | 10 | _ | 50 | kΩ | I <sub>GS</sub> = 100 μA | | | | Gate-to-Source Zener Voltage | VZ <sub>GS</sub> | 13.2 | | 25 | V | I <sub>GS</sub> = 2 mA | | | | Zoro gata Valtaga Drain Current | _ | | | 10 | μA | V <sub>DS</sub> = Maximum rating,<br>V <sub>GS</sub> = 0V | | | | Zero-gate Voltage Drain Current | I <sub>DSS</sub> | _ | _ | 1 | mA | V <sub>DS</sub> = 0.8 Maximum rating,<br>V <sub>GS</sub> = 0V, T <sub>A</sub> = 125°C ( <b>Note 2</b> ) | | | | On state Drain Current | 1 | 1 | _ | _ | ۸ | V <sub>GS</sub> = 4.5V, V <sub>DS</sub> = 25V | | | | On-state Drain Current | I <sub>D(ON)</sub> | 2 | _ | _ | Α | V <sub>GS</sub> = 10V, V <sub>DS</sub> = 25V | | | | Static Drain-to-source On-state | R <sub>DS(ON)</sub> | 1 | - | 8 | Ω | $V_{GS} = 4.5V, I_D = 150 \text{ mA}$ | | | | Resistance | | | | 7 | | $V_{GS} = 10V$ , $I_D = 1A$ | | | | Change in R <sub>DS(ON)</sub> with Temperature | $\Delta R_{DS(ON)}$ | 1 | | 1 | %/°C | $V_{GS} = 4.5V, I_D = 150 \text{ mA (Note 2)}$ | | | | AC PARAMETER (Note 2) | | | | | | | | | | Forward Transconductance | $G_{FS}$ | 400 | _ | _ | mmho | $V_{DS} = 25V, I_{D} = 500 \text{ mA}$ | | | | Input Capacitance | $C_{ISS}$ | | _ | 110 | pF | $V_{GS} = 0V$ , | | | | Common Source Output Capacitance | C <sub>OSS</sub> | _ | _ | 60 | pF | $V_{DS} = 25V$ , | | | | Reverse Transfer Capacitance | $C_{RSS}$ | | _ | 23 | pF | f = 1 MHz | | | | Turn-on Delay Time | t <sub>d(ON)</sub> | 1 | | 10 | ns | | | | | Rise Time | t <sub>r</sub> | | l | 15 | ns | V <sub>DD</sub> = 25V, | | | | Turn-off Delay Time | t <sub>d(OFF)</sub> | | | 20 | ns | I <sub>D</sub> = 1A,<br>R <sub>GEN</sub> = 25Ω | | | | Fall Time | t <sub>f</sub> | _ | _ | 15 | ns | GEN -3 | | | | DIODE PARAMETER | | | | | | | | | | Diode Forward Voltage Drop | $V_{SD}$ | _ | | 1.8 | V | V <sub>GS</sub> = 0V, I <sub>SD</sub> = 500 mA ( <b>Note 1</b> ) | | | | Reverse Recovery Time | t <sub>rr</sub> | _ | 300 | _ | ns | V <sub>GS</sub> = 0V, I <sub>SD</sub> = 500 mA ( <b>Note 2</b> ) | | | **Note 1:** All DC parameters are 100% tested at 25°C unless otherwise stated. Pulse test: 300 μs pulse, 2% duty cycle. <sup>2:</sup> Specification is obtained by characterization and is not 100% tested. ## P-CHANNEL ELECTRICAL CHARACTERISTICS | <b>Electrical Specifications</b> : T <sub>A</sub> = T <sub>J</sub> = 25°C unless otherwise specified. | | | | | | | | | |-------------------------------------------------------------------------------------------------------|---------------------|----------|------|------|-------|---------------------------------------------------------------------------------------------------------|--|--| | Parameter | Sym. | Min. | Тур. | Max. | Unit | Conditions | | | | DC PARAMETER (Note 1 unless oth | nerwise sp | ecified) | | | | | | | | Drain-to-source Breakdown Voltage | BV <sub>DSS</sub> | -200 | _ | _ | V | $V_{GS} = 0V$ , $I_D = -2 \text{ mA}$ | | | | Gate Threshold Voltage | V <sub>GS(th)</sub> | -1 | _ | -2.4 | V | $V_{GS} = V_{DS}$ , $I_D = -1$ mA | | | | Change in V <sub>GS(th)</sub> with Temperature | $\Delta V_{GS(th)}$ | _ | _ | 4.5 | mV/°C | $V_{GS} = V_{DS}$ , $I_D = -1 \text{ mA (Note 2)}$ | | | | Gate-to-source Shunt Resistor | R <sub>GS</sub> | 10 | _ | 50 | kΩ | I <sub>GS</sub> = 100 μA | | | | Gate-to-Source Zener Voltage | VZ <sub>GS</sub> | 13.2 | _ | 25 | V | I <sub>GS</sub> = -2 mA | | | | Zoro goto Voltago Drain Current | | _ | _ | -10 | μA | V <sub>DS</sub> = Maximum rating,<br>V <sub>GS</sub> = 0V | | | | Zero-gate Voltage Drain Current | I <sub>DSS</sub> | _ | _ | -1 | mA | V <sub>DS</sub> = 0.8 Maximum rating,<br>V <sub>GS</sub> = 0V, T <sub>A</sub> = 125°C ( <b>Note 2</b> ) | | | | On-state Drain Current | 1 | -1 | _ | _ | Α | V <sub>GS</sub> = -4.5V, V <sub>DS</sub> = -25V | | | | On-state Drain Current | I <sub>D(ON)</sub> | -2 | _ | _ | A | $V_{GS} = -10V, V_{DS} = -25V$ | | | | Static Drain-to-source On-state | R <sub>DS(ON)</sub> | _ | _ | 10 | Ω | $V_{GS}$ = -4.5V, $I_{D}$ = -150 mA | | | | Resistance | | _ | _ | 8 | | $V_{GS} = -10V, I_{D} = -1A$ | | | | Change in R <sub>DS(ON)</sub> with Temperature | $\Delta R_{DS(ON)}$ | _ | _ | 1 | %/°C | $V_{GS} = -10V, I_D = -200 \text{ mA } (Note 2)$ | | | | AC PARAMETER (Note 2) | | | | | | | | | | Forward Transconductance | $G_{FS}$ | 400 | _ | _ | mmho | $V_{DS} = -25V, I_{D} = -500 \text{ mA}$ | | | | Input Capacitance | $C_{ISS}$ | _ | _ | 200 | pF | V - 0V | | | | Common Source Output Capacitance | C <sub>OSS</sub> | _ | _ | 55 | pF | V <sub>GS</sub> = 0V,<br>V <sub>DS</sub> = -25V,<br>f = 1 MHz | | | | Reverse Transfer Capacitance | C <sub>RSS</sub> | _ | _ | 30 | pF | 1 - 1 101112 | | | | Turn-on Delay Time | t <sub>d(ON)</sub> | _ | _ | 10 | ns | | | | | Rise Time | t <sub>r</sub> | _ | _ | 15 | ns | V <sub>DD</sub> = -25V, | | | | Turn-off Delay Time | t <sub>d(OFF)</sub> | _ | _ | 20 | ns | I <sub>D</sub> = -1A,<br> R <sub>GEN</sub> = 25Ω | | | | Fall Time | t <sub>f</sub> | _ | _ | 15 | ns | - GEN = 3-1 | | | | DIODE PARAMETER | | | | | | | | | | Diode Forward Voltage Drop | $V_{SD}$ | _ | _ | -1.8 | V | V <sub>GS</sub> = 0V, I <sub>SD</sub> = -500 mA ( <b>Note 1</b> ) | | | | Reverse Recovery Time | t <sub>rr</sub> | | 300 | _ | ns | V <sub>GS</sub> = 0V, I <sub>SD</sub> = -500 mA ( <b>Note 2</b> ) | | | **Note 1:** All DC parameters are 100% tested at 25°C unless otherwise stated. Pulse test: 300 μs pulse, 2% duty cycle. ## **TEMPERATURE SPECIFICATIONS** | <b>Electrical Characteristics:</b> Unless otherwise specified, for all specifications $T_A = T_J = +25$ °C. | | | | | | | | |-------------------------------------------------------------------------------------------------------------|-------------------|------|------|------|------|------------|--| | Parameter | Sym. | Min. | Тур. | Max. | Unit | Conditions | | | TEMPERATURE RANGE | | | | | | | | | Operating Ambient Temperature | T <sub>A</sub> | -55 | _ | +150 | °C | | | | Storage Temperature | T <sub>S</sub> | -55 | _ | +150 | °C | | | | PACKAGE THERMAL RESISTANCE | | | | | | | | | 8-lead VDFN | $\theta_{\sf JA}$ | _ | 44 | _ | °C/W | Note 1 | | | 8-lead SOIC | $\theta_{\sf JA}$ | _ | 101 | _ | °C/W | Note 1 | | Note 1: 1 oz., four-layer, 3" x 4" PCB <sup>2:</sup> Specification is obtained by characterization and is not 100% tested. ### 2.0 PIN DESCRIPTION Table 2-1 and Table 2-2 show the description of pins in TC6320 8-lead VDFN and 8-lead SOIC, respectively. Refer to **Package Types** for the location of pins. TABLE 2-1: 8-LEAD VDFN PIN FUNCTION TABLE | Pin Number | Pin Name | Description | |------------|----------|------------------| | 1 | SN | Source N-channel | | 2 | GN | Gate N-channel | | 3 | GP | Gate P-channel | | 4 | SP | Source P-channel | | 5 | DP | Drain P-channel | | 6 | DP | Drain P-channel | | 7 | DN | Drain N-channel | | 8 | DN | Drain N-channel | TABLE 2-2: 8-LEAD SOIC FUNCTION TABLE | Pin Number | Pin Name | Description | |------------|----------|------------------| | 1 | SN | Source N-channel | | 2 | GN | Gate N-channel | | 3 | SP | Source P-channel | | 4 | GP | Gate P-channel | | 5 | DP | Drain P-channel | | 6 | DP | Drain P-channel | | 7 | DN | Drain N-channel | | 8 | DN | Drain N-channel | ### 3.0 FUNCTIONAL DESCRIPTION Figure 3-1 and Figure 3-2 illustrate the switching waveforms and test circuits for TC6320. FIGURE 3-1: N-Channel Switching Waveforms and Test Circuit. FIGURE 3-2: P-Channel Switching Waveforms and Test Circuit. ### **PRODUCT SUMMARY** | BV <sub>DSS</sub> /BV <sub>DGS</sub><br>(V) | | R <sub>DS(ON)</sub><br>(Maximum)<br>(Ω) | | | |---------------------------------------------|-----------|-----------------------------------------|---|--| | N-Channel | P-Channel | N-Channel P-Channel | | | | 200 | -200 | 7 | 8 | | ### 4.0 PACKAGING INFORMATION ## 4.1 Package Marking Information Legend: XX...X Product Code or Customer-specific information Y Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code By-free JEDEC® designator for Matte Tin (Sn) This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package. **Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for product code or customer-specific information. The package may or not include the corporate logo. # 8-Lead Very Thin Plastic Quad Flat, No Lead Package (8RX) - 4x4x0.9 mm Body [VQFN] With Dual 1.45mm Exposed Pads **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-285 Rev A Sheet 1 of 2 # 8-Lead Very Thin Plastic Quad Flat, No Lead Package (8RX) - 4x4x0.9 mm Body [VQFN] With Dual 1.45mm Exposed Pads **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | |----------------------------|-------------|----------------|-----------|------| | Dimensior | Limits | MIN | NOM | MAX | | Number of Terminals | N 8 | | | | | Pitch | е | | 1.00 BSC | | | Overall Height | Α | 0.80 | 0.85 | 0.90 | | Standoff | A1 | 0.00 | Ī | 0.05 | | Terminal Thickness | A3 | 0.20 REF | | | | Overall Length | О | 4.00 BSC | | | | Exposed Pad Length (X2) | D2 | 1.35 1.45 1.55 | | | | Overall Width | Е | | 4.00 BSC | | | Exposed Pad Width (X2) | E2 | 1.35 | 1.45 | 1.55 | | Terminal Width | b | 0.25 | 0.30 | 0.35 | | Terminal Length | Г | 0.40 | 0.50 | 0.60 | | Exposed Pad to Exposed Pad | K1 | 0.50 REF | | | | Terminal to Exposed Pad | K2 | | 0.775 REF | | #### Notoo - 1. Pin 1 visual index feature may vary but must be located within the hatched area. - 2. Package is saw singulated. - 3. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-285 Rev A Sheet 2 of 2 # 8-Lead Very Thin Plastic Dual Flat, No Lead Package (8RX) - 4x4x0.9 mm Body [VDFN] With Dual 1.45mm Exposed Pads **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ### RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | | |--------------------------------|-----------------|-------|----------|------|--| | Dimension Limits | | MIN | NOM | MAX | | | Contact Pitch | Contact Pitch E | | 1.00 BSC | | | | Center Pad Width (X2) | X2 | | | 1.45 | | | Center Pad Length (X2) | Y2 | | | 1.45 | | | Contact Pad Spacing | C1 | | 4.00 | | | | Contact Pad Width (X8) | X1 | | | 0.30 | | | Contact Pad Length (X8) | Y1 | | | 1.00 | | | Contact Pad to Center Pad (X8) | G1 | 0.775 | | | | | Center Pad to Center Pad | G2 | 0.50 | | | | ### Notes: - 1. Dimensioning and tolerancing per ASME Y14.5M - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process Microchip Technology Drawing C04-2285 Rev A # 8-Lead Small Outline Integrated Circuit (4CX) - 3.90 mm (.150 ln.) Body [SOIC] Supertex Legacy Package TG **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-267 Rev A Sheet 1 of 2 ## 8-Lead Small Outline Integrated Circuit (4CX) - 3.90 mm Body [SOIC] **Supertex Legacy Package TG** Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | | |-----------------------|-------------|----------|----------|------|--| | Dimension | Limits | MIN | NOM | MAX | | | Number of Terminals | N | 8 | | | | | Pitch | е | | 1.27 BSC | | | | Overall Height | Α | 1.35 | - | 1.75 | | | Standoff | A1 | 0.10 | 1 | 0.25 | | | Molded Package Height | A2 | 1.25 | - | 1.65 | | | Overall Length | D | 4.90 BSC | | | | | Overall Width | Е | 6.00 BSC | | | | | Molded Package Width | E1 | 3.90 BSC | | | | | Index Chamfer | h | 0.25 | - | 0.50 | | | Terminal Width | b | 0.31 | 0.41 | 0.51 | | | Terminal Thickness | С | 0.17 | - | 0.25 | | | Terminal Length | L | 0.40 | - | 1.00 | | | Footprint | L1 | | 1.04 REF | | | | Terminal Bend Radius | R | 0.07 | - | - | | | Terminal Bend Radius | R1 | 0.07 | - | - | | | Lead Angle | Θ | 0° | - | 8° | | | Mold Draft Angle | Θ1 | 5° | - | 15° | | | Lead Angle | Θ2 | 0° | - | - | | ### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-267 Rev A Sheet 2 of 2 # 8-Lead Small Outline Integrated Circuit (4CX) - 3.90 mm (.150 In.) Body [SOIC] Supertex Legacy Package TG Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ### RECOMMENDED LAND PATTERN | | Units | | | S | |----------------------------------|-------|------|----------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch E | | | 1.27 BSC | | | Contact Pad Spacing | C | | 5.40 | | | Contact Pad Width (Xnn) | Х | | | 0.60 | | Contact Pad Length (Xnn) | Υ | | | 1.60 | | Contact Pad to Contact Pad (Xnn) | G | 0.67 | | | ### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M $\,$ BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-2267 Rev A ### APPENDIX A: REVISION HISTORY ### Revision B (June 2024) - Modified Section "Package Types" from 5-lead DFN to 8-lead VDFN. - Updated Section 4.1 "Package Marking Information" with the latest Package Drawings. ### **Revision A (October 2017)** - Converted Supertex Doc# DSFP-TC6320 to Microchip DS20005697A. - Changed the package marking format. - Changed the quantity of the 8-lead DFN K6 package from 3000/Reel to 3300/Reel. - Changed the quantity of the 8-lead SOIC TG package from 2000/Reel to 3300/Reel. - Minor text changes throughout the document. | Т | | C | 2 | 1 | Λ | |---|---|---|---|---|---| | ı | L | O | J | Z | U | NOTES: ## PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office. | PART NO. | <u> </u> | | - х - х | Examples: | | |----------------|----------------|---|----------------------------------------------------------|----------------|----------------------------------------------------------------------------------------| | Device | Packa<br>Optio | | Environmental Media Type | a) TC6320K6-G: | N-Channel and P-Channel<br>Enhancement-ModeMOSFETPair,<br>8-lead (4x4) VDFN, 3300/Reel | | Device: | TC6320 | = | N-Channel and P-Channel Enhancement-<br>Mode MOSFET Pair | b) TC6320TG-G: | N-Channel and P-Channel<br>Enhancement-Mode MOSFETPair,<br>8-lead SOIC, 3300/Reel | | Packages: | K6 | = | 8-lead (4x4) VDFN | | | | | TG | = | 8-lead SOIC | | | | Environmental: | G | = | Lead (Pb)-free/RoHS-compliant Package | | | | Media Type: | (blank) | = | 3300/Reel for a K6 Package | | | | | | = | 3300/Reel for a TG Package | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Т | | C | 2 | 7 | Λ | |---|---|---|---|---|---| | • | L | O | J | Z | U | NOTES: #### Note the following details of the code protection feature on Microchip products: - Microchip products meet the specifications contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions - Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable" Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products. This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">https://www.microchip.com/en-us/support/design-help/client-support-services</a>. THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE. IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. #### **Trademarks** The Microchip name and logo, the Microchip logo, Adaptec, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPlC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. AgileSwitch, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, TimeCesium, TimeHub, TimePictra, TimeProvider, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, Clockstudio, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, EyeOpen, GridTime, IdealBridge, IGaT, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, IntelliMOS, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, MarginLink, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mSiC, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, Power MOS IV, Power MOS 7, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, Trusted Time, TSHARC, Turing, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2017-2024, Microchip Technology Incorporated and its subsidiaries. All Rights Reserved. ISBN: 978-1-6683-4506-1 For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality. ## Worldwide Sales and Service #### **AMERICAS** Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com **Atlanta** Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Austin, TX** Tel: 512-257-3370 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 **Detroit** Novi, MI Tel: 248-848-4000 Houston, TX Tel: 281-894-5983 Tel: 281-894-5983 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800 Raleigh, NC Tel: 919-844-7510 New York, NY Tel: 631-435-6000 **San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270 **Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078 ### ASIA/PACIFIC Australia - Sydney Tel: 61-2-9868-6733 **China - Beijing** Tel: 86-10-8569-7000 China - Chengdu Tel: 86-28-8665-5511 China - Chongqing Tel: 86-23-8980-9588 **China - Dongguan** Tel: 86-769-8702-9880 China - Guangzhou Tel: 86-20-8755-8029 China - Hangzhou Tel: 86-571-8792-8115 China - Hong Kong SAR Tel: 852-2943-5100 **China - Nanjing** Tel: 86-25-8473-2460 China - Qingdao Tel: 86-532-8502-7355 **China - Shanghai** Tel: 86-21-3326-8000 **China - Shenyang** Tel: 86-24-2334-2829 **China - Shenzhen** Tel: 86-755-8864-2200 China - Suzhou Tel: 86-186-6233-1526 **China - Wuhan** Tel: 86-27-5980-5300 China - Xian Tel: 86-29-8833-7252 China - Xiamen Tel: 86-592-2388138 **China - Zhuhai** Tel: 86-756-3210040 ### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 India - New Delhi Tel: 91-11-4160-8631 India - Pune Tel: 91-20-4121-0141 Japan - Osaka Tel: 81-6-6152-7160 Japan - Tokyo Tel: 81-3-6880- 3770 **Korea - Daegu** Tel: 82-53-744-4301 Korea - Seoul Tel: 82-2-554-7200 Malaysia - Kuala Lumpur Tel: 60-3-7651-7906 Malaysia - Penang Tel: 60-4-227-8870 Philippines - Manila Tel: 63-2-634-9065 **Singapore** Tel: 65-6334-8870 **Taiwan - Hsin Chu** Tel: 886-3-577-8366 Taiwan - Kaohsiung Tel: 886-7-213-7830 **Taiwan - Taipei** Tel: 886-2-2508-8600 Thailand - Bangkok Tel: 66-2-694-1351 Vietnam - Ho Chi Minh Tel: 84-28-5448-2100 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 **Denmark - Copenhagen** Tel: 45-4485-5910 Fax: 45-4485-2829 Finland - Espoo Tel: 358-9-4520-820 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 **Germany - Garching** Tel: 49-8931-9700 **Germany - Haan** Tel: 49-2129-3766400 Germany - Heilbronn Tel: 49-7131-72400 Germany - Karlsruhe Tel: 49-721-625370 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 **Germany - Rosenheim** Tel: 49-8031-354-560 Israel - Hod Hasharon Tel: 972-9-775-5100 **Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781 **Italy - Padova** Tel: 39-049-7625286 **Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340 Norway - Trondheim Tel: 47-7288-4388 **Poland - Warsaw** Tel: 48-22-3325737 Romania - Bucharest Tel: 40-21-407-87-50 **Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **Sweden - Gothenberg** Tel: 46-31-704-60-40 **Sweden - Stockholm** Tel: 46-8-5090-4654 **UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820