## **Product Change Notification: SYST-04XN0M024** Date: 10-Oct-2024 ## **Product Category:** Memory ## **Notification Subject:** Data Sheet - AT34C02D - 2-Kbit I<sup>2</sup>C Serial Presence Detect (SPD) EEPROM with Software Write Protection ## **Affected CPNs:** SYST-04XNOM024\_Affected\_CPN\_10102024.pdf SYST-04XNOM024\_Affected\_CPN\_10102024.csv ## **Notification Text:** SYST-04XNOM024 Microchip has released a new Datasheet for the AT34C02D - 2-Kbit I<sup>2</sup>C Serial Presence Detect (SPD) EEPROM with Software Write Protection of devices. If you are using one of these devices please read the document located at AT34C02D - 2-Kbit I<sup>2</sup>C Serial Presence Detect (SPD) EEPROM with Software Write Protection. **Notification Status:** Final ### **Description of Change:** Corrected Table 8-1 to show A0 pin needs VHV to read the RSWP state. Updated old Atmel 8U3 package drawing to the Microchip version. No changes to form, fit or function. **Impacts to Data Sheet:** See above details. **Reason for Change:** To Improve Productivity. **Change Implementation Status:** Complete **Date Document Changes Effective:** 10 Oct 2024 **NOTE:** Please be advised that this is a change to the document only the product has not been changed. Markings to Distinguish Revised from Unrevised Devices: N/A ## Attachments: AT34C02D - 2-Kbit I<sup>2</sup>C Serial Presence Detect (SPD) EEPROM with Software Write **Protection** Please contact your local **Microchip sales office** with questions or concerns regarding this notification. #### **Terms and Conditions:** If you wish to <u>receive Microchip PCNs via email</u> please register for our PCN email service at our **PCN home page** select register then fill in the required fields. You will find instructions about registering for Microchips PCN email service in the **PCN FAQ** section. If you wish to <u>change your PCN profile, including opt out,</u> please go to the **PCN home page** select login and sign into your myMicrochip account. Select a profile option from $SYST-04XNOM024 - Data\ Sheet -\ AT34C02D -\ 2-Kbit\ I^2C\ Serial\ Presence\ Detect\ (SPD)\ EEPROM\ with\ Software\ Write\ Protection$ ### Affected Catalog Part Numbers (CPN) AT34C02D-WWU11M AT34C02D-XHM-B AT34C02D-SSHM-T AT34C02D-SSHMAU-T AT34C02D-SSHMHL-T AT34C02D-XHM-T AT34C02D-XHM-T-989 AT34C02D-XHMHL-T AT34C02D-CUM-T AT34C02D-MAHM-T AT34C02D-MAHMHL-T AT34C02D-MAHM-T-452 AT34C02D-MAHM-E AT34C02D-SSHM-B # 2-Kbit I<sup>2</sup>C Serial Presence Detect (SPD) EEPROM with Software Write Protection AT34C02D #### **Features** - · Low-Voltage Operation: - $V_{CC} = 1.7V \text{ to } 5.5V$ - Internally Organized as 256 x 8 (2K) - JEDEC EE1002 and EE1002A Serial Presence Detect (SPD) Compliant: - EEPROM Specification for use in DDR, DDR2, and DDR3 DIMM Modules - Industrial Temperature Range: -40°C to +85°C - I<sup>2</sup>C-Compatible (Two-Wire) Serial Interface: - 100 kHz Standard Mode, 1.7V to 5.5V - 400 kHz Fast Mode, 1.7V to 5.5V - 1 MHz Fast Mode Plus (FM+), 3.6 to 5.5V - · Schmitt Triggers, Filtered Inputs for Noise Suppression - · Bidirectional Data Transfer Protocol - · Write-Protect Pin for Full Array Hardware Data Protection - Ultra-Low Active Current (3 mA maximum) and Standby Current (6 μA maximum) - 16-Byte Page Write Mode: - Partial page writes allowed - Random and Sequential Read Modes - Self-Timed Write Cycle within 5 ms Maximum - ESD Protection > 4,000V - · High Reliability: - Endurance: 1,000,000 write cycles - Data retention: 100 years - Green Package Options (RoHS Compliant) - Die Sale Options: Wafer Form ## **Packages** 8-Lead SOIC, 8-Lead TSSOP, 8-Pad UDFN and 8-Ball VFBGA # **Table of Contents** | Fe | atures. | | 1 | |----|---------|----------------------------------------------------|----| | Pa | ckages | 5 | 1 | | 1. | Pack | age Types (not to scale) | 4 | | 2. | Pin [ | Descriptions | 5 | | | 2.1. | Device Address Inputs (A0, A1, A2) | 5 | | | 2.2. | Ground | 5 | | | 2.3. | Serial Data (SDA) | 5 | | | 2.4. | Serial Clock (SCL) | 5 | | | 2.5. | Write-Protect (WP) | 5 | | | 2.6. | Device Power Supply (V <sub>CC</sub> ) | 6 | | 3. | Desc | ription | 7 | | | 3.1. | System Configuration Using Two-Wire Serial EEPROMs | 7 | | | 3.2. | Block Diagram | 8 | | 4. | Elect | rical Characteristics | 9 | | | 4.1. | Absolute Maximum Ratings | 9 | | | 4.2. | DC and AC Operating Range | 9 | | | 4.3. | DC Characteristics | 9 | | | 4.4. | AC Characteristics | 10 | | | 4.5. | Electrical Specifications | 10 | | 5. | Devi | ce Operation and Communication | 12 | | | 5.1. | Clock and Data Transition Requirements | 12 | | | 5.2. | Start and Stop Conditions | 12 | | | 5.3. | Acknowledge and No-Acknowledge | 13 | | | 5.4. | Standby Mode | 13 | | | 5.5. | Software Reset | 13 | | 6. | Mem | nory Organization | 15 | | | 6.1. | Device Addressing | 15 | | 7. | Write | e Operations | 16 | | | 7.1. | Byte Write | 16 | | | 7.2. | Page Write | 16 | | | 7.3. | Acknowledge Polling | 17 | | | 7.4. | Write Cycle Timing | 17 | | | 7.5. | Write Protection | 18 | | 8. | Read | Operations | 22 | | | 8.1. | Current Address Read | 22 | | | 8.2. | Random Read | 22 | | | 8.3. | Sequential Read | 23 | | | 8.4. | Checking the Write-Protect Registers Status | 24 | | 9. | Pack | aging Information | 25 | | 9.1. Package Marking Information | 25 | |-------------------------------------------|----| | 10. Revision History | 38 | | Microchip Information | 39 | | The Microchip Website | | | Product Change Notification Service | 39 | | Customer Support | 39 | | Product Identification System | 40 | | Microchip Devices Code Protection Feature | 40 | | Legal Notice | 40 | | Trademarks | 41 | | Quality Management System | 42 | | Worldwide Sales and Service | 47 | # 1. Package Types (not to scale) ## 2. Pin Descriptions The descriptions of the pins are listed in Table 2-1. Table 2-1. Pin Function Table | Name | 8-Lead SOIC | 8-Lead TSSOP | 8-Pad UDFN <sup>(1)</sup> | 8-Ball VFBA | Function | |-------------------|-------------|--------------|---------------------------|-------------|----------------------| | A0 <sup>(2)</sup> | 1 | 1 | 1 | 1 | Device Address Input | | A1 <sup>(2)</sup> | 2 | 2 | 2 | 2 | Device Address Input | | A2 <sup>(2)</sup> | 3 | 3 | 3 | 3 | Device Address Input | | GND | 4 | 4 | 4 | 4 | Ground | | SDA | 5 | 5 | 5 | 5 | Serial Data | | SCL | 6 | 6 | 6 | 6 | Serial Clock | | WP <sup>(2)</sup> | 7 | 7 | 7 | 7 | Write-Protect | | V <sub>CC</sub> | 8 | 8 | 8 | 8 | Device Power Supply | #### Notes: - 1. The exposed pad on this package can be connected to GND or left floating. - 2. If the A0, A1, A2 or WP pins are not driven, they are internally pulled down to GND. In order to operate in a wide variety of application environments, the pull-down mechanism is intentionally designed to be somewhat strong. Once these pins are biased above the CMOS input buffer's trip point ( $\sim$ 0.5 x V<sub>CC</sub>), the pull-down mechanism disengages. Microchip recommends connecting these pins to a known state whenever possible. ## 2.1 Device Address Inputs (A0, A1, A2) The A0, A1 and A2 pins are device address inputs that are hardwired (directly to GND or to $V_{CC}$ ) for compatibility with other Two-Wire Serial EEPROM devices. When the pins are hardwired, as many as eight devices may be addressed on a single bus system. A device is selected when a corresponding hardware and software match is true. If these pins are left floating, the A0, A1 and A2 pins will be internally pulled down to GND. However, due to capacitive coupling that may appear in customer applications, Microchip recommends always connecting the address pins to a known state. When using a pull-up resistor, Microchip recommends using 10 k $\Omega$ or less. #### 2.2 Ground The ground reference for the power supply. GND should be connected to the system ground. ## 2.3 Serial Data (SDA) The SDA pin is an open-drain bidirectional input/output pin used to serially transfer data to and from the device. The SDA pin must be pulled high using an external pull-up resistor (not to exceed $10~\text{k}\Omega$ in value) and may be wire-ORed with any number of other open-drain or open-collector pins from other devices on the same bus. ## 2.4 Serial Clock (SCL) The SCL pin is used to provide a clock to the device and to control the flow of data to and from the device. Command and input data present on the SDA pin are always latched in on the rising edge of SCL, while output data on the SDA pin are clocked out on the falling edge of SCL. The SCL pin must either be forced high when the serial bus is idle or pulled high using an external pull-up resistor. ## 2.5 Write-Protect (WP) The write-protect input, when connected to GND, allows normal write operations. When the WP pin is connected directly to $V_{CC}$ , all write operations to the protected memory are inhibited. If the pin is left floating, the WP pin will be internally pulled down to GND. However, due to capacitive coupling that may appear in customer applications, Microchip recommends always connecting the WP pin to a known state. When using a pull-up resistor, Microchip recommends using 10 k $\Omega$ or less. Table 2-2. Write-Protect | WP Pin Status | Part of the Array Protected | |--------------------|-----------------------------| | At V <sub>CC</sub> | Full Array | | At GND | Normal Write Operations | ## 2.6 Device Power Supply (V<sub>CC</sub>) The Device Power Supply ( $V_{CC}$ ) pin is used to supply the source voltage to the device. Operations at invalid $V_{CC}$ voltages may produce spurious results and should not be attempted. ## 3. Description The AT34C02D is designed to support the JEDEC EE1002 and EE1002A Serial Presence Detect (SPD) function used in DDR, DDR2 and DDR3 Dual Inline Memory Modules (DIMM). The AT34C02D provides 2,048 bits of Serial Electrically Erasable and Programmable Read-Only Memory (EEPROM) organized as 256 words of 8 bits each. The device's cascading feature allows up to eight devices to share a common two-wire bus. The first half of the AT34C02D features both permanent and reversible software write protection along with a hardware write-protect option for the entire array, accessible via an external pin. The permanent software write protection is enabled by sending a special command to the device. This protection cannot be reversed once executed. However, the reversible software write protection can be undone by sending and executing a special command. The hardware write protection is controlled by the WP pin state and can be used to protect the entire array, regardless of the software write protection status. The software and hardware write protection features provide users with the flexibility to protect no portion of the memory, the first half of the memory, or the entire memory array depending on the specific needs of the application. The device is optimized for use in industrial and commercial applications where low-power and low-voltage operations are essential. The device is available in space-saving 8- lead SOIC, 8-lead TSSOP, 8-pad UDFN and 8-ball VFBGA packages. All packages operate from 1.7V to 5.5V. ## 3.1 System Configuration Using Two-Wire Serial EEPROMs ## 3.2 Block Diagram ### 4. Electrical Characteristics ## 4.1 Absolute Maximum Ratings Temperature under bias-55°C to +125°CStorage temperature-65°C to +150°CV<sub>CC</sub>6.25VVoltage on any pin with respect to ground-1.0V to +7.0VDC output current5.0 mAESD protection>4 kV **Note:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## 4.2 DC and AC Operating Range Table 4-1. DC and AC Operating Range | AT34C02D | | | |------------------------------|------------------------------|----------------| | Operating Temperature (Case) | Industrial Temperature Range | -40°C to +85°C | | V <sub>CC</sub> Power Supply | Low-Voltage Grade | 1.7V to 5.5V | #### 4.3 DC Characteristics Table 4-2. DC Characteristics | - 1/4 | | | | | | | | | | | |------------------------|------------------|-----------------------|------------------------|-----------------------|-------|-------------------------------------------------------|--|--|--|--| | Parameter | Symbol | Minimum | Typical <sup>(1)</sup> | Maximum | Units | Test Conditions | | | | | | Supply Voltage | $V_{CC}$ | 1.7 | _ | 5.5 | V | | | | | | | Supply Current | I <sub>CC1</sub> | _ | 1.0 | 2.0 | mA | $V_{CC}$ = 5.0V, Read at 400 kHz | | | | | | Supply Current | I <sub>CC2</sub> | _ | 2.0 | 3.0 | mA | $V_{CC}$ = 5.0V, Write at 400 kHz | | | | | | | | _ | | 1.0 | μΑ | $V_{CC}$ = 1.7V, $V_{IN}$ = $V_{CC}$ or GND | | | | | | Standby Current | I <sub>SB</sub> | _ | | 3.0 | μΑ | $V_{CC}$ = 3.6V, $V_{IN}$ = $V_{CC}$ or GND | | | | | | Standby Current | | _ | _ | 6.0 | μΑ | $V_{CC}$ = 5.5V, $V_{IN}$ = $V_{CC}$ or GND, A0 = GND | | | | | | Input Leakage Current | ILI | _ | 0.10 | 3.0 | μΑ | $V_{IN} = V_{CC}$ or GND | | | | | | Output Leakage Current | I <sub>LO</sub> | _ | 0.05 | 3.0 | μΑ | $V_{OUT} = V_{CC}$ or GND | | | | | | Input Low Level | V <sub>IL</sub> | -0.6 | | V <sub>CC</sub> x 0.3 | V | Note 2 | | | | | | Input High Level | V <sub>IH</sub> | V <sub>CC</sub> x 0.7 | <del></del> | V <sub>CC</sub> + 0.5 | V | Note 2 | | | | | | Output Low Level | V <sub>OL1</sub> | _ | _ | 0.2 | V | $V_{CC} = 1.7V$ , $I_{OL} = 0.15$ mA | | | | | | Output Low Level | V <sub>OL2</sub> | _ | | 0.4 | V | $V_{CC} = 3.0V$ , $I_{OL} = 2.1 \text{ mA}$ | | | | | #### **Notes:** - 1. Typical values characterized at $T_A = +25$ °C unless otherwise noted. - 2. This parameter is characterized but is not 100% tested in production. #### 4.4 AC Characteristics **Table 4-3.** AC Characteristics<sup>(1)</sup> | | | Standard Mode | | | Mode | Fast Mo | | | |-----------------------------------------|---------------------|----------------------------------|--------------|--------------------------------|------|--------------------------------|------|-------| | Parameter | Symbol | $V_{CC} = 1.7V \text{ to } 3.6V$ | | V <sub>CC</sub> = 1.7V to 3.6V | | V <sub>CC</sub> = 3.6V to 5.5V | | Units | | | | Min. | Max. | Min. | Max. | Min. | Max. | | | Clock Frequency, SCL | f <sub>SCL</sub> | _ | 100 | _ | 400 | _ | 1000 | kHz | | Clock Pulse Width Low | t <sub>LOW</sub> | 4,700 | _ | 1,300 | _ | 400 | _ | ns | | Clock Pulse Width High | t <sub>HIGH</sub> | 4,000 | _ | 600 | _ | 400 | _ | ns | | Input Filter Spike<br>Suppression | t <sub>l</sub> | _ | 100 | _ | 100 | _ | 50 | ns | | Bus Free Time between<br>Stop and Start | t <sub>BUF</sub> | 4,700 | _ | 1,300 | _ | 500 | _ | ns | | Start Hold Time | t <sub>HD.STA</sub> | 4,000 | _ | 600 | _ | 250 | _ | ns | | Start Setup Time | t <sub>SU.STA</sub> | 4,700 | _ | 600 | _ | 250 | _ | ns | | Data In Hold Time | t <sub>HD.DI</sub> | 0 | _ | 0 | _ | 0 | _ | ns | | Data In Setup Time | t <sub>SU.DAT</sub> | 250 | _ | 100 | _ | 100 | _ | ns | | Inputs Rise Time <sup>(2)</sup> | t <sub>R</sub> | 1,000 | _ | _ | 300 | _ | 100 | ns | | Inputs Fall Time <sup>(2)</sup> | t <sub>F</sub> | 300 | <del>-</del> | <del>-</del> | 300 | <del>_</del> | 100 | ns | | Stop Setup Time | t <sub>SU.STO</sub> | 4,000 | _ | 600 | _ | 250 | _ | ns | | Data Out Hold Time | t <sub>DH.DAT</sub> | 200 | 3,450 | 200 | 900 | 50 | 550 | ns | | Write Cycle Time | t <sub>WR</sub> | _ | 5 | _ | 5 | _ | 5 | ms | #### Notes: - 1. AC measurement conditions: - C<sub>I</sub>: 100 pF - $R_{PUP}$ (SDA bus line pull-up resistor to $V_{CC}$ ): 1.3 kΩ (1000 kHz), 4 kΩ (400 kHz), 10 kΩ (100 kHz) - Input pulse voltages: 0.3 x V<sub>CC</sub> to 0.7 x V<sub>CC</sub> - Input rise and fall times: ≤50 ns - Input and output timing reference voltages: 0.5 x V<sub>CC</sub> - 2. These parameters are determined through product characterization and are not 100% tested in production. Figure 4-1. Bus Timing ## 4.5 Electrical Specifications ### 4.5.1 Power-Up Requirements and Reset Behavior During a power-up sequence, the $V_{CC}$ supplied to the AT34C02D should monotonically rise from GND to the minimum $V_{CC}$ level (as specified in Table 4-1), with a slew rate no faster than 0.1 V/ $\mu$ s. #### 4.5.1.1 Device Reset To prevent inadvertent write operations or other spurious events from occurring during a power-up sequence, the AT34C02D includes a Power-on Reset (POR) circuit. Upon power-up, the device will not respond to any commands until the $V_{CC}$ level crosses the internal voltage threshold ( $V_{POR}$ ) that brings the device out of Reset and into Standby mode. The system designer must ensure the instructions are not sent to the device until the $V_{CC}$ supply has reached a stable value greater than or equal to the minimum $V_{CC}$ level. Additionally, once the $V_{CC}$ is greater than or equal to the minimum $V_{CC}$ level, the bus host must wait at least $t_{PUP}$ before sending the first command to the device. See Table 4-4 for the values associated with these power-up parameters. **Table 4-4.** Power-up Conditions<sup>(1)</sup> | Symbol | Parameter | Min. | Max. | Units | |-------------------|-------------------------------------------------------------------------------------|------|------|-------| | t <sub>PUP</sub> | Time required after V <sub>CC</sub> is stable before the device can accept commands | 100 | _ | μs | | $V_{POR}$ | Power-on Reset Threshold Voltage | _ | 1.5 | V | | t <sub>POFF</sub> | Minimum time at V <sub>CC</sub> = 0V between power cycles | 500 | _ | ms | #### Note: 1. These parameters are characterized but are not 100% tested in production. If an event occurs in the system where the $V_{CC}$ level supplied to the AT34C02D drops below the maximum $V_{POR}$ level specified, it is recommended that a full power cycle sequence be performed. First, drive the $V_{CC}$ pin to GND, waiting at least the minimum $t_{POFF}$ time, and then perform a new power-up sequence in compliance with the requirements defined in this section. #### 4.5.2 Pin Capacitance **Table 4-5.** Pin Capacitance<sup>(1)</sup> | Symbol | Test Condition | Max. | Units | Conditions | |------------------|----------------------------------------|------|-------|-----------------------| | C <sub>I/O</sub> | Input/Output Capacitance (SDA) | 8 | pF | V <sub>I/O</sub> = 0V | | C <sub>IN</sub> | Input Capacitance (A0, A1, A2 and SCL) | 6 | pF | V <sub>IN</sub> = 0V | #### Note: 1. This parameter is characterized but is not 100% tested in production. #### 4.5.3 EEPROM Cell Performance Characteristics Table 4-6. EEPROM Cell Performance Characteristics | Operation | Test Condition | Min. | Max. | Units | |--------------------------------|------------------------------------------------------|-----------|------|--------------| | Write Endurance <sup>(1)</sup> | $T_A = +25$ °C, $V_{CC} = 3.3V$ ,<br>Page Write mode | 1,000,000 | _ | Write Cycles | | Data Retention <sup>(1)</sup> | T <sub>A</sub> = +55°C | 100 | _ | Years | #### Note: Performance is determined through characterization and the qualification process. ## 5. Device Operation and Communication The AT34C02D operates as a client device and utilizes a simple I<sup>2</sup>C-compatible Two-Wire digital serial interface to communicate with a host controller, commonly referred to as the bus host. The host initiates and controls all read and write operations to the client devices on the serial bus, and both the host and the client devices can transmit and receive data on the bus. The serial interface consists of two signal lines: Serial Clock (SCL) and Serial Data (SDA). The SCL pin is used to receive the clock signal from the host, while the bidirectional SDA pin is used to receive command and data information from the host as well as to send data back to the host. Data are always latched into the AT34C02D on the rising edge of SCL and always output from the device on the falling edge of SCL. Both the SCL and SDA pins incorporate integrated spike suppression filters and Schmitt Triggers to minimize the effects of input spikes and bus noise. All command and data information is transferred with the Most Significant bit (MSb) first. During bus communication, one data bit is transmitted every clock cycle, and after eight bits (one byte) of data have been transferred, the receiving device must respond with either an Acknowledge (ACK) or a No-Acknowledge (NACK) response bit during a ninth clock cycle (ACK/NACK clock cycle) generated by the host. Therefore, nine clock cycles are required for every one byte of data transferred. There are no unused clock cycles during any read or write operation; thus, there must not be any interruptions or breaks in the data stream during each data byte transfer and ACK or NACK clock cycle. During data transfers, data on the SDA pin must change only while SCL is low, and the data must remain stable while SCL is high. If data on the SDA pin changes while SCL is high, then either a Start or a Stop condition will occur. Start and Stop conditions are used to initiate and terminate all serial bus communication between the host and the client devices. The number of data bytes transferred between a Start and a Stop condition is not limited and is determined by the host. For the serial bus to be idle, both the SCL and SDA pins must be in the logic high state simultaneously. ## 5.1 Clock and Data Transition Requirements The SDA pin is an open-drain terminal and therefore must be pulled high with an external pull-up resistor. SCL is an input pin that can either be driven high or pulled high using an external pull-up resistor. Data on the SDA pin may change only during SCL low time periods. Data changes during SCL high periods will indicate a Start or Stop condition as defined below. The relationship of the AC timing parameters with respect to SCL and SDA for the AT34C02D are shown in the timing waveform in Figure 4-1. The AC timing characteristics and specifications are outlined in AC Characteristics. ## **5.2** Start and Stop Conditions #### 5.2.1 Start Condition A Start condition occurs when there is a high-to-low transition on the SDA pin while the SCL pin is at a stable logic '1' state, which will bring the device out of Standby mode. The host initiates any data transfer sequence with a Start condition; thus, every command must commence with this condition. The device continuously monitors the SDA and SCL pins for a Start condition and will only respond when one is detected. Refer to Figure 5-1 for more details. #### 5.2.2 Stop Condition A Stop condition occurs when there is a low-to-high transition on the SDA pin while the SCL pin is stable in the logic '1' state. The host can use the Stop condition to end a data transfer sequence with the AT34C02D, which will subsequently return to Standby mode. The host can also utilize a repeated Start condition instead of a Stop condition to end the current data transfer if the host will perform another operation. Refer to Figure 5-1 for more details. ## 5.3 Acknowledge and No-Acknowledge After each byte of data is received, the receiving device must confirm with the transmitting device that it has successfully received the data byte by responding with an Acknowledge (ACK). An ACK occurs when the transmitting device releases the SDA line at the falling edge of the eighth clock cycle, followed by the receiving device responding with a logic '0' throughout the ninth clock cycle's high period. When the AT34C02D transmits data to the host, the host can indicate that it has finished receiving data and wants to end the operation by sending a logic '1' response to the AT34C02D instead of an ACK response during the ninth clock cycle. This is known as a No-Acknowledge (NACK) and is accomplished when the host sends a logic '1' during the ninth clock cycle, at which point the AT34C02D will release the SDA line so the host can then generate a Stop condition. The transmitting device, which can be either the bus host or the Serial EEPROM, must release the SDA line at the falling edge of the eighth clock cycle to allow the receiving device to drive the SDA line to a logic '0' to ACK the previous 8-bit word. The receiving device must release the SDA line at the end of the ninth clock cycle to allow the transmitter to continue sending new data. A timing diagram is provided in Figure 5-1 to better illustrate these requirements. Figure 5-1. Start Condition, Data Transitions, Stop Condition and Acknowledge ## 5.4 Standby Mode The AT34C02D features a low-power Standby mode that is enabled when any one of the following occurs: - A valid power-up sequence is performed (see Power-Up Requirements and Reset Behavior). - A Stop condition is received by the device unless it initiates an internal write cycle (see Write Operations). - An internal write cycle is completed (see Write Operations). #### 5.5 Software Reset After an interruption in protocol, power loss or system Reset, any Two-Wire device can be protocol reset by clocking SCL until SDA is released by the EEPROM and goes high. The number of clock cycles until SDA is released by the EEPROM will vary. The software Reset sequence should not take more than nine dummy clock cycles. Once the software Reset sequence is complete, a new protocol can be sent to the device by sending a Start condition followed by the protocol. Refer to Figure 5-2 for an illustration. Figure 5-2. Software Reset In the event that the device is still non-responsive or remains active on the SDA bus, a power cycle must be used to reset the device (see Power-Up Requirements and Reset Behavior). ## 6. Memory Organization The AT34C02D is internally organized as 16 pages of 16 bytes each. ## 6.1 Device Addressing Accessing the device requires an 8-bit device address byte following a Start condition to enable the device for read or write operations. Since multiple client devices can reside on the serial bus, each client device must have its own unique address so the host can access each device independently. The Most Significant four bits of the device address byte are referred to as the device type identifier. The device type identifier '1010' (Ah) for the main EEPROM access and '0110' (6h) for the Write-Protect registers access is required in bits 7 through 4 of the device address byte (see Table 6-1). Following the 4-bit device type identifier are the hardware client address bits, A2, A1 and A0. These bits can be used to expand the address space by allowing up to eight Serial EEPROM devices on the same bus. These hardware client address bits must correlate with the voltage level on the corresponding hardwired device address input pins A0, A1 and A2. These pins use an internal proprietary circuit that automatically biases the pin to a logic '0' state if the pin is allowed to float. To operate in a wide variety of application environments, the pull-down mechanism is intentionally designed to be somewhat strong. Once the pin is biased above the CMOS input buffer's trip point ( $\sim$ 0.5 x V<sub>CC</sub>), the pull-down mechanism disengages. Microchip recommends connecting the A0, A1 and A2 pins to a known state whenever possible. The eighth bit (bit 0) of the device address byte is the Read/Write Select bit. A read operation is initiated if this bit is high, and a write operation is initiated if this bit is low. Upon the successful comparison of the device address byte, the AT34C02D will return an ACK. If a valid comparison is not made, the device will NACK. The device will NACK if the Write-Protect register has been programmed and the device type identifier is '0110' (6h). Table 6-1. Device Address Byte | Access Area | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------|-------|-------|-------|-------|-------|-------|-------|-------| | EEPROM | 1 | 0 | 1 | 0 | A2 | A1 | A0 | R/W | | Write-Protect Registers | 0 | 1 | 1 | 0 | A2 | A1 | A0 | R/W | For all operations except the current address read, a word address byte must be transmitted to the device immediately following the device address byte. The word address byte contains an 8-bit memory array word address and is used to specify which byte location in the EEPROM where reading or writing should commence. Refer to Table 6-2 to review these bit positions. Table 6-2. Word Address Byte | Access Area | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------|-------|-------|-------|-------|-------|-------|-------|-------| | EEPROM | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | | Write-Protect Registers | Х | Х | Х | Х | Х | Х | Х | X | **Note:** x indicates a "don't care" bit. ## 7. Write Operations All write operations for the AT34C02D begin with the host sending a Start condition, followed by a device address byte with the $R/\overline{W}$ bit set to logic '0', and then by the word address byte. The data value(s) to be written to the device immediately follow the word address byte. ### 7.1 Byte Write The AT34C02D supports the writing of a single 8-bit byte. Selecting a data word in the AT34C02D requires a 7-bit word address. Upon receipt of the proper device address and word address bytes, the EEPROM will send an Acknowledge. The device will then be ready to receive the 8-bit data word. After receiving the 8-bit data word, the EEPROM will respond with an ACK. The addressing device, such as a bus host, must then terminate the write operation with a Stop condition. At this point, the EEPROM will enter an internally self-timed write cycle, which will be completed within $t_{WR}$ , while the data word is being programmed into the nonvolatile EEPROM. All inputs are disabled during this write cycle, and the EEPROM will not respond until the write is complete. Figure 7-1. Byte Write ## 7.2 Page Write A page write operation allows up to 16 bytes to be written in a single write cycle, provided that all bytes are in the same row of the memory array (where address bits A7 to A4 are identical). Partial page writes of fewer than 16 bytes are also allowed. A page write is initiated the same way as a byte write, but the bus host does not send a Stop condition after the first data word is clocked in. Instead, after the EEPROM acknowledges receipt of the first data word, the bus host can transmit up to fifteen additional data words. The EEPROM will respond with an ACK after each data word is received. Once all data to be written have been sent to the device, the bus host must issue a Stop condition (see Figure 7-2), at which point the internally self-timed write cycle will begin. The lower four bits of the word address are internally incremented following the receipt of each data word. The higher-order address bits are not incremented and retain the memory page row location. Page write operations are limited to writing bytes within a single physical page, regardless of the number of bytes being written. When the incremented word address reaches the page boundary, the address counter will roll over to the beginning of the same page. Nevertheless, creating a rollover event should be avoided as previously loaded data in the page could become unintentionally altered. Figure 7-2. Page Write ## 7.3 Acknowledge Polling An Acknowledge Polling routine can be implemented to optimize time-sensitive applications that would prefer not to wait the fixed maximum write cycle time ( $t_{WR}$ ). This method allows the application to immediately know when the Serial EEPROM write cycle has completed so a subsequent operation can be started. Once the internally self-timed write cycle has started, an Acknowledge Polling routine can be initiated. This involves repeatedly sending a Start condition followed by a valid device address byte with the R/W bit set to logic '0'. The device will not respond with an ACK while the write cycle is ongoing. Once the internal write cycle has completed, the EEPROM will respond with an ACK, allowing a new read or write operation to be immediately initiated. A flowchart has been included in Figure 7-3 to better illustrate this technique. Figure 7-3. Acknowledge Polling Flowchart ## 7.4 Write Cycle Timing The length of the self-timed write cycle ( $t_{WR}$ ) is defined as the amount of time from the Stop condition, which begins the internal write cycle, to the Start condition of the first device address byte sent to the AT34C02D, to which it subsequently responds with an ACK. Figure 7-4 shows this measurement. During the internally self-timed write cycle, any attempts to read from or write to the memory array will not be processed. Figure 7-4. Write Cycle Timing #### 7.5 Write Protection Once enabled, the Software Write Protection write protects only the first half of the array (00h - 7Fh) while the hardware write protection, via the WP pin, is used to protect the entire array (see Hardware Write Protection). #### 7.5.1 Permanent Software Write Protection (PSWP) The Permanent Software Write Protection (PSWP) is enabled by sending a command to the device, similar to a normal write operation, which programs the Permanent Write-Protect register. This must be done with the WP pin low. The Write-Protect register is programmed by sending a write command with the device type identifier of '0110' (6h) instead of '1010' (Ah) with the address and data bit(s) being don't cares. The write cycle time must be observed. Once the PSWP has been enabled, the device will no longer acknowledge the '0110' (6h) device type identifier and cannot be reversed even if the device is powered down. Figure 7-5. Setting Permanent Write-Protect Register (PSWP) #### Note: 1. x is a "don't care" bit. ### 7.5.2 Reversible Software Write Protection (RSWP) The Reversible Software Write Protection (RSWP) is enabled by sending a command to the device, similar to a normal write operation, which programs the Reversible Write-Protect register. This must be done with the WP pin low. The RSWP is programmed by sending a write command '01100010' (62h) with pins A2 and A1 either grounded or not connected and the A0 pin connected to $V_{HV}$ (see Figure 7-6 and Table 7-1). The RSWP or write protection can be reversed by sending a command '01100110' (66h) with the A2 pin grounded or not connected, the A1 pin tied to $V_{CC}$ and the A0 pin tied to $V_{HV}$ (see Figure 7-7 and Table 7-1). Figure 7-6. Setting Reversible Write-Protect Register (RSWP) #### Note: 1. x is a "don't care" bit. Figure 7-7. Clearing Reversible Write-Protect Register (RSWP) #### Note: 1. x is a "don't care" bit. Table 7-1. V<sub>HV</sub> | | Min. | Max. | Units | |----------|------|------|-------| | $V_{HV}$ | 7 | 10 | V | **Note:** $V_{HV} - V_{CC} > 4.8V$ #### 7.5.3 Hardware Write Protection The WP pin can be connected to $V_{CC}$ , GND, or left floating. Connecting the WP pin to $V_{CC}$ will write-protect the entire array whether or not the Software Write Protection has been enabled or invoked (see Table 7-3 and Table 7-4). The Software Write Protection register cannot be programmed when the WP pin is connected to $V_{CC}$ . If the WP pin is connected to GND or left floating, the write protection mode is determined by the status of the Software Write-Protect register. Table 7-2. Write Protection | Command | | Pin | | | | | Preamble | : | | | R/W | |------------|----|-----------------|-----------------|-------|-------|-------|----------|-------|-------|-------|-------| | Command | A2 | A1 | A0 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Set PSWP | A2 | A1 | A0 | 0 | 1 | 1 | 0 | A2 | A1 | A0 | 0 | | Set RSWP | 0 | 0 | V <sub>HV</sub> | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | | Clear RSWP | 0 | V <sub>CC</sub> | V <sub>HV</sub> | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | Table 7-3. WP Connected to GND or Floating | | WP Connected to GND or Floating | | | | | | | | | | | |---------|---------------------------------|---------------------------------------------|----------------------------------------------|-------------------------|--------------------|--|--|--|--|--|--| | Command | R/W<br>Bit | Permanent<br>Write-Protect<br>Register PSWP | Reversible<br>Write-Protect<br>Register RSWP | Response from<br>Device | Action from Device | | | | | | | | 1010 | R | X | Х | Read Array. | | | | | | | | | contin | continued | | | | | | | | | | | | |------------|------------|---------------------------------------------|----------------------------------------------|-------------------------|------------------------------------------------------------------------|--|--|--|--|--|--|--| | | | | WP Connec | ted to GND or Flo | oating | | | | | | | | | Command | R/W<br>Bit | Permanent<br>Write-Protect<br>Register PSWP | Reversible<br>Write-Protect<br>Register RSWP | Response from<br>Device | Action from Device | | | | | | | | | 1010 | W | Programmed | X | ACK | Can write to second half (80h - FFh) only. | | | | | | | | | 1010 | W | X | Programmed | ACK | Can write to second half (80h - FFh) only. | | | | | | | | | 1010 | W | Not<br>Programmed | Not<br>Programmed | ACK | Can write to full array. | | | | | | | | | Read PSWP | R | Programmed | X | NACK | STOP – Indicates Permanent Write-Protect register is programmed. | | | | | | | | | Read PSWP | R | Not<br>Programmed | X | ACK | Data read out is undefined. Indicates PSWP register is not programmed. | | | | | | | | | Set PSWP | W | Programmed | X | NACK | STOP – Indicates Permanent Write-Protect register is programmed. | | | | | | | | | Set PSWP | W | Not<br>Programmed | X | ACK | Program Permanent Write-Protect register (irreversible). | | | | | | | | | Read RSWP | R | X | Programmed | NACK | STOP – Indicates Permanent Write-Protect register is programmed. | | | | | | | | | Read RSWP | R | X | Not<br>Programmed | ACK | Data read out is undefined. Indicates RSWP register is not programmed. | | | | | | | | | Set RSWP | W | X | Programmed | NACK | STOP – Indicates Reversible Write-Protect register is programmed. | | | | | | | | | Set RSWP | W | X | Not<br>Programmed | ACK | Program Reversible Write-Protect register (reversible). | | | | | | | | | Clear RSWP | W | Programmed | X | NACK | STOP – Indicates Permanent Write-Protect register is programmed. | | | | | | | | | Clear RSWP | W | Not<br>Programmed | X | ACK | Clear (unprogram) Reversible Write-Protect register (reversible). | | | | | | | | **Table 7-4.** WP Connected to $V_{CC}$ | | WP Connected to V <sub>CC</sub> | | | | | | | | | | | |-----------|---------------------------------|---------------------------------------------|----------------------------------------------|-------------------------|------------------------------------------------------------------------|--|--|--|--|--|--| | Command | R/W<br>Bit | Permanent<br>Write-Protect<br>Register PSWP | Reversible<br>Write-Protect<br>Register RSWP | Response from<br>Device | Action from Device | | | | | | | | 1010 | R | Х | Х | ACK | Read array. | | | | | | | | 1010 | W | X | X | ACK | Device is write protected. | | | | | | | | Read PSWP | R | Programmed | X | NACK | STOP – Indicates Permanent Write-Protect register is programmed. | | | | | | | | Read PSWP | R | Not<br>Programmed | X | ACK | Data read out is undefined. Indicates PSWP register is not programmed. | | | | | | | | Set PSWP | W | Programmed | Х | NACK | STOP – Indicates Permanent Write-Protect register is programmed. | | | | | | | | Set PSWP | W | Not<br>Programmed | X | ACK | Cannot program write-protect registers. | | | | | | | | Read RSWP | R | X | Programmed | NACK | STOP – Indicates Reversible Write-Protect register is programmed. | | | | | | | | Read RSWP | R | X | Not<br>Programmed | ACK | Data read out is undefined. Indicates RSWP register is not programmed. | | | | | | | | Set RSWP | W | Х | Programmed | NACK | STOP – Indicates Reversible Write-Protect register is programmed. | | | | | | | | Set RSWP | W | Х | Not<br>Programmed | ACK | Cannot program write-protect registers. | | | | | | | | conti | continued | | | | | | | | | | | | | |------------|---------------------------------|---------------------------------------------|----------------------------------------------|-------------------------|------------------------------------------------------------------|--|--|--|--|--|--|--|--| | | WP Connected to V <sub>CC</sub> | | | | | | | | | | | | | | Command | R/W<br>Bit | Permanent<br>Write-Protect<br>Register PSWP | Reversible<br>Write-Protect<br>Register RSWP | Response from<br>Device | Action from Device | | | | | | | | | | Clear RSWP | W | Programmed | X | NACK | STOP – Indicates Permanent Write-Protect register is programmed. | | | | | | | | | | Clear RSWP | W | Not<br>Programmed | X | ACK | Cannot write to Write-Protect registers. | | | | | | | | | ## 8. Read Operations Read operations are initiated the same way as write operations, with the exception that the Read/ Write Select bit in the device address byte must be a logic '1'. There are three read operations: - Current Address Read - Random Read - Sequential Read #### 8.1 Current Address Read The internal data word address counter maintains the last address accessed during the last read or write operation, incremented by one. This address remains valid between operations as long as the $V_{CC}$ is maintained to the part. The address rollover during a read is from the last byte of the last page to the first byte of the first page of the memory. A current address read operation outputs data according to the location of the internal data word address counter. This is initiated with a Start condition, followed by a valid device address byte with the $R/\overline{W}$ bit set to logic '1'. The device will ACK this sequence, and the current address data word is serially clocked out on the SDA line. All types of read operations will terminate if the bus host does not respond with an ACK (it NACKs) during the ninth clock cycle. After the NACK response, the host may send a Stop condition to complete the protocol, or it can send a Start condition to begin the next sequence. While the two most significant bits of the data word address (A17 and A16) are embedded in the Device Address byte, they do not take precedence over the existing values of the A17 and A16 bits in the internal address counter during a Current Address Read and are therefore represented as don't care bits, as shown in Figure 8-1. Figure 8-1. Current Address Read #### 8.2 Random Read A random read begins in the same way as a byte write operation does to load a new data word address. This is known as a "dummy write" sequence; however, the data byte and the Stop condition of the byte write must be omitted to prevent the part from entering an internal write cycle. Once the device address and word address are clocked in and acknowledged by the EEPROM, the bus host must generate another Start condition. The bus host then initiates a current address read by sending a Start condition, followed by a valid device address byte with the R/W bit set to logic '1'. Although the two most significant bits of the data word address (A17 and A16) are embedded in the Device Address byte, they do not override the existing values of the A17 and A16 bits in the internal address counter set during the dummy write and are represented as don't care bits in Figure 8-2. The EEPROM will ACK the device address and serially clock out the data word on the SDA line. All types of read operations will be terminated if the bus host does not respond with an ACK (it NACKs) during the ninth clock cycle. After the NACK response, the host may send a Stop condition to complete the protocol, or it can send a Start condition to begin the next sequence. Figure 8-2. Random Read ### 8.3 Sequential Read Sequential Reads are initiated by either a Current Address Read or a Random Read that have been described previously. As such, the A17 and A16 bits sent in the Device Address byte are don't care values as they will not change the values in the address pointer. As long as the EEPROM receives an ACK, it will continue to increment the word address and serially clock out sequential data words. When the maximum memory address is reached, the data word address will roll over, and the sequential read will continue from the beginning of the memory array. All types of read operations will be terminated if the bus host does not respond with an ACK (it NACKs) during the ninth clock cycle. After the NACK response, the host may send a Stop condition to complete the protocol, or it can send a Start condition to begin the next sequence. Figure 8-3. Sequential Read ## 8.4 Checking the Write-Protect Registers Status #### 8.4.1 Checking the Permanent Write-Protect Register (PSWP) Status To determine the status of the Permanent Write-Protect register, a command similar to the one used for programming the register should be sent to the device, with the $R/\overline{W}$ bit set to one. If the device responds with an Acknowledge, the Permanent Write-Protect register has not been programmed. Otherwise, it has been programmed and the first half of the array is permanently write protected. ## 8.4.2 Checking the Reversible Write-Protect Register (RSWP) Status To determine the status of the Reversible Write-Protect register, send a command to the device similar to the one used for programming the register, but set the $R/\overline{W}$ bit to one. If the device returns an Acknowledge, the Reversible Write-Protect register has not been programmed. Otherwise, it has been programmed and the first half of the array is write protected, but remains reversible. Table 8-1. PSWP and RSWP Status | Command | | Pin | | | | | Preamble | : | | | R/W | |-----------|----|-----|-----|-------|-------|-------|----------|-------|-------|-------|-------| | Command | A2 | A1 | A0 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Read PSWP | A2 | A1 | A0 | 0 | 1 | 1 | 0 | A2 | A1 | A0 | 1 | | Read RSWP | 0 | 0 | VHV | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | # 9. Packaging Information ## 9.1 Package Marking Information ## AT34C02D: Package Marking Information Note 2: Package drawings are not to scale | AT34C02D | Truncation Code ##: 34D | | |-------------------------------------------------------------------------------------------------------|--------------------------|----------------------------------------| | Date Codes | | Voltages | | Y = Year code (last digit of caler<br>YY = Year code (last 2 digits of<br>WW = Week code (week of Jan | calendar year) | % = Minimum Voltage<br>M: 1.7V min | | Country of Origin | Device Grade | Atmel Truncation | | CO = Country of Origin | H or U: Industrial Grade | AT: Atmel<br>ATM: Atmel<br>ATML: Atmel | | | I | L | ### 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm (.150 ln.) Body [SOIC] Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing No. C04-057-SN Rev K Sheet 1 of 2 ### 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm (.150 ln.) Body [SOIC] For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | | |--------------------------|-------------|----------|----------|------|--| | Dimension | MIN | NOM | MAX | | | | Number of Pins | Ν | | 8 | | | | Pitch | е | | 1.27 BSC | | | | Overall Height | Α | ı | ı | 1.75 | | | Molded Package Thickness | A2 | 1.25 | ı | - | | | Standoff § | A1 | 0.10 | ı | 0.25 | | | Overall Width | Е | | 6.00 BSC | | | | Molded Package Width | E1 | 3.90 BSC | | | | | Overall Length | D | 4.90 BSC | | | | | Chamfer (Optional) | h | 0.25 | I | 0.50 | | | Foot Length | L | 0.40 | ı | 1.27 | | | Footprint | L1 | | 1.04 REF | | | | Lead Thickness | С | 0.17 | ı | 0.25 | | | Lead Width | b | 0.31 | ı | 0.51 | | | Lead Bend Radius | R | 0.07 | ı | _ | | | Lead Bend Radius | R1 | 0.07 | ı | _ | | | Foot Angle | θ | 0° | - | 8° | | | Mold Draft Angle | θ1 | 5° | - 1 | 15° | | | Lead Angle | θ2 | 0° | _ | _ | | #### Notes: Note: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M ${\tt BSC: Basic \ Dimension. \ Theoretically \ exact \ value \ shown \ without \ tolerances.}$ REF: Reference Dimension, usually without tolerance, for information purposes only. 5. Datums A & B to be determined at Datum H. Microchip Technology Drawing No. C04-057-SN Rev K Sheet 2 of 2 $\,$ ## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm (.150 ln.) Body [SOIC] For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging #### RECOMMENDED LAND PATTERN | | N | IILLIMETER: | S | | |-------------------------|-----|-------------|----------|------| | Dimension | MIN | NOM | MAX | | | Contact Pitch | E | | 1.27 BSC | | | Contact Pad Spacing | С | | 5.40 | | | Contact Pad Width (X8) | X1 | | | 0.60 | | Contact Pad Length (X8) | Y1 | | | 1.55 | #### Notes: Note: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-2057-SN Rev K ## 8-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-086 Rev C Sheet 1 of 2 ### 8-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP] For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | |--------------------------|-------------|------|----------|------| | Dimension | MIN | NOM | MAX | | | Number of Pins | N | | 8 | | | Pitch | е | | 0.65 BSC | | | Overall Height | Α | - | ı | 1.20 | | Molded Package Thickness | A2 | 0.80 | 1.00 | 1.05 | | Standoff | A1 | 0.05 | - | - | | Overall Width | Е | | 6.40 BSC | | | Molded Package Width | E1 | 4.30 | 4.40 | 4.50 | | Overall Length | D | 2.90 | 3.00 | 3.10 | | Foot Length | L | 0.45 | 0.60 | 0.75 | | Footprint | L1 | | 1.00 REF | | | Lead Thickness | С | 0.09 | - | 0.25 | | Foot Angle | $\varphi$ | 0° | 4° | 8° | | Lead Width | b | 0.19 | ı | 0.30 | #### Notes: Note: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20mm per side. - 3. Dimensioning and tolerancing per ASME Y14.5M $\,$ BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-086 Rev C Sheet 2 of 2 ### 8-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging #### **RECOMMENDED LAND PATTERN** | | N | IILLIMETER: | S | | |--------------------------------|-----|-------------|----------|------| | Dimension | MIN | NOM | MAX | | | Contact Pitch | Е | | 0.65 BSC | | | Contact Pad Spacing | C | | 5.80 | | | Contact Pad Width (X8) | X1 | | | 0.45 | | Contact Pad Length (X8) | Y1 | | | 1.50 | | Contact Pad to Center Pad (X6) | G1 | 0.20 | | | #### Notes: - Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. - 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process Microchip Technology Drawing C04-2086 Rev B # 8-Lead Ultra Thin Plastic Dual Flat, No Lead Package (Q4B) - 2x3 mm Body [UDFN] Atmel Legacy Global Package Code YNZ **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-21355-Q4B Rev C Sheet 1 of 2 # 8-Lead Ultra Thin Plastic Dual Flat, No Lead Package (Q4B) - 2x3 mm Body [UDFN] Atmel Legacy Global Package Code YNZ Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | Units | | MILLIMETERS | | | |-------------------------|----|----------------|----------------|------| | Dimension Limits | | MIN | NOM | MAX | | Number of Terminals | Ν | 8 | | | | Pitch | е | 0.50 BSC | | | | Overall Height | Α | 0.50 0.55 0.60 | | | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | Terminal Thickness | А3 | 0.152 REF | | | | Overall Length | D | 2.00 BSC | | | | Exposed Pad Length | D2 | 1.40 | 1.40 1.50 1.60 | | | Overall Width | Е | 3.00 BSC | | | | Exposed Pad Width | E2 | 1.20 | 1.30 | 1.40 | | Terminal Width | b | 0.18 | 0.25 | 0.30 | | Terminal Length | Ĺ | 0.25 | 0.35 | 0.45 | | Terminal-to-Exposed-Pad | K | 0.20 | | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated - 3. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-21355-Q4B Rev C Sheet 2 of 2 # 8-Lead Ultra Thin Plastic Dual Flat, No Lead Package (Q4B) - 2x3 mm Body [UDFN] Atmel Legacy Global Package Code YNZ **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | Units | | MILLIMETERS | | | |---------------------------------|----|-------------|------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | Е | 0.50 BSC | | | | Optional Center Pad Width | X2 | 1.60 | | 1.60 | | Optional Center Pad Length | Y2 | | | 1.40 | | Contact Pad Spacing | С | | 2.90 | | | Contact Pad Width (X8) | X1 | | | 0.30 | | Contact Pad Length (X8) | Y1 | | | 0.85 | | Contact Pad to Center Pad (X8) | G1 | 0.33 | | | | Contact Pad to Contact Pad (X6) | G2 | 0.20 | | | | Thermal Via Diameter | V | | 0.30 | | | Thermal Via Pitch | EV | | 1.00 | | #### Notes: - 1. Dimensioning and tolerancing per ASME Y14.5M $\,$ - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process Microchip Technology Drawing C04-23355-Q4B Rev C # 8-Ball Very Thin Fine-Pitch Ball Grid Array Package (E8B) - 1.50x2.00x0.85 mm Body [VFBGA]; Atmel Global Package Code GXU **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-21198 Rev A Sheet 1 of 2 # 8-Ball Very Thin Fine-Pitch Ball Grid Array Package (E8B) - 1.50x2.00x0.85 mm Body [VFBGA] ; Atmel Global Package Code GXU **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | | | |-----------------------|------------------|----------------|-------------|------|--| | Dimensior | Dimension Limits | | NOM | MAX | | | Number of Terminals | N | 8 | | | | | Pitch | е | 0.50 | | | | | Overall Height A 0.73 | | | 0.79 | 0.85 | | | Ball Height | A1 | 0.09 | 0.14 | 0.19 | | | Mold Thickness | A2 | 0.40 | 0.45 | 0.50 | | | Overall Length | D | 2.00 BSC | | | | | Ball Array Length | D1 | 1.50 BSC | | | | | Overall Width | Е | 1.50 BSC | | | | | Ball Array Width | E1 | 1.00 BSC | | | | | Ball Diameter | b | 0.20 0.25 0.30 | | | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-21198 Rev A Sheet 2 of 2 # 8-Ball Very Thin Fine-Pitch Ball Grid Array Package (E8B) - 1.50x2.00x0.85 mm Body [VFBGA] ; Atmel Global Package Code GXU **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging #### RECOMMENDED LAND PATTERN | | Units | | MILLIMETERS | | | |------------------------|------------------|----------|-------------|------|--| | Dimension | Dimension Limits | | NOM | MAX | | | Contact Pitch | Е | 0.40 BSC | | | | | Contact Pad Spacing | C1 | 1.50 BSC | | | | | Contact Pad Spacing | C2 | 1.00 BSC | | | | | Contact Pad Width (X8) | Х | 0.20 | | 0.20 | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-23198 Rev A ## 10. Revision History ## **Revision B (October 2024)** Corrected Table 8-1 to show A0 pin needs VHV to read the RSWP state. Updated old Atmel 8U3 package drawing to the Microchip version. No changes to form, fit or function. #### Revision A (December 2020) Updated to Microchip template. Microchip DS20006480 replaces Atmel document 8781. Updated Part Marking Information. Updated the "Software Reset" section. Added ESD rating. Removed lead finish designation. Updated trace code format in package markings. Added a figure for "System Configuration Using Two-Wire Serial EEPROMs". Updated "Block Diagram" figure. Added POR recommendations section. Updated formatting to current template. Replaced terminology "Master" and "Slave" with "Host" and "Client", respectively. Updated the 8U3-1 VFBGA package drawing. Updated the SOIC, TSSOP and UDFN package drawings to Microchip format. #### **Atmel Document 8781 Revision D (January 2015)** Add the UDFN Expanded Quantity Option and update the ordering information section. Update the 8MA2 package outline drawing. #### Atmel Document 8781 Revision C (July 2014) Updated various language elements for consistency with JEDEC EE1002/1002A. Updated AC timing terminology for consistency with JEDEC EE1002/1002A. Added 100 kHz timing information for SPD applications using < 2.2V VCC supply. Miscellaneous formatting changes and text corrections. Update package drawings. #### Atmel Document 8781 Revision B (June 2012) Correct ordering code: AT34C02D-WWU11, Die Sale to AT34C02D-WWU11M, Wafer Sale. Update template. #### Atmel Document 8781 Revision A (March 2012) Initial document release. ## Microchip Information ## The Microchip Website Microchip provides online support via our website at <a href="www.microchip.com/">www.microchip.com/</a>. This website is used to make files and information easily available to customers. Some of the content available includes: - **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - **General Technical Support** Frequently Asked Questions (FAQs), technical support requests, online discussion groups, Microchip design partner program member listing - **Business of Microchip** Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives ## **Product Change Notification Service** Microchip's product change notification service helps keep customers current on Microchip products. Subscribers will receive email notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, go to www.microchip.com/pcn and follow the registration instructions. #### **Customer Support** Users of Microchip products can receive assistance through several channels: - Distributor or Representative - Local Sales Office - Embedded Solutions Engineer (ESE) - Technical Support Customers should contact their distributor, representative or ESE for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in this document. Technical support is available through the website at: www.microchip.com/support ## **Product Identification System** To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. #### **Examples** | Device | Package | Package<br>Drawing<br>Code | Package<br>Option | Shipping Carrier Option | Device Grade | |-----------------|---------|----------------------------|-------------------|--------------------------------|---------------------------| | AT34C02D-SSHM-B | SOIC | SN | SS | Bulk (Tubes) | | | AT34C02D-SSHM-T | SOIC | SN | SS | Tape and Reel | | | AT34C02D-XHM-B | TSSOP | ST | X | Bulk (Tubes) | la di catalal | | AT34C02D-XHM-T | TSSOP | ST | X | Tape and Reel | Industrial<br>Temperature | | AT34C02D-MAHM-T | UDFN | Q4B | MA | Tape and Reel | (-40°C to 85°C) | | AT34C02D-MAHM-E | UDFN | Q4B | MA | Extended Qty.<br>Tape and Reel | | | AT34C02D-CUM-T | VFBGA | E8B | С | Tape and Reel | | ## **Microchip Devices Code Protection Feature** Note the following details of the code protection feature on Microchip products: - Microchip products meet the specifications contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions. - Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products. ## **Legal Notice** This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">www.microchip.com/en-us/support/design-help/client-support-services</a>. THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE. IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. #### **Trademarks** The Microchip name and logo, the Microchip logo, Adaptec, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. AgileSwitch, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, TimeCesium, TimeHub, TimePictra, TimeProvider, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, Augmented Switching, BlueSky, BodyCom, Clockstudio, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, EyeOpen, GridTime, IdealBridge, IGaT, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, IntelliMOS, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, MarginLink, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mSiC, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, Power MOS IV, Power MOS 7, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, Trusted Time, TSHARC, Turing, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2020-2024, Microchip Technology Incorporated and its subsidiaries. All Rights Reserved. ISBN: 978-1-6683-0133-3 AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, Versatile are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. ### **Quality Management System** For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality. ## **Worldwide Sales and Service** | AMERICAS | ASIA/PACIFIC | ASIA/PACIFIC | EUROPE | |-----------------------------------------------|-----------------------|-------------------------|----------------------------------------------| | orporate Office | Australia - Sydney | India - Bangalore | Austria - Wels | | 355 West Chandler Blvd. | Tel: 61-2-9868-6733 | Tel: 91-80-3090-4444 | Tel: 43-7242-2244-39 | | handler, AZ 85224-6199 | China - Beijing | India - New Delhi | Fax: 43-7242-2244-393 | | el: 480-792-7200 | Tel: 86-10-8569-7000 | Tel: 91-11-4160-8631 | Denmark - Copenhagen | | ax: 480-792-7277 | China - Chengdu | India - Pune | Tel: 45-4485-5910 | | echnical Support:<br>ww.microchip.com/support | Tel: 86-28-8665-5511 | Tel: 91-20-4121-0141 | Fax: 45-4485-2829 | | /eb Address: | China - Chongqing | Japan - Osaka | Finland - Espoo | | ww.microchip.com | Tel: 86-23-8980-9588 | Tel: 81-6-6152-7160 | Tel: 358-9-4520-820 | | tlanta | China - Dongguan | Japan - Tokyo | France - Paris | | uluth, GA | Tel: 86-769-8702-9880 | Tel: 81-3-6880- 3770 | Tel: 33-1-69-53-63-20 | | el: 678-957-9614 | China - Guangzhou | Korea - Daegu | Fax: 33-1-69-30-90-79 | | ax: 678-957-1455 | Tel: 86-20-8755-8029 | Tel: 82-53-744-4301 | Germany - Garching | | ustin, TX | China - Hangzhou | Korea - Seoul | Tel: 49-8931-9700 | | el: 512-257-3370 | Tel: 86-571-8792-8115 | Tel: 82-2-554-7200 | Germany - Haan | | oston | China - Hong Kong SAR | Malaysia - Kuala Lumpur | Tel: 49-2129-3766400 | | estborough, MA | Tel: 852-2943-5100 | Tel: 60-3-7651-7906 | Germany - Heilbronn | | el: 774-760-0087 | China - Nanjing | Malaysia - Penang | Tel: 49-7131-72400 | | ax: 774-760-0088 | Tel: 86-25-8473-2460 | Tel: 60-4-227-8870 | Germany - Karlsruhe | | hicago | China - Qingdao | Philippines - Manila | Tel: 49-721-625370 | | asca, IL | Tel: 86-532-8502-7355 | Tel: 63-2-634-9065 | Germany - Munich | | el: 630-285-0071<br>ax: 630-285-0075 | China - Shanghai | Singapore | Tel: 49-89-627-144-0 | | allas | Tel: 86-21-3326-8000 | Tel: 65-6334-8870 | Fax: 49-89-627-144-44 | | | China - Shenyang | Taiwan - Hsin Chu | Germany - Rosenheim | | ddison, TX<br>el: 972-818-7423 | Tel: 86-24-2334-2829 | Tel: 886-3-577-8366 | Tel: 49-8031-354-560 | | ax: 972-818-2924 | China - Shenzhen | Taiwan - Kaohsiung | Israel - Hod Hasharon | | etroit | Tel: 86-755-8864-2200 | Tel: 886-7-213-7830 | Tel: 972-9-775-5100 | | ovi, MI | China - Suzhou | Taiwan - Taipei | Italy - Milan | | el: 248-848-4000 | Tel: 86-186-6233-1526 | Tel: 886-2-2508-8600 | Tel: 39-0331-742611 | | ouston, TX | China - Wuhan | Thailand - Bangkok | Fax: 39-0331-466781 | | el: 281-894-5983 | Tel: 86-27-5980-5300 | Tel: 66-2-694-1351 | Italy - Padova | | ndianapolis | China - Xian | Vietnam - Ho Chi Minh | Tel: 39-049-7625286 | | oblesville, IN | Tel: 86-29-8833-7252 | Tel: 84-28-5448-2100 | Netherlands - Drunen | | el: 317-773-8323 | China - Xiamen | 161. 04-20-3440-2100 | Tel: 31-416-690399<br>Fax: 31-416-690340 | | ax: 317-773-5453 | Tel: 86-592-2388138 | | Norway - Trondheim | | el: 317-536-2380 | China - Zhuhai | | Tel: 47-72884388 | | os Angeles | Tel: 86-756-3210040 | | Poland - Warsaw | | lission Viejo, CA<br>el: 949-462-9523 | Tel. 80-730-3210040 | | Tel: 48-22-3325737 | | ax: 949-462-9608 | | | Romania - Bucharest | | el: 951-273-7800 | | | Tel: 40-21-407-87-50 | | aleigh, NC | | | | | el: 919-844-7510 | | | Spain - Madrid | | ew York, NY | | | Tel: 34-91-708-08-90<br>Fax: 34-91-708-08-91 | | el: 631-435-6000 | | | Sweden - Gothenberg | | an Jose, CA | | | Tel: 46-31-704-60-40 | | el: 408-735-9110 | | | Sweden - Stockholm | | el: 408-436-4270 | | | Tel: 46-8-5090-4654 | | anada - Toronto | | | | | el: 905-695-1980 | | | UK - Wokingham | | ax: 905-695-2078 | | | Tel: 44-118-921-5800<br>Fax: 44-118-921-5820 |