

# **Product Change Notification: SYST-05CFNU141**

## Date:

07-Feb-2025

## **Product Category:**

Wireless IC, Wireless Modules

# **Notification Subject:**

PIC32CX-BZ2 Family Silicon Errata Sheet

## Affected CPNs:

## SYST-05CFNU141\_Affected\_CPN\_02072025.pdf SYST-05CFNU141\_Affected\_CPN\_02072025.csv

## Notification Text:

| SYST-05CFNU141                                                                                                                                                                                                               |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Microchip has released a new Document for the PIC32CX-BZ2 Family Silicon Errata Sheet of devices. If you are using one of these devices please read the document located at <b>PIC32CX-BZ2 Family Silicon Errata Sheet</b> . |
| Notification Status: Final                                                                                                                                                                                                   |
| Description of Change:                                                                                                                                                                                                       |
| Overview, Silicon Errata                                                                                                                                                                                                     |
| Summary, Silicon Errata                                                                                                                                                                                                      |
| Issues                                                                                                                                                                                                                       |
| Added errata information that are applicable for the WBZ451PE-E device                                                                                                                                                       |

Data Sheet Clarifications • Added information on Wake-up Timing Specification for Low Power Modes

• Updated information on ADC Single-Ended Mode

## Impacts to Data Sheet: None

Reason for Change: To Improve Productivity.

Change Implementation Status: Complete

Date Document Changes Effective: 07 Feb 2025

**NOTE:** Please be advised that this is a change to the document only the product has not been changed.

Markings to Distinguish Revised from Unrevised Devices: N/A

## Attachments:

## PIC32CX-BZ2 Family Silicon Errata Sheet

Please contact your local **Microchip sales office** with questions or concerns regarding this notification.

## **Terms and Conditions:**

If you wish to <u>receive Microchip PCNs via email</u> please register for our PCN email service at our **PCN home page** select register then fill in the required fields. You will find instructions about registering for Microchips PCN email service in the **PCN FAQ** section.

If you wish to <u>change your PCN profile</u>, <u>including opt out</u>, please go to the **PCN home page** select login and sign into your myMicrochip account. Select a profile option from

Affected Catalog Part Numbers (CPN)

PIC32CX1012BZ25048-E/MYX PIC32CX1012BZ25048-I/MYX PIC32CX1012BZ25048T-IA0/MYX PIC32CX1012BZ25048T-IA2/MYX PIC32CX1012BZ25048T-I/MYX PIC32CX1012BZ25048T-E/MYX PIC32CX1012BZ24032-E/S8B PIC32CX1012BZ24032-I/S8B PIC32CX1012BZ24032T-I/S8B PIC32CX1012BZ24032T-E/S8B WBZ451PE-E WBZ451HPE-I WBZ451HUE-I WBZ451PE-I WBZ451UE-I WBZ451PE-IA2 WBZ451UE-IA2 WBZ450PE-I WBZ450UE-I

# **PIC32CX-BZ2** Family Silicon Errata Sheet





www.microchip.com Product Pages: PIC32CX1012BZ24032, PIC32CX1012BZ25048, WBZ450PE, WBZ450UE, WBZ451HPE, WBZ451HUE, WBZ451PE-E, WBZ451UE

## Overview

The PIC32CX-BZ2 family of devices that you received conform functionally to the current device data sheet, except for the anomalies described in this document.

The silicon issues discussed and summarized in the following pages are for silicon revisions with the device and revision IDs listed in the following table.

The errata described in this document will be addressed in future revisions of the PIC32CX-BZ2 family silicon.

**Note:** This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current.

 Table 1. PIC32CX-BZ2 Family Silicon Device Identification

| Revision | Part Number                                  | Device Identification (DID[31:0]) | Revision ID (DID.REVISION[3:0]) |
|----------|----------------------------------------------|-----------------------------------|---------------------------------|
| A0       | PIC32CX1012BZ25048/WBZ451                    | 0x0FBF9B8F                        | 0x00                            |
| A2       | PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E | 0x2FBF9B8F                        | 0x02                            |
| A2       | PIC32CX1012BZ24032/WBZ450                    | 0x2FBF9B0B                        | 0x02                            |

**Note:** Refer to the *Device Service Unit* chapter in the current device data sheet for detailed information on device identification and revision IDs for your specific device.

# **Table of Contents**

| Ov  | erview. |                                              | 1    |
|-----|---------|----------------------------------------------|------|
| 1.  | Silicor | n Errata Summary                             | 3    |
| 2.  | Silicor | n Errata Issues                              | . 17 |
|     | 2.1.    | Supply Voltage and Power Mode                | .17  |
|     | 2.2.    | Analog-to-Digital Converter (ADC)            | . 18 |
|     | 2.3.    | Analog Comparator (AC)                       |      |
|     | 2.4.    | Clock Reset Unit (CRU)                       | .20  |
|     | 2.5.    | Configurable Custom Logic (CCL)              | .20  |
|     | 2.6.    | Device                                       | . 22 |
|     | 2.7.    | Device Service Unit (DSU)                    | .22  |
|     | 2.8.    | Direct Memory Access Controller (DMAC)       | . 23 |
|     | 2.9.    | External Interrupt Controller (EIC)          | . 24 |
|     | 2.10.   | Event System (EVSYS)                         | 25   |
|     | 2.11.   | Flash Controller Module                      | .26  |
|     |         | Frequency Meter (FREQM)                      |      |
|     |         | I <sup>2</sup> C                             |      |
|     |         | Peripheral Access Controller (PAC)           |      |
|     |         | Prefetch Cache                               |      |
|     |         | Quad I/O Serial Peripheral Interface (QSPI)  |      |
|     |         | RAM Error Correction Code (ECC)              |      |
|     |         | Real-Time Counter (RTC)                      |      |
|     |         | Serial Communication Interface (SERCOM)      |      |
|     |         | System Bus                                   |      |
|     |         | System Configuration Registers               |      |
|     |         | Timer/Counter for Control Applications (TCC) |      |
|     |         | Timer/Counter (TC)                           |      |
|     | 2.24.   | Watchdog Timer (WDT)                         | . 50 |
| 3.  | Data S  | Sheet Clarifications                         | . 51 |
| 4.  | Docui   | nent Revision History                        | 52   |
| Mio | rochip  | Information                                  | . 56 |
|     | Trade   | marks                                        | . 56 |
|     | Legal   | Notice                                       | .56  |
|     | Micro   | chip Devices Code Protection Feature         | .56  |



# 1. Silicon Errata Summary

#### Table 1-1. Errata Summary

|                                      |                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                       | Affected Revisions            | 5                                                        |                               |
|--------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------|-------------------------------|
| Module                               | Feature                                                              | Issue Summary                                                                                                                                                                                                                                                                                                                                                                                                         | PIC32CX1012BZ2<br>5048/WBZ451 | PIC32CX1012BZ2<br>5048/WBZ451/<br>WBZ451H/<br>WBZ451PE-E | PIC32CX1012BZ24032/<br>WBZ450 |
|                                      |                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                       | A0                            | A2                                                       | A2                            |
| Supply Voltage<br>and Power Mode     | GPIO Output Configuration<br>in Deep Sleep and Extreme<br>Deep Sleep | In Deep Sleep and Extreme<br>Deep Sleep modes, GPIO<br>must not be set to the<br>output state of pin HIGH.<br>Configuring the GPIO<br>state to pin High during<br>Deep Sleep and Extreme<br>Deep Sleep modes will<br>cause leakage current and<br>potential reliability issues<br>on the Silicon.<br>This issue is only applicable<br>when the system is in Deep<br>Sleep/Extreme Deep Sleep<br>mode and when GPIO is |                               |                                                          |                               |
|                                      | POR Rearm Event                                                      | configured as output state<br>pin HIGH.<br>The POR event is not<br>getting triggered even<br>when the voltage is going<br>below 1.45V.                                                                                                                                                                                                                                                                                | x                             | x                                                        | x                             |
|                                      | Level Trigger                                                        | The ADC level trigger<br>does not perform burst<br>conversions in Debug<br>mode.                                                                                                                                                                                                                                                                                                                                      | x                             | x                                                        | x                             |
| Analog-to-Digital<br>Converter (ADC) | Scan                                                                 | The Scan list conversions<br>defined in the ADCCSS1<br>register will restart without<br>finishing the current<br>scan list and do not<br>generate an EOSRDY bit<br>(ADCCON2[29]) end of<br>scan interrupt status if a<br>new trigger event from<br>the STRGSRC[4:0] bits<br>(ADCCON1[20:16]) trigger<br>source occurs before the<br>scan list completion on the<br>shared ADC2 core.                                  | X                             | x                                                        | x                             |
|                                      | Incorrect VDD33/2 for ADC<br>Internal Input Channel<br>AN11          | The ADC internal input<br>channel, AN11, is<br>connected with VDD33/2,<br>but the observed input<br>voltage is<br>not equal to VDD/2.                                                                                                                                                                                                                                                                                 | x                             |                                                          |                               |



| continued                             |                                                                                                   |                                                                                                                                                                                                                                                                          | Affected Revisions            |                                                          |                               |
|---------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------|-------------------------------|
| Module                                | Feature                                                                                           | Issue Summary                                                                                                                                                                                                                                                            | PIC32CX1012BZ2<br>5048/WBZ451 | PIC32CX1012BZ2<br>5048/WBZ451/<br>WBZ451H/<br>WBZ451PE-E | PIC32CX1012BZ24032/<br>WBZ450 |
|                                       | Disabling Analog<br>Comparator                                                                    | Analog Comparator output<br>(AC_CMPx) will not be<br>disabled by setting either<br>COMPCTRLx.ENABLE = 0 or<br>PMD1.ACMD = 1.                                                                                                                                             | <b>A0</b><br>X                | <b>A2</b><br>X                                           | <b>A2</b><br>X                |
| Analog<br>Comparator (AC)             | Incorrect VDD Scaler<br>Reference for AC_CMP0                                                     | AC_CMP0 is supposed<br>to use a fixed VDD/2<br>reference when VDD scaler<br>option is used. But the<br>observed reference voltage<br>is not equal to VDD/2.                                                                                                              | x                             |                                                          |                               |
|                                       | Incorrect VDD Scaler<br>Reference with CMP0<br>and CMP1 Enabled<br>Concurrently                   | Incorrect VDD scaler<br>reference voltage is<br>observed when AC_CMP0<br>and AC_CMP1 are enabled<br>concurrently with the VDD<br>scaler as a reference for<br>both the comparators.<br>Both the comparators will<br>see the same VDD scaler<br>reference.                | X                             |                                                          |                               |
| Clock Reset Unit<br>(CRU)             | Peripheral Bus Clocks                                                                             | The Power-on Reset (POR) value of the PB3 clock is not correct.                                                                                                                                                                                                          | х                             | х                                                        | x                             |
|                                       | Enable Protected Registers                                                                        | The SEQCTRLx and<br>LUCTRLx registers are<br>enable-protected by the<br>CTRL.ENABLE bit; however,<br>they should be enable-<br>protected by the<br>LUTCTRLx.ENABLE bits.                                                                                                 | x                             | x                                                        | x                             |
| Configurable<br>Custom Logic<br>(CCL) | Output Logic is Stuck<br>when Enabling a LUT with<br>Sequential Logic after the<br>CCL is Enabled | When the LUT is disabled<br>(LUTCTRL0.ENABLE=0 or<br>LUTCTRL2.ENABLE=0) to<br>clear the flip-flop/latch<br>output and enabled again,<br>the sequential logic is kept<br>under Reset.                                                                                     | x                             | x                                                        | x                             |
|                                       | PAC Error when Writing<br>CCL.CTRL.SWRST Bit                                                      | Writing the Software Reset<br>bit in the Control A register<br>(CTRLA.SWRST) will trigger<br>a PAC protection error.                                                                                                                                                     | x                             | x                                                        | x                             |
|                                       | Sequential Logic                                                                                  | LUT output is corrupted<br>after enabling CCL when<br>sequential logic is used.                                                                                                                                                                                          | x                             | x                                                        | x                             |
| Device                                | VIL Input Low Voltage                                                                             | There is degraded VIL/VIH<br>performance when the<br>GPIO pull-up/pull-down<br>resistors are enabled on<br>PB0, PB1, PB2, PB3,PB4,<br>PB5, PB6, PB8 or PB9.<br>These pins may not be able<br>to recognize a logic low<br>level if the pull-up on that<br>pad is enabled. | x                             |                                                          |                               |
|                                       | VDD min for A0 device is 2.1V                                                                     | Some A0 devices may not operate below 2.1V.                                                                                                                                                                                                                              | х                             |                                                          |                               |



| continued                                    | continued                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                               |                                                          |                               |  |
|----------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------|-------------------------------|--|
|                                              |                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Affected Revisions            |                                                          |                               |  |
| Module                                       | Feature                                      | Issue Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | PIC32CX1012BZ2<br>5048/WBZ451 | PIC32CX1012BZ2<br>5048/WBZ451/<br>WBZ451H/<br>WBZ451PE-E | PIC32CX1012BZ24032/<br>WBZ450 |  |
|                                              |                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | A0                            | A2                                                       | A2                            |  |
| Device Service<br>Unit (DSU)                 | Programming or<br>Debugging                  | Device debugging and<br>programming is not<br>supported when the<br>device's supply voltage is<br>greater than 3.0V and the<br>device is operating outside<br>of room temperature.                                                                                                                                                                                                                                                                                                                                                                 | x                             |                                                          |                               |  |
|                                              | CRC32                                        | DSU CRC32 will not<br>complete when targeting<br>NVM memory space while<br>the NVM cache is disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                              | x                             | x                                                        | x                             |  |
|                                              | DMAC in Debug Mode                           | In debug mode, DMAC<br>does not restart after<br>a debug halt when<br>DBGCTRL.DBGRUN = 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                          | x                             | x                                                        | x                             |  |
|                                              | DMA Writeback Descriptor<br>Corruption Issue | Aborting or disabling a<br>DMA channel could lead to<br>a corruption issue in the<br>writeback descriptor of an<br>active channel where there<br>are ongoing transfers.                                                                                                                                                                                                                                                                                                                                                                            | x                             | x                                                        | x                             |  |
| Direct Memory<br>Access Controller<br>(DMAC) | Occurrence of Fetch Error                    | When at least one channel<br>using linked descriptors is<br>already active, a channel<br>Fetch Error (FERR) may<br>occur on enabling a<br>channel with no linked<br>descriptor or when one of<br>the already active channels<br>using linked descriptors<br>may fetch the enabled<br>second descriptor (index 1)<br>of the channel.<br>These errors can occur<br>when a channel is enabled<br>during the link request of<br>another channel and if the<br>channel number of the<br>enabled channel is lower<br>than the already active<br>channel. | X                             | x                                                        | X                             |  |



| continued                              |                                |                                                                                                                                                                                                                                                                                                 |                               |                                                          |                               |  |
|----------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------|-------------------------------|--|
|                                        |                                |                                                                                                                                                                                                                                                                                                 | Affected Revisions            |                                                          |                               |  |
| Module                                 | Feature                        | Issue Summary                                                                                                                                                                                                                                                                                   | PIC32CX1012BZ2<br>5048/WBZ451 | PIC32CX1012BZ2<br>5048/WBZ451/<br>WBZ451H/<br>WBZ451PE-E | PIC32CX1012BZ24032/<br>WBZ450 |  |
|                                        |                                |                                                                                                                                                                                                                                                                                                 | A0                            | A2                                                       | A2                            |  |
|                                        | Edge Detection                 | When enabling EIC,<br>SYNCBUSY.ENABLE is<br>released before EIC is fully<br>enabled. Edge detection<br>can be done only after<br>three cycles of the<br>selected GCLK (GCLK_EIC<br>or CLK_ULP32K).                                                                                              | x                             | x                                                        | x                             |  |
| External Interrupt<br>Controller (EIC) | Asynchronous Edge<br>Detection | When the asynchronous<br>edge detection is enabled<br>and the system is in<br>Standby mode, only the<br>first edge will be detected.<br>The following edges are<br>ignored until the system<br>wakes up.                                                                                        | x                             | x                                                        | x                             |  |
|                                        | Asynchronous Edge<br>Detection | When the asynchronous<br>edge detection is enabled<br>(without debouncer) and<br>the system is in the<br>Standby Sleep mode, only<br>the first edge will generate<br>an event. The edges<br>following the first edge<br>of the waveform do not<br>generate events until the<br>system wakes up. | x                             | x                                                        | x                             |  |



| continued                  |                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                               |                                                          |                               |  |
|----------------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------|-------------------------------|--|
|                            |                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Affected Revisions            |                                                          |                               |  |
| Module                     | Feature                                                             | Issue Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PIC32CX1012BZ2<br>5048/WBZ451 | PIC32CX1012BZ2<br>5048/WBZ451/<br>WBZ451H/<br>WBZ451PE-E | PIC32CX1012BZ24032/<br>WBZ450 |  |
|                            |                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | A0                            | A2                                                       | A2                            |  |
|                            | Software Event                                                      | BUSYCH flag never<br>resets upon software<br>events in synchronous/<br>resynchronized path<br>modes with event<br>detection on falling edges.<br>If a software event occurs<br>when the EVSYS is set in<br>synchronous/<br>resynchronized path<br>modes<br>(CHANNELn.PATH=0x0/0x1<br>) with event detection set<br>on falling edges<br>(CHANNELn.EDGSEL=0x2),<br>the CHSTATUS.BUSYCHn<br>flag will be set but will<br>never come back to 0. It is,<br>then, impossible to know if<br>the event user for this<br>channel is ready to accept<br>new events or not. | X                             | X                                                        | X                             |  |
| Event System<br>(EVSYS)    | Spurious Overrun                                                    | Overrun interrupt flag<br>may be incorrectly<br>set upon software<br>events in synchronous/<br>resynchronized path<br>modes with event<br>detection on both rising<br>and falling edges.<br>If a software event occurs<br>when the EVSYS is set in<br>synchronous/<br>resynchronized path<br>modes<br>(CHANNELn.PATH=0x0/0x<br>1) with event detection set<br>on both rising and falling<br>edges<br>(CHANNELn.EDGSEL=0x3),<br>spurious overrun<br>interrupts may occur<br>(INTFLAG.OVRn).                                                                       | x                             | x                                                        | x                             |  |
|                            | Spurious Overrun                                                    | In the Synchronous<br>mode, spurious overrun<br>interrupts can happen<br>when the generic clock<br>for a channel is always<br>CHANNEL.ONDEMAND=0.                                                                                                                                                                                                                                                                                                                                                                                                                | x                             | x                                                        | x                             |  |
| Flash Controller<br>Module | SYS Reset Not Getting<br>Released when Asserted<br>Post-Erase Retry | After the Erase<br>Retry operation (using<br>NVMCON2.VREAD1=1), all<br>the operations work as<br>expected until a SYS Reset<br>is asserted. When the<br>SYS Reset is asserted post-<br>Erase Retry, the Reset<br>is stuck and not getting<br>released.                                                                                                                                                                                                                                                                                                           | x                             | x                                                        | x                             |  |
|                            | DMA in Sleep Mode                                                   | Flash read/write by DMA<br>not working in Standby<br>Sleep mode if Flash power<br>down is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                               | x                             |                                                          |                               |  |



| continued                                         |                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                               |                                                          |                               |
|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------|-------------------------------|
|                                                   |                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Affected Revisions            |                                                          |                               |
| Module                                            | Feature                                                                                                              | Issue Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | PIC32CX1012BZ2<br>5048/WBZ451 | PIC32CX1012BZ2<br>5048/WBZ451/<br>WBZ451H/<br>WBZ451PE-E | PIC32CX1012BZ24032/<br>WBZ450 |
|                                                   |                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | A0                            | A2                                                       | A2                            |
| Frequency Meter<br>(FREQM)                        | Measurement Clock Stalls                                                                                             | During a measurement<br>slot, the measurement<br>clock stalls (or is very slow),<br>the STATUS.BUSY will never<br>de-assert and the DONE<br>interrupt will not be raised.                                                                                                                                                                                                                                                                                                      | x                             | x                                                        | x                             |
| l²C                                               | SCL/SDA Transition Time                                                                                              | SCL/SDA minimum<br>transition time is not met<br>in Fast-mode plus (1 MHz).                                                                                                                                                                                                                                                                                                                                                                                                    | Х                             | x                                                        | x                             |
| Peripheral Access                                 | PAC Protection Error in FREQM                                                                                        | FREQM reads on the<br>Control B register<br>(FREQM.CTRLB) generate a<br>PAC protection error.                                                                                                                                                                                                                                                                                                                                                                                  | x                             | x                                                        | X                             |
| Controller (PAC)                                  | PAC Protection Error in CCL                                                                                          | Writing the Software Reset<br>bit in the Control A register<br>(CTRLASWRST) will trigger a<br>PAC protection error.                                                                                                                                                                                                                                                                                                                                                            | x                             | х                                                        | x                             |
| Prefetch Cache                                    | CPU Hang Configuration<br>Switch                                                                                     | CHECON.ADRWS is not<br>hard wired to '0' and<br>is configurable to 1<br>or 0, with reset/default<br>value as 1. CPU hangs<br>when CHECON.ADRWS<br>configuration switches<br>from 1 to 0 and<br>a Flash read access.<br>While CHECON.ADRWS is<br>switching to '0' (default is<br>'1'), the ADRWS will be<br>latched at next clock, and<br>if a Flash read access<br>happens at the same clock,<br>the system hangs waiting<br>for an internal ack due to<br>the PFM cache miss. | X                             |                                                          |                               |
| Quad I/O<br>Serial Peripheral<br>Interface (QSPI) | QSPI Status Register Bits<br>Not Updated when PB-<br>Bridge-B (PB2_CLK) is Not<br>Equal to System Clock<br>(SYS_CLK) | If PB2_CLK is not equal to<br>System Clock (sys_clk), the<br>QSPI Status register bits<br>are not updated.                                                                                                                                                                                                                                                                                                                                                                     | X                             | x                                                        | x                             |
| RAM Error<br>Correction Code<br>(ECC)             | ERRADDR Register may<br>Read as '0' when PB-<br>Bridge-B (PB2_CLK) is Not<br>Equal to System Clock<br>(SYS_CLK)      | If PB2_CLK is not equal<br>to System Clock (sys_clk),<br>ERRADDR register read<br>will not return the failing<br>address (caused by Single<br>Bit Error/Dual Bit Error),<br>instead it may return '0'.                                                                                                                                                                                                                                                                         | x                             | x                                                        | x                             |
| Real-Time<br>Counter (RTC)                        | False Tamper Detection                                                                                               | False tamper detections<br>may occur when<br>configuring the RTC INn<br>and OUTn pins.                                                                                                                                                                                                                                                                                                                                                                                         | x                             | x                                                        | X                             |



| continued |                                                              | Affected Revisions                                                                                                                                                                                                                                                                                                                                                                            |                               |                                                          |                               |
|-----------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------|-------------------------------|
| Module    | Feature                                                      | Issue Summary                                                                                                                                                                                                                                                                                                                                                                                 | PIC32CX1012BZ2<br>5048/WBZ451 | PIC32CX1012BZ2<br>5048/WBZ451/<br>WBZ451H/<br>WBZ451PE-E | PIC32CX1012BZ24032/<br>WBZ450 |
|           |                                                              |                                                                                                                                                                                                                                                                                                                                                                                               | A0                            | A2                                                       | A2                            |
|           | Incorrect Periodic Daily<br>Event at 23:59:58                | Periodic Delay Event must<br>be asserted at the end<br>of the prescaler period to<br>be generated on the last<br>second of the day. As the<br>prescaler overflow does<br>not qualify the Periodic<br>Delay Event, the event is<br>generated at the beginning<br>of the prescaler period,<br>hence, one second earlier<br>than specified.                                                      | x                             | x                                                        | x                             |
|           | Reset of General Purpose<br>Registers on Tamper<br>Detection | General Purpose Registers<br>n (GPn) are Reset on<br>tamper detection even if<br>GPTRST = 0.                                                                                                                                                                                                                                                                                                  | x                             | x                                                        | x                             |
|           | Reset of INTFLAG.TAMPER<br>Bit Fails                         | When DMA is enabled<br>(CTRLB.DMAEN=1), the<br>INTFLAG.TAMPER bit is<br>not reset by reading the<br>TIMESTAMP register.                                                                                                                                                                                                                                                                       | x                             | x                                                        | x                             |
|           | RTC SYNCBUSY Register<br>Bits Not Cleared                    | Entering the Deep Sleep<br>mode without waiting<br>for SYNCBUSY.ENABLE and<br>SYNCBUSY.COUNTSYNC<br>synchronization<br>completion may freeze<br>these bits statuses.                                                                                                                                                                                                                          | x                             | x                                                        | x                             |
|           | Timestamp is Updated<br>Even Tamper Flag is Not<br>Cleared   | When the tamper happens,<br>DMA is triggered and DMA<br>captures TIMESTAMP and<br>TAMPID. INTFLAG.TAMPER<br>flag is not cleared after<br>reading TIMESTAMP.                                                                                                                                                                                                                                   | x                             | x                                                        | x                             |
|           | Timestamp Register is<br>Cleared After Debug Read            | The read of the RTC<br>timestamp register in<br>Debug mode will clear<br>the DMA request flag and<br>unlock the TIMESTAMP<br>register, although a debug<br>read does not alter the<br>TIMESTAMP value. Further<br>read of timestamp register<br>by DMA or CPU will<br>return 0x00 because the<br>TIMESTAMP is an RTC core<br>register and can be read<br>only when locked after a<br>capture. | X                             | X                                                        | X                             |
|           | Write Corruption                                             | <ul> <li>An 8-bit or 16-bit write<br/>access for a 32-bit register,<br/>or 8-bit write access for a<br/>16-bit register, can fail for<br/>the following registers:</li> <li>The COUNT register in<br/>COUNT32 mode</li> <li>The COUNT register in<br/>COUNT16 mode</li> <li>The CLOCK register in<br/>CLOCK mode</li> </ul>                                                                   | x                             | x                                                        | x                             |



| continued                                        |                                                                         |                                                                                                                                                                                                                                                                                                                               |                                                     |                                                          |                               |
|--------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------|-------------------------------|
| Module                                           | Feature                                                                 | Issue Summary                                                                                                                                                                                                                                                                                                                 | Affected Revisions<br>PIC32CX1012BZ2<br>5048/WBZ451 | PIC32CX1012BZ2<br>5048/WBZ451/<br>WBZ451H/<br>WBZ451PE-E | PIC32CX1012BZ24032/<br>WBZ450 |
|                                                  |                                                                         |                                                                                                                                                                                                                                                                                                                               | A0                                                  | A2                                                       | A2                            |
|                                                  | COUNTSYNC                                                               | When COUNTSYNC is<br>enabled, the first<br>COUNT value is not<br>correctly synchronized and,<br>therefore, it is a wrong<br>value.                                                                                                                                                                                            | x                                                   | x                                                        | x                             |
|                                                  | Tamper Input Filter                                                     | Majority debouncing, as<br>part of RTC tamper<br>detection, does not work<br>when enabled by setting<br>the Debouncer Majority<br>Enable bit CTRLB.DEBMAJ.                                                                                                                                                                    | x                                                   | x                                                        | x                             |
|                                                  | Tamper Detection                                                        | Upon enabling the RTC,<br>a false tamper detection<br>could be reported by the<br>RTC.                                                                                                                                                                                                                                        | x                                                   | x                                                        | X                             |
|                                                  | Tamper Detection<br>Timestamp                                           | If an external reset occurs<br>during a tamper detection,<br>the TIMESTAMP register<br>will not be updated when<br>the next tamper detection<br>is triggered.                                                                                                                                                                 | x                                                   | x                                                        | x                             |
|                                                  | Unwanted Event and<br>Interrupt Generation                              | When CTRLA.PRESCALER<br>is set to OFF and<br>either CTRLB.RTCOUT<br>is set or one of<br>the TAMCTRL.DEBNCn<br>bits is set, the RTC<br>prescaler behaves like<br>CTRLA.PRESCALER = DIV1.<br>The periodic events and<br>periodic interrupts will be<br>generated.                                                               | x                                                   | x                                                        | x                             |
| Serial<br>Communication<br>Interface<br>(SERCOM) | Two Stop Bits Mode is<br>Not Supported in SERCOM<br>USART LIN Host Mode | Two stop bits mode<br>(CTRLB.SBMODE=0x1) is<br>not supported in SERCOM<br>USART LIN Host mode<br>(CTRLA.FORM=0x2) in the<br>case where break, sync<br>and identifier fields are<br>automatically transmitted<br>when DATA is written<br>with the identifier<br>(CTRLB.LINCMD=0x2). Only<br>one stop bit mode is<br>supported. | X                                                   | x                                                        | X                             |



| continued |                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                               |                                                          |                               |  |
|-----------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------|-------------------------------|--|
|           |                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Affected Revisions            |                                                          |                               |  |
| Module    | Feature                                                              | Issue Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | PIC32CX1012BZ2<br>5048/WBZ451 | PIC32CX1012BZ2<br>5048/WBZ451/<br>WBZ451H/<br>WBZ451PE-E | PIC32CX1012BZ24032/<br>WBZ450 |  |
|           |                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | A0                            | A2                                                       | A2                            |  |
|           | SERCOM LIN Adding<br>Additional Delay Between<br>Break and Sync Bits | In SERCOM USART LIN Host<br>mode (CTRLA.FORM=0x2),<br>in the case where<br>break, sync and identifier<br>fields are automatically<br>transmitted when DATA is<br>written with the identifier<br>(CTRLB.LINCMD=0x2), the<br>LIN Host Header delay<br>between the sync and<br>the ID transmission fields<br>is not correct for the<br>following cases:<br>CTRLC.HDRDLY=0x2,<br>where the delay between<br>sync and ID transmission<br>fields is 8-bit time<br>CTRLC.HDRDLY=0x3,<br>where the delay between<br>sync and ID transmission<br>fields is 14-bit time instead<br>of 4-bit time. | x                             | x                                                        | x                             |  |
|           | SERCOM-USART:<br>INTFLAG.TXC being Set<br>Incorrectly                | When the USART is used<br>in the 32-bit mode with<br>hardware handshaking<br>(CTS/RTS), the TXC flag may<br>be set before transmission<br>has completed. TXC<br>may incorrectly be set<br>regardless of whether<br>Data Length Enable<br>(LENGTH.LENEN) is set to<br>'0' or '1'.                                                                                                                                                                                                                                                                                                        | x                             | x                                                        | x                             |  |
|           | SERCOM-USART:<br>Overconsumption in<br>Standby Mode                  | When the SERCOM<br>USART configured as<br>CTRLA.RUNSTDBY = 0 and<br>the receiver is disabled<br>(CTRLB.RXEN = 0), the clock<br>request to the SERCOM<br>generic clock generator<br>feeding the SERCOM will<br>stay asserted during the<br>Standby Sleep mode,<br>leading to unexpected over<br>consumption.                                                                                                                                                                                                                                                                             | x                             | x                                                        | X                             |  |
|           | SERCOM-USART: Flow<br>Control in 32-bit Extension<br>Mode            | When the USART is used<br>in the 32-bit mode with<br>hardware handshaking<br>(CTS/RTS), the TXC flag may<br>be set before transmission<br>has completed. TXC<br>may incorrectly be set<br>regardless of whether<br>Data Length Enable<br>(LENGTH.LENEN) is set to<br>'0' or '1'.                                                                                                                                                                                                                                                                                                        | x                             | x                                                        | x                             |  |
|           | SERCOM-USART: Auto-<br>Baud Mode                                     | In USART Auto-Baud mode,<br>missing stop bits are not<br>recognized as inconsistent<br>sync (ISF) or framing (FERR)<br>errors.                                                                                                                                                                                                                                                                                                                                                                                                                                                          | x                             | x                                                        | x                             |  |



| continued |                                                            |                                                                                                                                                                                                                                                                                                           | Affected Revision             | 5                                                        |                               |
|-----------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------|-------------------------------|
| Module    | Feature                                                    | Issue Summary                                                                                                                                                                                                                                                                                             | PIC32CX1012BZ2<br>5048/WBZ451 | PIC32CX1012BZ2<br>5048/WBZ451/<br>WBZ451H/<br>WBZ451PE-E | PIC32CX1012BZ24032/<br>WBZ450 |
|           |                                                            |                                                                                                                                                                                                                                                                                                           | A0                            | A2                                                       | A2                            |
|           | SERCOM-USART: Collision<br>Detection                       | In USART operating<br>mode with Collision<br>Detection enabled<br>(CTRLB.COLDEN=1), the<br>SERCOM will not abort<br>the current transfer as<br>expected if a collision<br>is detected and if the<br>SERCOM APB Clock is lower<br>than the SERCOM Generic<br>Clock.                                        | x                             | x                                                        | X                             |
|           | SERCOM-USART: SERCOM<br>USART in TX Mode Only              | When the SERCOM<br>USART is configured as<br>CTRLA.RUNSTDBY=0 and<br>the Receiver is disabled<br>(CTRLB.RXEN=0), the clock<br>request to the SERCOM<br>generic clock generator<br>feeding the SERCOM will<br>stay asserted during the<br>Standby Sleep mode,<br>leading to unexpected<br>overconsumption. | x                             | x                                                        | X                             |
|           | SERCOM-USART: Debug<br>Mode                                | In USART operating mode,<br>if DBGCTRL.DBGSTOP=1,<br>data transmission is not<br>halted after entering<br>Debug mode.                                                                                                                                                                                     | X                             | x                                                        | x                             |
|           | SERCOM-USART: Error<br>Interrupts                          | The SERCOM USART does<br>not wake from the Standby<br>Sleep mode for ERROR<br>interrupts FERR and PERR.                                                                                                                                                                                                   | x                             | x                                                        | X                             |
|           | SERCOM-USART: 32-bit<br>Extension Mode                     | When 32-bit Extension<br>mode is enabled and<br>data to be sent are not<br>in multiples of 4 bytes<br>(which means the length<br>counter must be enabled),<br>additional bytes will be<br>sent over the line.                                                                                             | x                             | x                                                        | x                             |
|           | SERCOM-UART: TXINV and RXINV Bits                          | The TXINV and RXINV bits in the CTRLA register have inverted functionality.                                                                                                                                                                                                                               | х                             | Х                                                        | X                             |
|           | STATUS.CLKHOLD Bit in<br>Host and Client Modes             | The STATUS.CLKHOLD bit<br>in host and client modes<br>can be written; however, it<br>is a read-only status bit.                                                                                                                                                                                           | x                             | x                                                        | X                             |
|           | SERCOM-I2C: Automatic<br>Acknowledge Feature Not<br>Usable | The I <sup>2</sup> C client AACKEN<br>feature is not usable when<br>doing a repeated start.                                                                                                                                                                                                               | x                             | Х                                                        | x                             |
|           | SERCOM-I2C: Error<br>Interrupt after Unexpected<br>STOP    | When an unexpected STOP<br>occurs on the I <sup>2</sup> C bus,<br>the STATUS.BUSERR and<br>INTFLAG.ERROR bits are<br>set but may not wake<br>the system from the<br>Standby Sleep mode. An<br>unexpected START will not<br>produce this issue.                                                            | x                             | x                                                        | x                             |



| continued |                                                    |                                                                                                                                                                                                                                                                                                                                     | Affected Revisions            |                                                          |                               |
|-----------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------|-------------------------------|
| Module    | Feature                                            | Issue Summary                                                                                                                                                                                                                                                                                                                       | PIC32CX1012BZ2<br>5048/WBZ451 | PIC32CX1012BZ2<br>5048/WBZ451/<br>WBZ451H/<br>WBZ451PE-E | PIC32CX1012BZ24032/<br>WBZ450 |
|           |                                                    |                                                                                                                                                                                                                                                                                                                                     | A0                            | A2                                                       | A2                            |
|           | SERCOM-I2C: Repeated<br>Start Not Issued Correctly | For the Host Write<br>operations (excluding the<br>High-Speed mode), in<br>10-bit addressing mode,<br>writing CTRLB.CMD = 0x1<br>does not issue a Repeated<br>Start command correctly.                                                                                                                                              | x                             | x                                                        | x                             |
|           | SERCOM-I2C: I2C in Client<br>Mode                  | In I <sup>2</sup> C mode, LENERR,<br>SEXTOUT, LOWTOUT,<br>COLL and BUSERR<br>bits are not cleared<br>when INTFLAG.AMATCH is<br>cleared.                                                                                                                                                                                             | x                             | x                                                        | x                             |
|           | SERCOM-I2C: Client Mode with DMA                   | In I <sup>2</sup> C Client Transmitter<br>mode, at the reception of<br>a NACK, if there is still<br>data to be sent in the DMA<br>buffer, the DMA will push a<br>data to the DATA register.                                                                                                                                         | x                             | x                                                        | X                             |
|           | SERCOM-I2C: I2C Client in<br>DATA32B Mode          | When SERCOM is<br>configured as an I <sup>2</sup> C client<br>in 32-bit Data Mode<br>(DATA32B=1) and the I <sup>2</sup> C<br>host reads from the I <sup>2</sup> C<br>client (client transmitter)<br>and outputs its NACK<br>(indicating no more data is<br>needed), the I <sup>2</sup> C client still<br>receives a DRDY interrupt. | x                             | x                                                        | x                             |
|           | SERCOM-I2C: 10-Bit<br>Addressing Mode              | The 10-bit addressing in<br>I²C Client mode is not<br>functional.                                                                                                                                                                                                                                                                   | Х                             | Х                                                        | x                             |
|           | SERCOM-I2C: Repeated<br>Start                      | When the quick<br>command is enabled<br>(CTRLB.QCEN=1), the<br>software can issue a<br>repeated start by writing<br>either CTRLB.CMD or<br>ADDR.ADDR bit fields.<br>If, in these conditions,<br>SCL Stretch mode is<br>CTRLA.SCLSM=1, a bus<br>error will be generated.                                                             | X                             | X                                                        | X                             |
|           | SERCOM-SPI: Data Preload                           | In SPI Client mode<br>and with Client<br>Data Preload Enabled<br>(CTRLB.PLOADEN=1), the<br>first data sent from the<br>client will be a dummy<br>byte if the host cannot<br>keep the Client Select (SS)<br>line low until the end of<br>transmission.                                                                               | x                             | x                                                        | x                             |



| continued                                          |                                               |                                                                                                                                                                                                                                                |                               |                                                          |                               |  |  |
|----------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------|-------------------------------|--|--|
|                                                    |                                               |                                                                                                                                                                                                                                                | Affected Revisions            | 5                                                        |                               |  |  |
| Module                                             | Feature                                       | Issue Summary                                                                                                                                                                                                                                  | PIC32CX1012BZ2<br>5048/WBZ451 | PIC32CX1012BZ2<br>5048/WBZ451/<br>WBZ451H/<br>WBZ451PE-E | PIC32CX1012BZ24032/<br>WBZ450 |  |  |
|                                                    |                                               |                                                                                                                                                                                                                                                | A0                            | A2                                                       | A2                            |  |  |
|                                                    | SERCOM-SPI: Client Data<br>Preload            | Preloading a new SPI<br>data (CTRLB.PLOADEN=1)<br>before going into Standby<br>Sleep mode may lead to<br>extra power consumption.                                                                                                              | x                             | x                                                        | x                             |  |  |
|                                                    | SERCOM-SPI: Hardware<br>Client Select Control | When Hardware Client<br>Select Control is enabled<br>(CTRLB.MSSEN=1), the<br>Client Select (SS) pin goes<br>high after.                                                                                                                        | X                             | X                                                        | x                             |  |  |
| System Bus                                         | Bus Error Address Checks                      | When accessing<br>peripherals on the PB-PIC <sup>®</sup><br>bus, an access beyond<br>the implemented memory<br>region 0x4401_FFF will<br>cause the CPU to hang,<br>waiting for a bus error<br>signal.                                          | x                             |                                                          |                               |  |  |
|                                                    | CFGCON0 Registers                             | CFGCON0.SWOEN is non-<br>functional, which makes<br>the PB7 function SWO<br>during debugging only.                                                                                                                                             | x                             |                                                          |                               |  |  |
| System<br>Configuration<br>Registers               | System Bus QoS                                | The Power-on Reset<br>values of the CFGPGQOS<br>register sets all bus<br>host QoS values to zero<br>(Background) instead of<br>the required Power-on<br>Reset values.                                                                          | x                             | x                                                        | x                             |  |  |
|                                                    | Counting-down Mode Not<br>Supported in RAMP2  | The Timer/Counter<br>counting-down mode<br>(CTRLBCLR.DIR =<br>CTRLBSET.DIR = 1)<br>is not supported<br>in RAMP2 operations<br>(RAMP2, RAMP2A, RAMP2C,<br>RAMP2CS).                                                                             | x                             | x                                                        | X                             |  |  |
|                                                    | ALOCK Feature                                 | The ALOCK feature is not functional.                                                                                                                                                                                                           | х                             | х                                                        | x                             |  |  |
| Timer/Counter<br>for Control<br>Applications (TCC) | Hi-resolution in 2RAMP<br>Mode                | In 2RAMP mode with<br>Hi-resolution, multiple<br>restarts can be observed<br>when a fault occurs.                                                                                                                                              | x                             | x                                                        | x                             |  |  |
|                                                    | LUPD in Descendent Mode                       | When the TCC is used in<br>the Down-Counting mode,<br>transfer of the PERBUF<br>register value to the PER<br>register is delayed by<br>one counter cycle, and,<br>therefore, the LUPD<br>feature must not be used<br>with the<br>PER register. | x                             | x                                                        | x                             |  |  |



| continued             |                                                                                                         |                                                                                                                                                                                                                                                                   | Affected Revisions            |                                                          |                               |  |
|-----------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------|-------------------------------|--|
| Module                | Feature                                                                                                 | Issue Summary                                                                                                                                                                                                                                                     | PIC32CX1012BZ2<br>5048/WBZ451 | PIC32CX1012BZ2<br>5048/WBZ451/<br>WBZ451H/<br>WBZ451PE-E | PIC32CX1012BZ24032/<br>WBZ450 |  |
|                       |                                                                                                         |                                                                                                                                                                                                                                                                   | A0                            | A2                                                       | A2                            |  |
|                       | Re-trigger in RAMP2<br>Operations                                                                       | Re-trigger in RAMP2<br>operations (RAMP2,<br>RAMP2A, RAMP2C) is not<br>supported if a prescaler is<br>used (CTRLA.PRESCALER!<br>= 0) and the re-trig<br>of the counter is done<br>on the next GCLK<br>(CTRLA.PRESCSYNC = GCLK<br>or CTRLA.PRESCSYNC =<br>RESYNC). | X                             | x                                                        | x                             |  |
|                       | Re-trigger                                                                                              | If a Re-trigger event<br>(EVCTRL.EVACTn = 0x1,<br>RETRIGGER) occurs at<br>the Channel Compare<br>Match [n] time, the next<br>Waveform Output [n] is<br>corrupted.                                                                                                 | x                             | x                                                        | x                             |  |
|                       | TCC in Dithering Mode                                                                                   | Using the TCC in the<br>Dithering mode with<br>external retrigger events<br>can lead to an unexpected<br>stretch of right-aligned<br>pulses or shrink of left-<br>aligned pulses.                                                                                 | x                             | x                                                        | x                             |  |
|                       | TCC in SYNC or RESYNC<br>Mode                                                                           | The TCC peripheral is not<br>compatible with an EVSYS<br>channel in the SYNC or<br>RESYNC mode.                                                                                                                                                                   | x                             | x                                                        | X                             |  |
|                       | TCC Outputs                                                                                             | TCC0/TCC1 output not<br>working as expected with<br>PPS, output signals not<br>visible on output pins via<br>PPS even though the TCC<br>is working correctly. TCC2<br>cannot be used to drive<br>external pins.                                                   | X                             |                                                          |                               |  |
|                       | MCx Interrupt Status Flag is<br>Not Cleared Automatically                                               | In the capture operation,<br>MC0/MC1 interrupt<br>status flags (INTFLAG.MC0/<br>INTFLAG.MC1) are not<br>automatically cleared when<br>the CC0/CC1 registers are<br>read.                                                                                          | x                             | x                                                        | x                             |  |
|                       | DMA Request is Not Set on<br>Overflow Condition in One-<br>shot DMA Trigger Mode of<br>RAMP2C Operation | TCC Overflow (OVF) will<br>not trigger a DMA request<br>in One-shot DMA trigger<br>(DMAOS) mode of RAMP2C<br>operation.                                                                                                                                           | X                             | x                                                        | x                             |  |
| Timer/Counter<br>(TC) | Issues After<br>Clearing STATUS.PERBUFV/<br>STATUS.CCBUFx flag                                          | When clearing<br>the STATUS.PERBUFV/<br>STATUS.CCBUFx flag,<br>the SYNCBUSY flag is<br>released before the<br>PERBUF/CCBUFx register is<br>restored to its appropriate<br>value.                                                                                  | x                             | x                                                        | X                             |  |



| continued               |                                                           |                                                                                                                                                                                                                                                  |                               |                                                          |                               |
|-------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------|-------------------------------|
|                         |                                                           |                                                                                                                                                                                                                                                  | Affected Revisions            | 5                                                        |                               |
| Module                  | Feature                                                   | Issue Summary                                                                                                                                                                                                                                    | PIC32CX1012BZ2<br>5048/WBZ451 | PIC32CX1012BZ2<br>5048/WBZ451/<br>WBZ451H/<br>WBZ451PE-E | PIC32CX1012BZ24032/<br>WBZ450 |
|                         |                                                           |                                                                                                                                                                                                                                                  | A0                            | A2                                                       | A2                            |
|                         | Re-trigger                                                | If a Re-trigger event<br>(EVCTRL.EVACTn=0x1,<br>RETRIGGER) occurs at<br>the Channel Compare<br>Match [n] time, the next<br>Waveform Output [n] is<br>corrupted.                                                                                  | x                             | x                                                        | x                             |
|                         | MCx Interrupt Status Flag is<br>Not Cleared Automatically |                                                                                                                                                                                                                                                  |                               | x                                                        | x                             |
|                         | TC.PER not updated properly                               | In the 8-bit mode, the PER<br>register updates using the<br>DMA are not possible in<br>the Standby mode.                                                                                                                                         | x                             | x                                                        | x                             |
|                         | TC Outputs                                                | TCO/1/2/3 output not<br>working as expected with<br>PPS, output signals are not<br>visible on output pins via<br>PPS even though the TC is<br>working correctly.                                                                                 | x                             |                                                          |                               |
|                         | ALOCK Feature                                             | ALOCK feature is not functional.                                                                                                                                                                                                                 | х                             | х                                                        | Х                             |
| Watchdog Timer<br>(WDT) | Watchdog Counter                                          | When the interval between<br>clearing the watchdog<br>timer (in other words,<br>clearing the Run mode<br>watchdog counter) and the<br>sleep instruction is less<br>than 1 WDT clock cycle,<br>the "Run Mode" watchdog<br>counter is not cleared. | x                             | x                                                        | x                             |

#### Notes:

- Cells with 'X' indicate the issue is present in this revision of the silicon.
- Cells with '—' indicate this silicon revision does not exist for this issue.
- The blank cell indicates the issue was corrected or does not exist in this revision of the silicon.



## 2. Silicon Errata Issues

The following errata issues apply to the PIC32CX-BZ2 family of devices.

#### Notes:

- Cells with an 'X' indicate the issue is present in this revision of the silicon.
- Cells with a dash ('—') indicate this silicon revision does not exist for this issue.
- Blank cells indicate the issue was corrected or does not exist in this revision of the silicon.
- Traditional Inter-Integrated Circuit (I<sup>2</sup>C) and Serial Peripheral Interface (SPI) documentation use the terminology "Master" and "Slave". The equivalent Microchip terminology used in this document is "Host" and "Client", respectively.

## 2.1 Supply Voltage and Power Mode

#### 2.1.1 GPIO Output Configuration in Deep Sleep and Extreme Deep Sleep

In the Deep Sleep and Extreme Deep Sleep modes, GPIO must not be set to the output state of pin HIGH.

Configuring the GPIO state to pin High during the Deep Sleep and Extreme Deep Sleep modes will cause leakage current and potential reliability issues on the silicon.

This issue is only applicable when the CPU is in the Deep Sleep/Extreme Deep Sleep mode and when GPIO is configured as the output state pin HIGH.

#### Work Around:

Set the state of GPIOs to low before entering DS/XDS for the least current consumption, either by output state or by pull-down.

#### Note:

The work around is working in A2 and newer versions.

#### Affected Silicon Revisions

PIC32CX1012BZ25048/WBZ451

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

PIC32CX1012BZ24032/WBZ450

| A2 |   |  |  |
|----|---|--|--|
|    | 1 |  |  |

#### 2.1.2 POR Rearm Event

The POR event is not getting triggered even when the voltage is going below 1.45V.

#### Work Around

Discharge VDD to Zero.

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

PIC32CX1012BZ24032/WBZ450



| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

## 2.2 Analog-to-Digital Converter (ADC)

#### 2.2.1 Level Trigger

The ADC level trigger does not perform burst conversions in Debug mode.

Work Around:

None

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.2.2 Scan

The scan list conversions defined in the ADCCSS1 register will restart without finishing the current scan list and does not generate an EOSRDY bit (ADCCON2[29]) end of scan interrupt status if a new trigger event from the STRGSRC[4:0] bits (ADCCON1[20:16]) trigger source occurs before the scan list completion on the shared ADC core.

#### Work Around:

Ensure that the STRGSRC[4:0] bits trigger source repetition rate.

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.2.3 Incorrect VDD33/2 for ADC Internal Input Channel AN11

The ADC internal input channel, AN11, is connected with VDD33/2, but the observed input voltage is not equal to VDD/2.

#### Work Around

Get the expected input using the below formula:

VDD33/2 = VDD x (598.5/900)

For example, VDD = 3.3V

VDD33/2 = 3.3 x (598.5/900) = 2.1945V

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451



| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

PIC32CX1012BZ24032/WBZ450

A2 A2

## 2.3 Analog Comparator (AC)

#### 2.3.1 Disabling Analog Comparator

AC\_CMPx output is not gated either by COMPCTRLx.ENABLE or PMD1.ACMD.

#### Work Around:

Write the CFGCON1.CMPx\_OE register bit to '0' to disable the AC\_CMPx output.

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.3.2 Incorrect VDD Scaler Reference for AC\_CMP0

AC\_CMP0 is supposed to use a fixed VDD/2 reference when the VDD scaler option is used. But the observed reference voltage is not equal to VDD/2.

#### Work Around:

For A0, use the following equation to get the VScale for AC\_CMP0.

VScale = VDDx(598.5/900)

If VDD is 3.3, then:

VScale = 3.3x598.5/900 = 2.1945V

#### Note:

This workaround is only applicable to A0 revision and does not work in A2 revision.

For A2, AC\_CMP0 uses VDD/2.

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

PIC32CX1012BZ24032/WBZ450

|    |  | <br> |  |
|----|--|------|--|
|    |  |      |  |
| 42 |  |      |  |
|    |  |      |  |
|    |  |      |  |
|    |  |      |  |
|    |  |      |  |

#### 2.3.3 Incorrect VDD Scaler Reference with CMP0 and CMP1 Enabled Concurrently

The wrong VDD scaler reference voltage is observed when AC\_CMP0 and AC\_CMP1 are enabled concurrently with VDD scaler as the reference for both the comparators. Both the comparators will see the same VDD scaler reference.



#### Work Around:

For A0, use the following equation to get the VScale for AC\_CMP0 and AC\_CMP1.

R\_Bottom = R\_Bottom of configured SCALER1.VALUE[3:0]

R\_Total = 900 - abs([598.5 - R\_Bottom])

VScale = VDD. (598.5)/R\_Total if R\_bottom >= 598.5

VScale = VDD.(R\_Bottom/R\_Total) if R\_bottom < 598.5

#### Note:

This workaround is only applicable to A0 revision and does not work in A2 revision. In A2, CMP0 and CMP1 uses independent scaler references as per the data sheet.

CMP0 uses a fixed reference VDD/2. CMP1 uses a variable reference configured using SCALER1.VALUE[3:0].

#### Affected Silicon Revisions

PIC32CX1012BZ25048/WBZ451



PIC32CX1012BZ24032/WBZ450

| A2 | ) |  |  |  |
|----|---|--|--|--|
|    |   |  |  |  |
|    |   |  |  |  |

## 2.4 Clock Reset Unit (CRU)

#### 2.4.1 Peripheral Bus Clocks

The Power-on Reset value of the PB3 clock is not correct.

#### Work Around:

Use Microchip-provided SDK and bootloader. This software will initialize the CRU.PB3DIV register to the data sheet-specified default value. If using third-party tools and other custom developed software, set this register to the data sheet default value of 0x0000\_8809.

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

## 2.5 Configurable Custom Logic (CCL)

#### 2.5.1 Enable Protected Registers

The SEQCTRLx and LUCTRLx registers are enable-protected by the CTRL.ENABLE bit; however, they must be enable-protected by the LUTCTRLx.ENABLE bits.

#### Work Around:

None



#### Affected Silicon Revisions

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.5.2 Output Logic is Stuck when Enabling a LUT with Sequential Logic after the CCL is Enabled

When the LUT is disabled (LUTCTRL0.ENABLE=0 or LUTCTRL2.ENABLE=0) to clear the flip-flop/latch output, then enabled again, the sequential logic is kept under Reset.

#### Work Around:

Write CTRL.ENABLE again after LUT is enabled (LUTCTRL0.ENABLE=1 / LUTCTRL2.ENABLE=1) back.

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.5.3 PAC Error when Writing CCL.CTRL.SWRST Bit

Writing the Software Reset bit in the Control A register (CTRLA.SWRST) will trigger a PAC protection error.

#### Work Around:

Clear the CCL PAC error each time a CCL software Reset is executed.

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450



#### 2.5.4 Sequential Logic

LUT output is corrupted after enabling CCL when sequential logic is used.

#### Work Around:

Write the CTRL register twice when enabling the CCL.

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E



| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

## 2.6 Device

#### 2.6.1 VIL Input Low Voltage

There is degraded VIL/VIH performance when the GPIO pull-up/pull-down resistors are enabled on PB0, PB1, PB2, PB3,PB4, PB5, PB6, PB8 or PB9. These pins may not be able to recognize a logic low level if the pull-up on that pad is enabled.

#### Work Around:

If using PB0, PB1, PB2, PB3, PB4, PB5, PB6, PB8 or PB9 for GPIO, do not enable pull-up or pull-down; use external resistors.

#### Note:

The work around is working in A2 and newer versions.

#### **Affected Silicon Revisions**

#### PIC32CX1012BZ25048/WBZ451

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| Δ.) |  |  |  |
|-----|--|--|--|
| /\Z |  |  |  |
|     |  |  |  |
|     |  |  |  |

#### 2.6.2 VDD min for A0 device is 2.1V

Some A0 devices may not operate below 2.1V.

#### Work Around:

Ensure the VDD is 2.1V.

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

#### PIC32CX1012BZ24032/WBZ450



# 2.7 Device Service Unit (DSU)

#### 2.7.1 Programming or Debugging

Device debugging or programming can only be supported using ICD4 at room temperature. When programming or debugging, the device's supply voltage can only range between 1.9 (min) and 3.0 (max) V, including the min and max voltages.

#### Work Around:

Use A2 silicon.



#### Affected Silicon Revisions

PIC32CX1012BZ25048/WBZ451

| Y I I I I I I I I I I I I I I I I I I I | A0 | A2 |  |  |  |
|-----------------------------------------|----|----|--|--|--|
|                                         | Х  |    |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |
|----|--|--|
|    |  |  |

#### 2.7.2 CRC32

The DSU CRC32 will not complete when targeting NVM memory space while the NVM cache is disabled.

#### Work Around:

Be sure to always enable the NVM cache when performing a DSU CRC32 request targeting the NVM memory space.

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.8 Direct Memory Access Controller (DMAC)

#### 2.8.1 DMAC in Debug Mode

In Debug mode, DMAC does not restart after a debug halt when DBGCTRL.DBGRUN=0.

#### Work Around:

Set DBGCTRL.DBGRUN to '1' so that the DMAC continues normal operation when the CPU is halted by an external debugger.

#### Affected Silicon Revisions

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.8.2 DMA Writeback Descriptor Corruption Issue

Aborting or disabling a DMA channel could lead to a corruption issue in the writeback descriptor of an active channel where there are ongoing transfers.

#### Work Around:

None



#### Affected Silicon Revisions

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.8.3 Occurrence of Fetch Error

When at least one channel using linked descriptors is already active, a channel Fetch Error (FERR) may occur on enabling a channel with no linked descriptor or when one of the already active channels using linked descriptors may fetch the enabled second descriptor (index 1) of the channel. These errors can occur when a channel is enabled during the link request of another channel and if the channel number of the enabled channel is lower than the already active channel.

#### Work Around:

When enabling a channel while other channels using linked descriptors are already active, the channel number of the new channel to enable must be greater than the other channel numbers.

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

## 2.9 External Interrupt Controller (EIC)

#### 2.9.1 Edge Detection

When enabling EIC, the SYNCBUSY.ENABLE bit resets before EIC is fully enabled. Edge detection can be done only after three cycles of the selected GCLK (GCLK\_EIC or CLK\_ULP32K).

#### Work Around:

None

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.9.2 Asynchronous Edge Detection

When the asynchronous edge detection is enabled and the system is in Standby mode, only the first edge will be detected. The following edges are ignored until the system wakes up.



#### Work Around:

Use the asynchronous edge detection with debouncer enabled. It is recommended to set the DPRESCALER.PRESCALER and DPRESCALER.TICKON to have the lowest frequency possible. To reduce the power consumption, set the EIC GCLK frequency as low as possible or select the ULP32K clock (EIC CTRLA.CKSEL set).

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E



PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.9.3 Asynchronous Edge Detection

When the asynchronous edge detection is enabled (without debouncer) and the system is in the Standby Sleep mode, only the first edge will generate an event. The edges following the first edge of the waveform do not generate events until the system wakes up.

#### Work Around

Asynchronous edge detection does not work; instead use the synchronous edge detection (ASYNCH.ASYNCH[x]=0). To reduce power consumption when using synchronous edge detection, either set the GCLK\_EIC frequency as low as possible or select the 32KHz\_LPCLK clock (EIC CTRLA.CKSEL=1).

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

## 2.10 Event System (EVSYS)

#### 2.10.1 Software Event

BUSYCH flag never resets upon software events in synchronous/resynchronized path modes with event detection on falling edges.

If a software event occurs when the EVSYS is set in synchronous/resynchronized path modes (CHANNELn.PATH= $0 \times 0/0 \times 1$ ) with event detection set on falling edges (CHANNELn.EDGSEL= $0 \times 2$ ), the CHSTATUS.BUSYCHn flag will be set but will never come back to '0'. It is, then, impossible to know if the event user for this channel is ready to accept new events or not.

#### Work Around:

Generate software events for this user through a dedicated channel configured with event detection set on rising edges (CHANNELn.EDGSEL=0x1).

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E



| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.10.2 Spurious Overrun

The overrun interrupt flag may be incorrectly set upon software events in synchronous/ resynchronized path modes with event detection on both rising and falling edges.

If a software event occurs when the EVSYS is set in synchronous/resynchronized path modes (CHANNELn.PATH= $0 \times 0/0 \times 1$ ) with event detection set on both rising and falling edges (CHANNELn.EDGSEL= $0 \times 3$ ), spurious overrun interrupts may occur (INTFLAG.OVRn).

#### Work Around:

Generate software events for the event user through a dedicated channel configured with event detection set on rising edges (CHANNELn.EDGSEL= $0 \times 1$ ).

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.10.3 Spurious Overrun

In the Synchronous mode, spurious overrun interrupts can happen when the generic clock for a channel is always CHANNEL.ONDEMAND=0.

#### Work Around

Set Generic Clock on Demand feature by setting CHANNEL.ONDEMAND=1.

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

## 2.11 Flash Controller Module

#### 2.11.1 SYS Reset Not Getting Released when Asserted Post-Erase Retry

After the Erase Retry operation (using NVMCON2.VREAD1=1), all the operations work as expected until a SYS Reset is asserted. When the SYS Reset is asserted post-Erase Retry, the Reset is stuck and not getting released.



#### Work Around

To eliminate the risk of getting stuck in Reset, execute one of the below mentioned options after the VREAD operation:

- 1. Power-on Reset
- 2. Configure the CFGCON1.SMCLR bit to 0 to make MLCR create Faux-POR. Assert MCLR.
- 3. Enter and Exit Deep Sleep mode

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.11.2 DMA in Sleep Mode

Flash read/write by DMA not working in Standby Sleep mode if Flash power down is enabled.

#### Work Around

If DMA is used in Standby Sleep mode, do not enable the Flash power down (NVMCON2.SLEEP=0).

#### **Affected Silicon Revisions**

#### PIC32CX1012BZ25048/WBZ451

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

A2

## 2.12 Frequency Meter (FREQM)

#### 2.12.1 Measurement Clock Stalls

During a measurement slot, the measurement clock stalls (or is very slow), the STATUS.BUSY will never de-assert and the DONE interrupt will not be raised.

#### Work Around:

None

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

## 2.13 l<sup>2</sup>C



## 2.13.1 SCL/SDA Transition Time

SCL/SDA minimum transition time is not met in Fast-mode plus (1 MHz).

#### Work Around:

- If desired, external series resistors can slow the fall transition.
- Recommend REXT\*CLOAD>13 ns. REXT must not exceed 1 Kohms.

| Product/Interface | Voltage Range                          |
|-------------------|----------------------------------------|
| I <sup>2</sup> C  | 2.97 <vddio<3.63< th=""></vddio<3.63<> |
|                   | 1.9 <vddio<2.97< th=""></vddio<2.97<>  |

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

## 2.14 Peripheral Access Controller (PAC)

#### 2.14.1 PAC Protection Error in FREQM

FREQM reads on the Control B register (FREQM.CTRLB), then generates a PAC protection error.

#### Work Around:

None

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.14.2 PAC Protection Error in CCL

Writing the Software Reset bit in the Control A register (CTRLASWRST) will trigger a PAC protection error.

#### Work Around:

Clear the CCL PAC error each time a CCL software Reset is executed.

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

PIC32CX1012BZ24032/WBZ450



| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

## 2.15 Prefetch Cache

#### 2.15.1 CPU Hang Configuration Switch

CHECON.ADRWS is not hardwired to '0' and is configurable to '1' or '0', with the reset/default value being '1'. The CPU hangs when the CHECON.ADRWS configuration switches from '1' to '0' and a Flash read access occurs. While CHECON.ADRWS is switching to '0' (default is '1'), the ADRWS will be latched at the next clock, and, if a Flash read access happens at the same clock, the system hangs waiting for an internal ack due to the PFM cache miss.

#### Work Around:

To configure ADRWS from '1' to '0', execute the CHECON configuration from SRAM until the configuration is done, then resume the execution from Flash after the configuration is set. The Microchip-generated initialization code already takes care of this with the above scheme.

#### Notes:

- The work around is working in A2 and newer versions.
- The ADRWS bit behavior is modified in the *PIC32CX-BZ2 and WBZ45 Family Data Sheet* (DS70005504).

#### **Affected Silicon Revisions**

#### PIC32CX1012BZ25048/WBZ451

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| Δ2 |  |  |  |
|----|--|--|--|
| AZ |  |  |  |
|    |  |  |  |
|    |  |  |  |
|    |  |  |  |

## 2.16 Quad I/O Serial Peripheral Interface (QSPI)

#### 2.16.1 QSPI Status Register Bits Not Updated when PB-Bridge-B (PB2\_CLK) is Not Equal to System Clock (SYS\_CLK)

If PB2\_CLK is not equal to System Clock (sys\_clk), the QSPI Status register bits are not updated.

#### Work Around

When using the QSPI Status register bits in the application, configure PB2\_CLK to be equal to SYS\_CLK without any divisions.

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

## 2.17 RAM Error Correction Code (ECC)



# 2.17.1 ERRADDR Register may Read as '0' when PB-Bridge-B (PB2\_CLK) is Not Equal to System Clock (SYS\_CLK)

If PB2\_CLK is not equal to System Clock (sys\_clk), ERRADDR register read will not return the failing address (caused by Single Bit Error/Dual Bit Error); instead it may return '0'.

#### Work Around:

When using RAM ECC in the application, configure PB2\_CLK to be equal to SYS\_CLK without any divisions.

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

## 2.18 Real-Time Counter (RTC)

#### 2.18.1 False Tamper Detection

False tamper detections may occur when configuring the RTC INn and OUTn pins.

#### Work Around:

First, configure the different RTC registers. Then, select the RTC INn and OUTn peripheral function(s) on the PORT peripheral (PMUX registers).

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.18.2 Incorrect Periodic Daily Event at 23:59:58

Periodic Delay Event needs to be asserted at the end of the prescaler period to be generated on the last second of the day. As the prescaler overflow does not qualify the Periodic Delay Event, the event is generated at the beginning of the prescaler period, hence, one second earlier than specified.

#### Work Around:

The user application may wait 1 sec to process the periodic daily event.

#### Affected Silicon Revisions

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

PIC32CX1012BZ24032/WBZ450



| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.18.3 Reset of General Purpose Registers on Tamper Detection

General Purpose Registers n (GPn) are reset on tamper detection even if GPTRST=0.

#### Work Around:

None

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.18.4 Reset of INTFLAG.TAMPER Bit Fails

When DMA is enabled (CTRLB.DMAEN=1), the INTFLAG.TAMPER bit is not reset by reading the TIMESTAMP register.

#### Work Around:

Clear the INTFLAG.TAMPER bit by writing a '1' to this bit when the Timestamp value is read by the DMA.

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.18.5 RTC SYNCBUSY Register Bits Not Cleared

Entering the Deep Sleep mode without waiting for SYNCBUSY.ENABLE and SYNCBUSY.COUNTSYNC synchronization completion may freeze these bits' statuses.

#### Work Around:

The RTC must always be configured and enabled before enabling the Battery Backup mode.

#### Affected Silicon Revisions

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |



#### 2.18.6 Timestamp is Updated Even Tamper Flag is Not Cleared

When the tamper happens, the DMA is triggered and the DMA captures TIMESTAMP and TAMPID. INTFLAG.TAMPER flag is not cleared after reading TIMESTAMP.

#### Work Around:

Clear the INTFLAG.TAMPER bit by writing a '1' to this bit when the timestamp value was read by the DMA.

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.18.7 Timestamp Register is Cleared After Debug Read

The read of the RTC timestamp register in debug mode will clear the DMA request flag and unlock the TIMESTAMP register, although a debug read does not alter the TIMESTAMP value. Further read of TIMESTAMP register by DMA or CPU will return  $0 \times 00$  because the TIMESTAMP is an RTC core register and can be read only when locked after a capture.

#### Work Around:

Do not read the RTC timestamp during debugging.

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.18.8 Write Corruption

An 8-bit or 16-bit write access for a 32-bit register, or 8-bit write access for a 16-bit register can fail for the following registers:

- COUNT register in COUNT32 mode
- COUNT register in COUNT16 mode
- CLOCK register in CLOCK mode

#### Work Around:

Write the registers with:

- A 32-bit write access for COUNT register in COUNT32 mode, CLOCK register in CLOCK mode
- A 16-bit write access for the COUNT register in COUNT16 mode

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E



| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.18.9 COUNTSYNC

When COUNTSYNC is enabled, the first COUNT value is not correctly synchronized and, thus, it is an incorrect value.

#### Work Around:

After enabling COUNTSYNC, read the COUNT register until its value is changed when compared to its first value read. After this, all subsequent values read from the COUNT register are valid.

#### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.18.10 Tamper Input Filter

Majority debouncing, as part of RTC tamper detection, does not work when enabled by setting the Debouncer Majority Enable bit, CTRLB.DEBMA J.

#### Work Around:

None

#### Affected Silicon Revisions

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

#### 2.18.11 Tamper Detection

Upon enabling the RTC tamper detection feature, a false tamper detection can be reported by the RTC.

#### Work Around:

Use any one of the following work arounds:

- 1. Configure tamper detection to only falling edge.
- 2. If the user software has to use tamper detection as rising edge, it must ignore the first tamper interrupt generated after enabling the RTC tamper detection.

#### Affected Silicon Revisions

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E



| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

### 2.18.12 Tamper Detection Timestamp

If an external Reset occurs during a tamper detection, the timestamp register will not be updated when the next tamper detection is triggered.

### Work Around:

Enable RTC tamper interrupt and copy the timestamp from the RTC CLOCK COUNT register to one of the following destinations:

- SRAM
- GPx register in RTC
- BKUPx register in RTC

**Note:** This work around does not apply for Battery Backup mode. In Battery Backup mode, the RTC Timestamp capture feature is not functional.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

### 2.18.13 Unwanted Event and Interrupt Generation

When CTRLA.PRESCALER is set to OFF and either CTRLB.RTCOUT is set or one of the TAMCTRL.DEBNCn bits is set, the RTC prescaler behaves like CTRLA.PRESCALER=DIV1. The periodic events and periodic interrupts will be generated.

### Work Around:

When the above conditions are met, clear the EVTCTRL.PEROEn bits to avoid unwanted event generation and clear the INTENCLR.PERn bits to avoid unwanted interrupt generation.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

2.19 Serial Communication Interface (SERCOM)



# 2.19.1 Two Stop Bits Mode is Not Supported in SERCOM USART LIN Host Mode

Two stop bits mode (CTRLB.SBMODE= $0 \times 1$ ) is not supported in SERCOM USART LIN Host Mode (CTRLA.FORM= $0 \times 2$ ) in the case where break, sync and identifier fields are automatically transmitted when DATA is written with the identifier (CTRLB.LINCMD= $0 \times 2$ ). Only one stop bit mode is supported.

### Work Around:

None

# **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

### 2.19.2 SERCOM LIN Adding Additional Delay Between Break and Sync Bits

In SERCOM USART LIN Host Mode (CTRLA.FORM= $0 \times 2$ ), in the case where break, sync and identifier fields are automatically transmitted when DATA is written with the identifier (CTRLB.LINCMD= $0 \times 2$ ), the LIN Host Header delay between the sync and the ID transmission fields is not correct for the following cases:

- CTRLC.HDRDLY=0x2, where the delay between sync and ID transmission fields is 8-bit time instead of 4-bit time.
- CTRLC.HDRDLY=0x3, where the delay between sync and ID transmission fields is 14-bit time instead of 4-bit time.

### Work Around:

None

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.19.3 SERCOM-USART: INTFLAG.TXC being Set Incorrectly

When the USART is used in the 32-bit mode with hardware handshaking (CTS/RTS), the TXC flag may be set before transmission completes. TXC may incorrectly be set regardless of whether Data Length Enable (LENGTH.LENEN) is set to '0' or '1'.

### Work Around:

None

### Affected Silicon Revisions

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |



| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

### 2.19.4 SERCOM-USART: Overconsumption in Standby Mode

When the SERCOM USART configured as CTRLA.RUNSTDBY=0 and the Receiver is disabled (CTRLB.RXEN=0), the clock request to the SERCOM generic clock generator feeding the SERCOM will stay asserted during the Standby Sleep mode, leading to unexpected overconsumption.

### Work Around:

Configure CTRLA.RXPO and CTRLA.TXPO to use the same SERCOM PAD for RX and TX or add an external pull-up on the RX pin.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.19.5 SERCOM-USART: Flow Control in 32-bit Extension Mode

When the USART is used in the 32-bit mode with hardware handshaking (CTS/RTS), the TXC flag may be set before transmission has completed. TXC may incorrectly be set regardless of whether Data Length Enable (LENGTH.LENEN) is set to '0' or '1'.

### Work Around

Use the 8-bit mode if using Hardware Flow control.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

### 2.19.6 SERCOM-USART: Auto-Baud Mode

In USART Auto-Baud mode, missing stop bits are not recognized as inconsistent sync (ISF) or framing (FERR) errors.

### Work Around:

None

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |



| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

### 2.19.7 SERCOM-USART: Collision Detection

In USART operating mode with Collision Detection enabled (CTRLB.COLDEN=1), the SERCOM will not abort the current transfer as expected if a collision is detected and if the SERCOM APB Clock is lower than the SERCOM Generic Clock.

### Work Around:

The SERCOM APB clock must always be higher than the SERCOM Generic Clock to support collision detection.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

### 2.19.8 SERCOM-USART: SERCOM USART in TX Mode Only

When the SERCOM USART is configured as CTRLA.RUNSTDBY=0 and the Receiver is disabled (CTRLB.RXEN=0), the clock request to the SERCOM generic clock generator feeding the SERCOM will stay asserted during the Standby Sleep mode, leading to unexpected overconsumption.

### Work Around

Configure CTRLA.RXPO and CTRLA.TXPO to use the same SERCOM PAD for RX and TX or add an external pull-up on the RX pin.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

### 2.19.9 SERCOM-USART: Debug Mode

In USART operating mode, if DBGCTRL.DBGSTOP=1, data transmission is not halted after entering Debug mode.

### Work Around:

None

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |



| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

### 2.19.10 SERCOM-USART: Error Interrupts

The SERCOM USART does not wake from the Standby Sleep mode for ERROR interrupts FERR and PERR.

### Work Around:

Configure the SERCOM-USART to wake up on RX complete and check any PERR/FERR interrupt flag on wake-up.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.19.11 SERCOM-USART: 32-bit Extension Mode

When the 32-bit Extension mode is enabled and data to be sent are not in multiples of 4 bytes, which means the length counter must be enabled, additional bytes will be sent over the line.

### Work Around:

Use any one of the following work arounds:

- 1. Write the Inter-Character Spacing bits (CTRLC.ICSPACE) to a non-zero-value.
- 2. Do not use the length counter in firmware by keeping the data to be sent in multiples of 4 bytes.

# **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

### 2.19.12 SERCOM-UART: TXINV and RXINV Bits

The TXINV and RXINV bits in CTRLA are interchanged. TXINV controls the RX signal inversion and RXINV controls the TX signal inversion.

### Work Around:

In software, interpret the TXINV bit as a functionality of RXINV, and, conversely, interpret the RXINV bit as a functionality of TXINV.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |



| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.19.13 STATUS.CLKHOLD Bit in Host and Client Modes

The STATUS.CLKHOLD bit in host and client modes can be written even though it is specified as a read-only status bit.

### Work Around:

Do not clear the STATUS.CLKHOLD bit to preserve the current clock hold state.

# **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | X  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.19.14 SERCOM-I<sup>2</sup>C: Automatic Acknowledge Feature Not Usable

The I<sup>2</sup>C client AACKEN feature is not usable when doing a repeated start.

### Work Around:

Do not use the AACKEN feature; implement an AMATCH handler instead.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.19.15 SERCOM-I<sup>2</sup>C: Error Interrupt after Unexpected STOP

When an unexpected STOP occurs on the I<sup>2</sup>C bus, the STATUS.BUSERR and INTFLAG.ERROR bits are set but may not wake the system from the Standby Sleep mode. An unexpected START will not produce this issue.

### Work Around:

None

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |



# 2.19.16 SERCOM-I<sup>2</sup>C: Repeated Start Not Issued Correctly

For the Host Write operations (excluding the High-Speed mode), in 10-bit addressing mode, writing CTRLB.CMD=0x1 does not issue a Repeated Start command correctly.

### Work Around:

Write the same 10-bit address with the same direction bit to the ADDR.ADDR register to generate a Repeated Start.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.19.17 SERCOM-I<sup>2</sup>C: I<sup>2</sup>C in Client Mode

In I<sup>2</sup>C mode, LENERR, SEXTOUT, LOWTOUT, COLL and BUSERR bits are not cleared when INTFLAG.AMATCH is cleared.

### Work Around:

Manually clear status bits LENERR, SEXTOUT, LOWTOUT, COLL and BUSERR by writing these bits to '1' when set.

# **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | X  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.19.18 SERCOM-I<sup>2</sup>C: Client Mode with DMA

If there are still data to be sent in the DMA buffer at the reception of a NACK in the I<sup>2</sup>C Client Transmitter mode, the DMA will push data to the DATA register. The NACK being received prevents the transfer on the I<sup>2</sup>C bus from occurring, causing the loss of this data.

### Work Around:

Configure the DMA transfer size to the number of data to be received by the I<sup>2</sup>C host. DMA cannot be used if the number of data to be received by the host is not known.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |



# 2.19.19 SERCOM-I<sup>2</sup>C: I<sup>2</sup>C Client in DATA32B Mode

When SERCOM is configured as an I<sup>2</sup>C client in 32-bit Data mode (DATA32B=1) and the I<sup>2</sup>C host reads from the I<sup>2</sup>C client (client transmitter) and outputs its NACK (indicating no more data are needed), the I<sup>2</sup>C client still receives a DRDY interrupt.

If the CPU does not write new data to the I<sup>2</sup>C client DATA register, the I<sup>2</sup>C client will pull the SDA line, which results in stalling the bus permanently.

### Work Around:

- 1. Write dummy data to the data register when a NACK is received from the host.
- 2. Use command #2 (SERCOMx->I2CS.CTRLB.bit.CMD=2) when a NACK is received from the host.

**Important:** STATUS.RXNACK always indicates the last received ACK; therefore, to determine when a NACK is received from the I<sup>2</sup>C host, the I<sup>2</sup>C client software needs to consider I2CS.STATUS.RXNACK only on the second DRDY interrupt after receiving the AMATCH interrupt.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.19.20 SERCOM-I<sup>2</sup>C: 10-Bit Addressing Mode

The 10-bit addressing in I<sup>2</sup>C Client mode is not functional.

### Work Around:

None

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

### 2.19.21 SERCOM-I<sup>2</sup>C: Repeated Start

When the quick command is enabled (CTRLB.QCEN=1), software can issue a repeated start by writing either CTRLB.CMD or ADDR.ADDR bit fields. If, in these conditions, SCL Stretch mode is CTRLA.SCLSM=1, a bus error will be generated.

### Work Around:

Use Quick Command mode (CTRLB.QCEN=1) only if SCL Stretch mode is CTRLA.SCLSM=0.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E



| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

### 2.19.22 SERCOM-SPI: Data Preload

In SPI Client mode and with Client Data Preload Enabled (CTRLB.PLOADEN=1), the first data sent from the client will be a dummy byte if the host cannot keep the client select (SS) line low until the end of transmission.

### Work Around:

In SPI Client mode, the client select (SS) pin must be kept low by the host until the end of the transmission if the client data preload feature is used (CTRLB.PLOADEN=1).

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

### 2.19.23 SERCOM-SPI: Client Data Preload

Preloading new SPI data (CTRLB.PLOADEN=1) before going into Standby Sleep mode may lead to extra power consumption.

### Work Around:

None

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

### 2.19.24 SERCOM-SPI: Hardware Client Select Control

When the hardware client select control is enabled (CTRLB.MSSEN=1), the client select (SS) pin goes high after each byte transfer even if new data is ready to be sent.

### Work Around:

Set CTRLB.MSSEN=0, and handle the client select (SS) pin by software.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E



| X X | A0 | A2 |  |  |  |
|-----|----|----|--|--|--|
|     | Х  | Х  |  |  |  |

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.20 System Bus

### 2.20.1 Bus Error Address Checks

When accessing peripherals on the PB-PIC<sup>®</sup> bus, an access beyond the implemented memory region 0x4401\_FFFF causes the CPU to hang, waiting for a bus error signal.

### Work Around:

Use the Microchip-provided peripheral drivers from Harmony 3 and the Microchip-provided SDK. This software will not generate addresses outside the implemented regions. If using third-party tools and other custom developed software, do not create accesses outside this region or an MCU Reset will be required to recover.

### Note:

The work around is working in A2 and newer versions.

### Affected Silicon Revisions

PIC32CX1012BZ25048/WBZ451

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

PIC32CX1012BZ24032/WBZ450



# 2.21 System Configuration Registers

### 2.21.1 CFGCON0 Registers

CFGCON0.SWOEN is non-functional, which makes PB7 function as SWO during debugging only. PB7 works normally when not doing debug.

### Work Around:

Do not use PB7 as GPIO while debugging.

### Note:

The work around is working in A2 and newer versions.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

| A2 |  |  |  |
|----|--|--|--|
|    |  |  |  |
|    |  |  |  |



# 2.21.2 System Bus QoS

The Power-on Reset values of the CFGPGQOS register sets all bus host QoS values to zero (Background) instead of the required Power-on Reset values.

### Work Around:

Use the Microchip-provided SDK and bootloader. This software will initialize the CFGPGQOS register to the data sheet-specified default value. If using third-party tools and other custom developed software, set this register to the data sheet default value of 0xE040\_004C.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.22 Timer/Counter for Control Applications (TCC)

# 2.22.1 Counting-down Mode Not Supported in RAMP2

The Timer/Counter counting-down mode (CTRLBCLR.DIR=CTRLBSET.DIR=1) is not supported in RAMP2 operations (RAMP2, RAMP2A, RAMP2C, RAMP2CS).

### Work Around:

Use Timer/Counter counting up mode (CTRLBCLR.DIR=CTRLBSET.DIR=0).

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.22.2 ALOCK Feature

The ALOCK feature is not functional.

Work Around

None

# Affected Silicon Revisions

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |



# 2.22.3 Hi-resolution in 2RAMP Mode

In 2RAMP mode with Hi-resolution, multiple restarts can be observed when a fault occurs.

### Work Around:

In two Ramp modes (RAMP2, RAMP2A, RAMP2C, RAMP2CS), a re-trigger is not supported in Dithering mode.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

### 2.22.4 LUPD in Descendent Mode

When the TCC is used in the Down-counting mode, transfer of the PERBUF register value to the PER register is delayed by one counter cycle, and, therefore, the LUPD feature must not be used with the PER register.

### Work Around:

In the Down-counting mode, write period value directly to the PER register instead of writing to PERBUF. Alternatively, the Up-counting mode in the TCC can be used if the LUPD feature is required.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

### 2.22.5 Re-trigger in RAMP2 Operations

Re-trigger in RAMP2 operations (RAMP2, RAMP2A, RAMP2C) is not supported if a prescaler is used (CTRLA.PRESCALER != 0) and the re-trig of the counter is done on the next GCLK (CTRLA.PRESCSYNC

= GCLK or CTRLA.PRESCSYNC = RESYNC).

# Work Around:

Configure the re-trigger of the counter on the next prescaler clock (CTRLA.PRESCSYNC = PRESC).

### Affected Silicon Revisions

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |



# 2.22.6 Re-trigger

If a Re-trigger event (EVCTRL.EVACTn=0x1, RETRIGGER) occurs at the Channel Compare Match [n] time, the next Waveform Output [n] is corrupted.

# Work Around:

Use two channels to store their two successive (n and n+1) CC register values and combine their related waveform outputs to make signal redundancy.

# **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.22.7 TCC in Dithering Mode

Using the TCC in the Dithering mode with external retrigger events can lead to an unexpected stretch of right-aligned pulses or shrink of left-aligned pulses.

# Work Around:

Do not use re-trigger events or actions when the TCC module is configured in the Dithering mode.

# **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.22.8 TCC in SYNC or RESYNC Mode

The TCC peripheral is not compatible with an EVSYS channel in the SYNC or RESYNC mode.

### Work Around:

Use the TCC with an EVSYS channel in the ASYNC mode.

# **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.22.9 TCC Outputs

The TCC0/TCC1 output is not working as expected with PPS; output signals are not visible on output pins via PPS even though the TCC is working correctly. TCC2 cannot be used to drive external pins.



# Work Around:

Use the CCL module to output up to 2 TCCx\_WO[n] signals on CCL0\_OUT and CCL1\_OUT using PPS to the desired pins.

The required configuration in CCL1/2:

- CCL.CTRL.ENABLE=1 To enable CCL
- CCL.LUTCTRLx.ENABLE=1 To enable LUT in CCL
- CCL.LUTCTRLx.INSELx=8 To select TCC as input source
- CCL.LUTCTRLx.TRUTH To match the toggle of TCC
  - CCL.LUTCTRLx.TRUTH=0xAA To match toggle on WO[0]
  - CCL.LUTCTRLx.TRUTH=0xcc To match toggle on WO[1]
  - CCL.LUTCTRLx.TRUTH=0xF0 To match toggle on WO[2]
- CFGCON1.CCL\_OE=1 To enable CCL output onto PADs

Then, configure PPS for CCL output to desired pin.

# Note:

CCL0\_OUT allows one instance of TCC0\_WO[n], and CCL1\_OUT allows one instance of TCC1\_WO[n].

The work around is working in A2 and newer version.

# **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

PIC32CX1012BZ24032/WBZ450



# 2.22.10 MCx Interrupt Status Flag is Not Cleared Automatically

In the capture operation, MC0/MC1 interrupt status flags (INTFLAG.MC0/INTFLAG.MC1) are not automatically cleared when the CC0/CC1 registers are read.

### Work Around

The MC0/MC1 interrupt status flags must be cleared by software (INTFLAG.MC0=1/INTFLAG.MC1=1).

# **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.22.11 DMA Request is Not Set on Overflow Condition in One-shot DMA Trigger Mode of RAMP2C Operation

TCC Overflow (OVF) will not trigger a DMA request in the One-shot DMA Trigger (DMAOS) mode of RAMP2C operation.

DMA triggers are not applicable for the RAMP2C mode.



# Work Around:

None

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

# PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.23 Timer/Counter (TC)

# 2.23.1 Issues After Clearing STATUS.PERBUFV/STATUS.CCBUFx flag

When clearing the STATUS.PERBUFV/STATUS.CCBUFx flag, the SYNCBUSY flag is released before the PERBUF/CCBUFx register is restored to its appropriate value.

### Work Around:

Clear successively twice the STATUS.PERBUFV/STATUS.CCBUFVx flag to ensure that the PERBUF/ CCBUFx register value is properly restored before updating it.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.23.2 Re-trigger

If a Re-trigger event (EVCTRL.EVACTn=0x1, RETRIGGER) occurs at the Channel Compare Match [n] time, the next Waveform Output [n] is corrupted.

### Work Around

Use two channels to store their two successive (n and n+1) CC register values and combine their related waveform outputs to make signal redundancy.

# **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.23.3 MCx Interrupt Status Flag is Not Cleared Automatically

In a capture operation, MC0/MC1 interrupt status flags (INTFLAG.MC0/INTFLAG.MC1) are not automatically cleared when CC0/CC1 registers are read.



# Work Around

The MC0/MC1 interrupt status flags must be cleared by software (INTFLAG.MC0=1/INTFLAG.MC1=1).

# **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

### PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.23.4 TC.PER not updated properly

In the 8-bit mode, the PER register updates using the DMA are not possible in the Standby mode.

### Work Around:

None

# **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.23.5 TC Outputs

The TC0/1/2/3 output is not working as expected with PPS; output signals are not visible on output pins via PPS even though the TC is working correctly.

### Work Around:

Set COPENx and CAPTENx before enabling/re-enabling the Timer Counter. Set TC.CTRLA.COPENx=1 and TC.CTRLA.CAPTENx=1 before enabling/re-enabling the timer counter.

- Configure PPS for output to the desired pin.
- Initialize the timer counter.
- TC.CTRLA.COPENx=1
- TC.CTRLA.CAPTENx=1
- Start/enable the timer counter.

### Note:

This work around is only applicable to the A0 revision and does not work in the A2 revision.

For A2, TC0/1/2/3 are working as expected with PPS.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |



A2

### 2.23.6 ALOCK Feature

The ALOCK feature is not functional.

### Work Around

None

# **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

PIC32CX1012BZ24032/WBZ450

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |

# 2.24 Watchdog Timer (WDT)

# 2.24.1 Watchdog Counter

When the interval between clearing the watchdog timer (in other words, clearing the Run mode watchdog counter) and the sleep instruction is less than 1 WDT clock cycle, the "Run Mode" watchdog counter is not cleared. When using LPRC for the clock source, the interval is 1 LPRC clock. The watchdog timer is in the LPRC domain, which is much slower than the CPU clock; therefore, the sleep instruction is executed even before the "Run mode" watchdog counter is cleared. Hence, the "Run mode" watchdog counter remains frozen to its last count instead of clearing to 0.

While in Sleep mode, the "Sleep mode" watchdog counter is incrementing, and, at the end of the WDTPS, it generates an NMI, which causes the CPU to wake up.

After waking up, the user would expect, because they cleared the WDT just before going to sleep, that they have an entire WDT period available to them before they have to clear WDT again. But, because the "Run mode" counter was not cleared before going into sleep, the WDT Reset occurs earlier than expected.

### Work Around (either or both can be used):

- 1. Add a delay of more than 1 WDT Clock (LPRC clock) between clearing the WDT and execution of the sleep instruction.
- 2. Execute the WDT clear instruction as soon as the CPU wakes up.

### **Affected Silicon Revisions**

PIC32CX1012BZ25048/WBZ451/WBZ451H/WBZ451PE-E

| A0 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

| A2 |  |  |  |
|----|--|--|--|
| Х  |  |  |  |



# 3. Data Sheet Clarifications

The following clarifications and additional information are applicable to the latest version of the *PIC32CX-BZ2 and WBZ45 Family Data Sheet* (DS70005504):

- The VZPBOR33 information is updated from 1.8V to 2.1V in *43.4 Power Supply Electrical Specifications*.
- Added Wake-up Timing Specification for Low Power Modes in 43.15 Wake-Up Timing from Low Power Modes AC Electrical Specifications.
- The ADC Single-Ended Mode information was updated in *Table 43-25: ADC Single-Ended Mode AC Electrical Specifications* in *43.22 ADC Electrical Specifications*.



# 4. Document Revision History

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the most current publication.

| Revision | Date     | Section                                                       | Description                                                                                                                                  |
|----------|----------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| E        | E 2/2025 | Overview, Silicon Errata<br>Summary, Silicon Errata<br>Issues | Added errata information that are applicable for the WBZ451PE-E device                                                                       |
|          |          | Data Sheet Clarifications                                     | <ul><li>Added information on Wake-up Timing Specification for Low Power Modes</li><li>Updated information on ADC Single-Ended Mode</li></ul> |
| D        | 11/2024  | Overview, Silicon Errata<br>Summary, Silicon Errata<br>Issues | Added WBZ451H related errata and information                                                                                                 |
|          |          | 12C                                                           | Added new errata                                                                                                                             |
|          |          | VDD min for A0 device is 2.1V                                 | Added new errata                                                                                                                             |
|          |          | Data Sheet Clarifications                                     | Added new section                                                                                                                            |



| со       | ntinued |                       |                                                                                                         |
|----------|---------|-----------------------|---------------------------------------------------------------------------------------------------------|
| Revision | Date    | Section               | Description                                                                                             |
| С        | 07/2024 | Silicon Errata Issues | Added new errata:                                                                                       |
|          |         |                       | POR Rearm Event                                                                                         |
|          |         |                       | Incorrect VDD33/2 for ADC Internal Input Channel AN11                                                   |
|          |         |                       | • Output Logic is Stuck when Enabling a LUT with Sequential Logic after the CCL is<br>Enabled           |
|          |         |                       | PAC Error when Writing CCL.CTRL.SWRST Bit                                                               |
|          |         |                       | DMA Writeback Descriptor Corruption Issue                                                               |
|          |         |                       | Asynchronous Edge Detection                                                                             |
|          |         |                       | Spurious Overrun                                                                                        |
|          |         |                       | SYS Reset Not Getting Released when Asserted Post-Erase Retry                                           |
|          |         |                       | DMA in Sleep Mode                                                                                       |
|          |         |                       | QSPI Status Register Bits Not Updated when PB-Bridge-B (PB2_CLK) is Not Equal to System Clock (SYS_CLK) |
|          |         |                       | Incorrect Periodic Daily Event at 23:59:58                                                              |
|          |         |                       | Timestamp is Updated Even Tamper Flag is Not Cleared                                                    |
|          |         |                       | Timestamp Register is Cleared After Debug Read                                                          |
|          |         |                       | Two Stop Bits Mode is Not Supported in SERCOM USART LIN Host Mode                                       |
|          |         |                       | SERCOM LIN Adding Additional Delay Between Break and Sync Bits                                          |
|          |         |                       | SERCOM-USART: Flow Control in 32-bit Extension Mode                                                     |
|          |         |                       | SERCOM-USART: SERCOM USART in TX Mode Only                                                              |
|          |         |                       | ALOCK Feature                                                                                           |
|          |         |                       | MCx Interrupt Status Flag is Not Cleared Automatically                                                  |
|          |         |                       | • Re-trigger                                                                                            |
|          |         |                       | MCx Interrupt Status Flag is Not Cleared Automatically                                                  |
|          |         |                       | Updated the work around for the following errata:                                                       |
|          |         |                       | SERCOM-USART: Error Interrupts                                                                          |
|          |         |                       | SERCOM-I2C: Automatic Acknowledge Feature Not Usable                                                    |
|          |         |                       | SERCOM-I2C: 10-Bit Addressing Mode                                                                      |
|          |         |                       | SERCOM-I2C: Repeated Start                                                                              |
|          |         |                       | Hi-resolution in 2RAMP Mode                                                                             |
|          |         |                       | LUPD in Descendent Mode                                                                                 |
|          |         |                       | TCC in Dithering Mode                                                                                   |
|          |         |                       | TCC in SYNC or RESYNC Mode                                                                              |
|          |         |                       |                                                                                                         |



| со       | ntinued |                        |                                                                        |
|----------|---------|------------------------|------------------------------------------------------------------------|
| Revision | Date    | Section                | Description                                                            |
| В        | 01/2024 | Overview               | Added PIC32CX1012BZ24032/WBZ450-related information                    |
|          | Silicon | Silicon Errata Summary | Added PIC32CX1012BZ24032/WBZ450-related information                    |
|          |         |                        | Added new errata                                                       |
|          |         | Silicon Errata Issues  | Added PIC32CX1012BZ24032/WBZ450-related information                    |
|          |         |                        | Incorrect VDD Scaler Reference for AC_CMP0                             |
|          |         |                        | <ul> <li>Updated description and workaround</li> </ul>                 |
|          |         |                        | – Added note                                                           |
|          |         |                        | Incorrect VDD Scaler Reference with CMP0 and CMP1 Enabled Concurrently |
|          |         |                        | <ul> <li>Updated workaround</li> </ul>                                 |
|          |         |                        | – Added note                                                           |
|          |         |                        | VIL Input Low Voltage                                                  |
|          |         |                        | – Added note                                                           |
|          |         |                        | Programming or Debugging                                               |
|          |         |                        | <ul> <li>Updated workaround</li> </ul>                                 |
|          |         |                        | CPU Hang Configuration Switch                                          |
|          |         |                        | <ul> <li>Updated description and workaround</li> </ul>                 |
|          |         |                        | – Added note                                                           |
|          |         |                        | Bus Error Address Checks                                               |
|          |         |                        | <ul> <li>Added note</li> </ul>                                         |
|          |         |                        | CFGCON0 Registers                                                      |
|          |         |                        | – Added note                                                           |
|          |         |                        | TCC Outputs                                                            |
|          |         |                        | – Added note                                                           |
|          |         |                        | TC Outputs                                                             |
|          |         |                        | <ul> <li>Updated description</li> </ul>                                |
|          |         |                        | – Added note                                                           |



| continued |         |                       |                                                                 |
|-----------|---------|-----------------------|-----------------------------------------------------------------|
| Revision  | Date    | Section               | Description                                                     |
| В         | 01/2024 | Silicon Errata Issues | Added new errata: <ul> <li>Occurrence of Fetch Error</li> </ul> |
|           |         |                       | Measurement Clock Stalls                                        |
|           |         |                       | False Tamper Detection                                          |
|           |         |                       | Reset of General Purpose Registers on Tamper Detection          |
|           |         |                       | Reset of INTELAG.TAMPER Bit Fails                               |
|           |         |                       | RTC SYNCBUSY Register Bits Not Cleared                          |
|           |         |                       | Unwanted Event and Interrupt Generation                         |
|           |         |                       | SERCOM-USART: INTFLAG.TXC being Set Incorrectly                 |
|           |         |                       | SERCOM-USART: Overconsumption in Standby Mode                   |
|           |         |                       | SERCOM-USART: Error Interrupts                                  |
|           |         |                       | SERCOM-I2C: Automatic Acknowledge Feature Not Usable            |
|           |         |                       | SERCOM-I2C: Error Interrupt after Unexpected STOP               |
|           |         |                       | SERCOM-I2C: Repeated Start Not Issued Correctly                 |
|           |         |                       | SERCOM-I2C: 10-Bit Addressing Mode                              |
|           |         |                       | Counting-down Mode Not Supported in RAMP2                       |
|           |         |                       | Hi-resolution in 2RAMP Mode                                     |
|           |         |                       | LUPD in Descendent Mode                                         |
|           |         |                       | TCC in Dithering Mode                                           |
|           |         |                       | TCC in SYNC or RESYNC Mode                                      |
|           |         |                       | Issues After Clearing STATUS.PERBUFV/STATUS.CCBUFx flag         |
|           |         |                       | TC.PER not updated properly                                     |
| A         | 10/2022 | Document              | Initial revision                                                |



# **Microchip Information**

# Trademarks

The "Microchip" name and logo, the "M" logo, and other names, logos, and brands are registered and unregistered trademarks of Microchip Technology Incorporated or its affiliates and/or subsidiaries in the United States and/or other countries ("Microchip Trademarks"). Information regarding Microchip Trademarks can be found at https://www.microchip.com/en-us/about/legalinformation/microchip-trademarks.

ISBN: 979-8-3371-0538-3

# **Legal Notice**

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at www.microchip.com/en-us/support/design-help/ client-support-services.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

# **Microchip Devices Code Protection Feature**

Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip products are strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products.

